ixgbe_main.c 254.9 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2015 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/vxlan.h>
54

55 56 57 58 59 60 61 62 63
#ifdef CONFIG_OF
#include <linux/of_net.h>
#endif

#ifdef CONFIG_SPARC
#include <asm/idprom.h>
#include <asm/prom.h>
#endif

64 65
#include "ixgbe.h"
#include "ixgbe_common.h"
66
#include "ixgbe_dcb_82599.h"
67
#include "ixgbe_sriov.h"
68 69 70
#ifdef CONFIG_IXGBE_VXLAN
#include <net/vxlan.h>
#endif
71 72

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
73
static const char ixgbe_driver_string[] =
74
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
75
#ifdef IXGBE_FCOE
76 77
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
78 79 80 81
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
82
#define DRV_VERSION "4.2.1-k"
S
Stephen Hemminger 已提交
83
const char ixgbe_driver_version[] = DRV_VERSION;
84
static const char ixgbe_copyright[] =
85
				"Copyright (c) 1999-2015 Intel Corporation.";
86

87 88
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

89
static const struct ixgbe_info *ixgbe_info_tbl[] = {
90 91 92 93 94
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
95 96 97 98 99 100 101 102 103 104
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
105
static const struct pci_device_id ixgbe_pci_tbl[] = {
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
136 137 138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
141 142 143 144 145
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

146
#ifdef CONFIG_IXGBE_DCA
147
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
148
			    void *p);
149 150 151 152 153 154 155
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

156 157 158
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
159
MODULE_PARM_DESC(max_vfs,
160
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
161 162
#endif /* CONFIG_PCI_IOV */

163 164 165 166 167
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

168 169 170 171 172
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

173 174 175 176 177
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

178 179
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

180 181 182 183 184 185 186 187 188 189 190 191 192 193
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

194
	if (!pci_is_pcie(parent_dev))
195 196
		return -1;

197
	pcie_capability_read_word(parent_dev, reg, value);
198 199 200
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

227 228 229 230 231 232 233 234 235 236 237 238 239
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
240
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
241 242 243 244 245 246 247 248 249
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
250
	struct ixgbe_hw *hw = &adapter->hw;
251 252 253 254 255
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

256 257 258 259 260 261 262
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

263
	/* determine whether to use the parent device */
264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
285
		/* 128b/130b encoding reduces throughput by less than 2% */
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
303
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
304 305 306 307 308 309 310 311 312 313
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

314 315 316
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
317
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
318 319 320 321
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

322 323 324 325 326 327 328 329
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
330 331
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
332 333
}

334
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

421 422 423 424 425 426 427 428 429
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

430 431 432 433
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
434
	/* flush memory to make sure state is correct before next watchdog */
435
	smp_mb__before_atomic();
436 437 438
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
473
	{ .name = NULL }
474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
544
		pr_info("%-15s %08x\n", reginfo->name,
545 546 547 548 549 550
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
551
		pr_err("%-15s", rname);
552
		for (j = 0; j < 8; j++)
553 554
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
555 556 557 558 559 560 561 562 563 564 565 566 567 568
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
569
	struct ixgbe_tx_buffer *tx_buffer;
570 571 572 573 574 575 576 577 578 579 580 581 582 583
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
584
		pr_info("Device Name     state            "
585
			"trans_start      last_rx\n");
586 587 588 589 590
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
591 592 593 594
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
595
	pr_info(" Register Name   Value\n");
596 597 598 599 600 601 602
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
603
		return;
604 605

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
606 607 608
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
609 610
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
611
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
612
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
613
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
614 615 616 617
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
618 619 620 621 622 623 624 625 626 627
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
628
	 * 82598 Advanced Transmit Descriptor
629 630 631
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
632
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
633 634
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
659 660 661 662
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
663 664 665
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
666 667 668 669
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
670 671

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
672
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
673
			tx_buffer = &tx_ring->tx_buffer_info[i];
674
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
675 676 677 678 679 680
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
681
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
703 704 705 706 707 708
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
709
	pr_info("Queue [NTU] [NTC]\n");
710 711
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
712 713
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
714 715 716 717
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
718
		return;
719 720 721

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

722 723 724
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
725 726 727 728 729 730 731 732
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
733
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
734 735 736
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
737 738 739
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
740 741 742 743
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
765
	 */
766

767 768
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
769 770 771
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
772 773 774
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
775
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
776 777 778
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
779 780 781 782
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
783
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
784 785 786 787
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
788
				pr_info("RWB[0x%03X]     %016llX "
789 790 791 792 793
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
794
				pr_info("R  [0x%03X]     %016llX "
795 796 797 798 799 800
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

801 802
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
803 804
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
805 806
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
807
					   ixgbe_rx_bufsz(rx_ring), true);
808 809 810 811
				}
			}

			if (i == rx_ring->next_to_use)
812
				pr_cont(" NTU\n");
813
			else if (i == rx_ring->next_to_clean)
814
				pr_cont(" NTC\n");
815
			else
816
				pr_cont("\n");
817 818 819 820 821

		}
	}
}

822 823 824 825 826 827 828
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
829
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
830 831 832 833 834 835 836 837 838
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
839
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
840
}
841

842
/**
843 844 845 846 847 848 849 850
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
851
			   u8 queue, u8 msix_vector)
852 853
{
	u32 ivar, index;
854 855 856 857 858 859 860 861 862 863 864 865 866
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
867
	case ixgbe_mac_X540:
868 869
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
892 893
}

894
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
895
					  u64 qmask)
896 897 898
{
	u32 mask;

899 900
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
901 902
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
903 904
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
905
	case ixgbe_mac_X540:
906 907
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
908 909 910 911
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
912 913 914
		break;
	default:
		break;
915 916 917
	}
}

918 919
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
920
{
921 922 923
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
924
			dma_unmap_single(ring->dev,
925 926 927 928 929 930 931 932
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
933
	}
934 935 936 937
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
938 939
}

940
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
941 942 943 944
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
945
	u32 data;
946

947 948 949
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
950

951 952 953 954 955 956 957 958
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
959

960 961
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
962
		return;
963 964 965 966 967 968 969 970 971 972 973

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
974
	u8 tc;
975 976 977 978 979 980 981 982
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
983
		return;
984
	}
985 986 987

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
988 989
		u32 pxoffrxc;

990 991
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
992
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
993
			break;
994
		default:
995
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
996
		}
997 998 999 1000
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1001 1002 1003 1004 1005 1006
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1007
		tc = tx_ring->dcb_tc;
1008 1009
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1010 1011 1012
	}
}

1013
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1014
{
1015
	return ring->stats.packets;
1016 1017 1018 1019
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1020 1021 1022 1023 1024 1025 1026 1027
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1028

1029 1030 1031
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1046
	clear_check_for_tx_hang(tx_ring);
1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1060
	if (tx_done_old == tx_done && tx_pending)
1061
		/* make sure it is true for two checks in a row */
1062 1063 1064 1065 1066 1067
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1068

1069
	return false;
1070 1071
}

1072 1073 1074 1075 1076 1077 1078 1079 1080 1081
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
1082
		e_warn(drv, "initiating reset due to tx timeout\n");
1083 1084 1085
		ixgbe_service_event_schedule(adapter);
	}
}
1086

1087 1088
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1089
 * @q_vector: structure containing interrupt and ring information
1090
 * @tx_ring: tx ring to clean
1091
 **/
1092
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1093
			       struct ixgbe_ring *tx_ring)
1094
{
1095
	struct ixgbe_adapter *adapter = q_vector->adapter;
1096 1097
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1098
	unsigned int total_bytes = 0, total_packets = 0;
1099
	unsigned int budget = q_vector->tx.work_limit;
1100 1101 1102 1103
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1104

1105
	tx_buffer = &tx_ring->tx_buffer_info[i];
1106
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1107
	i -= tx_ring->count;
1108

1109
	do {
1110 1111 1112 1113 1114 1115
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1116
		/* prevent any other reads prior to eop_desc */
1117
		read_barrier_depends();
1118

1119 1120 1121
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1122

1123 1124
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1125

1126 1127 1128 1129
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1130
		/* free the skb */
1131
		dev_consume_skb_any(tx_buffer->skb);
1132

1133 1134 1135 1136 1137 1138
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1139 1140
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1141
		dma_unmap_len_set(tx_buffer, len, 0);
1142

1143 1144
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1145 1146
			tx_buffer++;
			tx_desc++;
1147
			i++;
1148 1149
			if (unlikely(!i)) {
				i -= tx_ring->count;
1150
				tx_buffer = tx_ring->tx_buffer_info;
1151
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1152
			}
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1176

1177 1178 1179 1180 1181
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1182
	tx_ring->next_to_clean = i;
1183
	u64_stats_update_begin(&tx_ring->syncp);
1184
	tx_ring->stats.bytes += total_bytes;
1185
	tx_ring->stats.packets += total_packets;
1186
	u64_stats_update_end(&tx_ring->syncp);
1187 1188
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1189

1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1204 1205
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1206 1207 1208 1209 1210 1211 1212

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1213
		/* schedule immediate reset if we believe we hung */
1214
		ixgbe_tx_timeout_reset(adapter);
1215 1216

		/* the adapter is about to reset, no point in enabling stuff */
1217
		return true;
1218
	}
1219

1220 1221 1222
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1223
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1224
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1225
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1226 1227 1228 1229
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1230 1231 1232 1233 1234
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1235
			++tx_ring->tx_stats.restart_queue;
1236
		}
1237
	}
1238

1239
	return !!budget;
1240 1241
}

1242
#ifdef CONFIG_IXGBE_DCA
1243 1244
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1245
				int cpu)
1246
{
1247
	struct ixgbe_hw *hw = &adapter->hw;
1248
	u32 txctrl = 0;
1249
	u16 reg_offset;
1250

1251 1252 1253
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1254 1255
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1256
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1257 1258
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1259
	case ixgbe_mac_X540:
1260 1261
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1262 1263
		break;
	default:
1264 1265
		/* for unknown hardware do not write register */
		return;
1266
	}
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1278 1279
}

1280 1281
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1282
				int cpu)
1283
{
1284
	struct ixgbe_hw *hw = &adapter->hw;
1285
	u32 rxctrl = 0;
1286 1287
	u8 reg_idx = rx_ring->reg_idx;

1288 1289
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1290 1291 1292

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1293
	case ixgbe_mac_X540:
1294
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1295 1296 1297 1298
		break;
	default:
		break;
	}
1299 1300 1301 1302 1303 1304 1305

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1306
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1307 1308 1309
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1310 1311 1312 1313 1314
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1315
	struct ixgbe_ring *ring;
1316 1317
	int cpu = get_cpu();

1318 1319 1320
	if (q_vector->cpu == cpu)
		goto out_no_update;

1321
	ixgbe_for_each_ring(ring, q_vector->tx)
1322
		ixgbe_update_tx_dca(adapter, ring, cpu);
1323

1324
	ixgbe_for_each_ring(ring, q_vector->rx)
1325
		ixgbe_update_rx_dca(adapter, ring, cpu);
1326 1327 1328

	q_vector->cpu = cpu;
out_no_update:
1329 1330 1331 1332 1333 1334 1335
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1336
	/* always use CB2 mode, difference is masked in the CB driver */
1337 1338 1339 1340 1341 1342
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1343

1344
	for (i = 0; i < adapter->num_q_vectors; i++) {
1345 1346
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1347 1348 1349 1350 1351
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1352
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1353 1354
	unsigned long event = *(unsigned long *)data;

1355
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1356 1357
		return 0;

1358 1359
	switch (event) {
	case DCA_PROVIDER_ADD:
1360 1361 1362
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1363
		if (dca_add_requester(dev) == 0) {
1364
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1365 1366
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1367 1368 1369 1370 1371 1372 1373
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1374 1375
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1376 1377 1378 1379
		}
		break;
	}

1380
	return 0;
1381
}
E
Emil Tantilov 已提交
1382

1383
#endif /* CONFIG_IXGBE_DCA */
1384 1385 1386 1387 1388 1389 1390

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1391 1392
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1393 1394
				 struct sk_buff *skb)
{
1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1409 1410
}

1411
#ifdef IXGBE_FCOE
1412 1413
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1414
 * @ring: structure containing ring specific data
1415 1416 1417 1418
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1419
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1420 1421 1422 1423
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1424
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1425 1426 1427 1428 1429
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1430
#endif /* IXGBE_FCOE */
1431 1432
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1433 1434
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1435 1436
 * @skb: skb currently being received and modified
 **/
1437
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1438
				     union ixgbe_adv_rx_desc *rx_desc,
1439
				     struct sk_buff *skb)
1440
{
1441 1442 1443 1444
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	__le16 hdr_info = rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
	bool encap_pkt = false;

1445
	skb_checksum_none_assert(skb);
1446

1447
	/* Rx csum disabled */
1448
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1449
		return;
1450

1451 1452 1453 1454 1455 1456
	if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) &&
	    (hdr_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_TUNNEL >> 16))) {
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1457
	/* if IP and error */
1458 1459
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1460
		ring->rx_stats.csum_err++;
1461 1462
		return;
	}
1463

1464
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1465 1466
		return;

1467
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1468 1469 1470 1471
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1472 1473
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1474 1475
			return;

1476
		ring->rx_stats.csum_err++;
1477 1478 1479
		return;
	}

1480
	/* It must be a TCP or UDP packet with a valid checksum */
1481
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
			ring->rx_stats.csum_err++;
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1493 1494
}

1495 1496 1497 1498
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1499
	dma_addr_t dma;
1500

1501
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1502
	if (likely(page))
1503 1504
		return true;

1505
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1506 1507 1508 1509
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1510 1511
	}

1512 1513 1514 1515 1516 1517 1518 1519 1520
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1521
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1522 1523 1524 1525 1526

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1527
	bi->dma = dma;
A
Alexander Duyck 已提交
1528
	bi->page = page;
1529
	bi->page_offset = 0;
1530

1531 1532 1533
	return true;
}

1534
/**
1535
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1536 1537
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1538
 **/
1539
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1540 1541
{
	union ixgbe_adv_rx_desc *rx_desc;
1542
	struct ixgbe_rx_buffer *bi;
1543
	u16 i = rx_ring->next_to_use;
1544

1545 1546
	/* nothing to do */
	if (!cleaned_count)
1547 1548
		return;

1549
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1550 1551
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1552

1553 1554
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1555
			break;
1556

1557 1558 1559 1560 1561
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1562

1563 1564
		rx_desc++;
		bi++;
1565
		i++;
1566
		if (unlikely(!i)) {
1567
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1568 1569 1570 1571
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1572 1573
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1574 1575 1576

		cleaned_count--;
	} while (cleaned_count);
1577

1578 1579
	i += rx_ring->count;

1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1594 1595
}

1596 1597 1598
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1599
	u16 hdr_len = skb_headlen(skb);
1600 1601 1602 1603

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1604
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1623 1624 1625 1626 1627
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1628
 *
1629 1630 1631
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1632
 **/
1633 1634 1635
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1636
{
1637 1638
	struct net_device *dev = rx_ring->netdev;

1639 1640 1641
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1642

1643 1644
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1645 1646
	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
		ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector->adapter, skb);
1647

1648
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1649
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1650
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1651
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1652 1653
	}

1654
	skb_record_rx_queue(skb, rx_ring->queue_index);
1655

1656
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1657 1658
}

1659 1660
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1661
{
1662
	if (ixgbe_qv_busy_polling(q_vector))
1663
		netif_receive_skb(skb);
1664
	else
1665
		napi_gro_receive(&q_vector->napi, skb);
1666
}
1667

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1701

1702 1703 1704 1705 1706
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1707 1708
	}

1709 1710 1711 1712
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1713 1714 1715 1716 1717 1718 1719
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1750
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1824
	/* place header in linear portion of buffer */
1825 1826
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1827

1828 1829 1830 1831 1832 1833
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1834 1835 1836
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1837 1838 1839 1840 1841 1842 1843 1844 1845

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1846
 * Synchronizes page for reuse by the adapter
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1861
	*new_buff = *old_buff;
1862 1863 1864

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1865 1866
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1867 1868 1869
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1870 1871
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1872
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1873 1874
}

1875 1876 1877 1878 1879 1880 1881
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1882 1883 1884 1885 1886 1887 1888
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1889
 **/
1890
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1891
			      struct ixgbe_rx_buffer *rx_buffer,
1892 1893
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1894
{
1895 1896
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1897
#if (PAGE_SIZE < 8192)
1898
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1899 1900 1901 1902 1903
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1904

1905 1906 1907 1908 1909
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1910 1911
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1912 1913 1914
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1915
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1916 1917 1918
		return false;
	}

1919 1920 1921
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1922
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1923
	if (unlikely(ixgbe_page_is_reserved(page)))
1924 1925 1926 1927 1928
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1929 1930 1931 1932
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1933 1934 1935 1936 1937 1938 1939
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1940

A
Alexander Duyck 已提交
1941 1942 1943 1944 1945
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
	atomic_inc(&page->_count);

1946
	return true;
1947 1948
}

1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
1973 1974
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2008 2009

		rx_buffer->skb = NULL;
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2043
 * Returns amount of work completed
2044
 **/
2045
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2046
			       struct ixgbe_ring *rx_ring,
2047
			       const int budget)
2048
{
2049
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2050
#ifdef IXGBE_FCOE
2051
	struct ixgbe_adapter *adapter = q_vector->adapter;
2052 2053
	int ddp_bytes;
	unsigned int mss = 0;
2054
#endif /* IXGBE_FCOE */
2055
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2056

2057
	while (likely(total_rx_packets < budget)) {
2058 2059 2060 2061 2062 2063 2064 2065 2066
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2067
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2068

2069
		if (!rx_desc->wb.upper.status_error)
2070
			break;
2071

2072
		/* This memory barrier is needed to keep us from reading
2073
		 * any other fields out of the rx_desc until we know the
2074
		 * descriptor has been written back
2075
		 */
2076
		dma_rmb();
2077

2078 2079
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2080

2081 2082 2083
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2084 2085

		cleaned_count++;
A
Alexander Duyck 已提交
2086

2087 2088 2089
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2090

2091 2092 2093
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2094

2095 2096 2097
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2098 2099 2100
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2101 2102
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2103
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2104
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2119 2120
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2121
				continue;
2122
			}
2123
		}
2124

2125
#endif /* IXGBE_FCOE */
2126
		skb_mark_napi_id(skb, &q_vector->napi);
2127
		ixgbe_rx_skb(q_vector, skb);
2128

2129
		/* update budget accounting */
2130
		total_rx_packets++;
2131
	}
2132

2133 2134 2135 2136
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2137 2138
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2139

2140
	return total_rx_packets;
2141 2142
}

2143
#ifdef CONFIG_NET_RX_BUSY_POLL
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2161
#ifdef BP_EXTENDED_STATS
2162 2163 2164 2165 2166
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2167 2168 2169 2170 2171 2172 2173 2174
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2175
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2176

2177 2178 2179 2180 2181 2182 2183 2184 2185
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2186
	struct ixgbe_q_vector *q_vector;
2187
	int v_idx;
2188
	u32 mask;
2189

2190 2191 2192 2193 2194 2195
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2196 2197
	/*
	 * Populate the IVAR table and set the ITR values to the
2198 2199
	 * corresponding register.
	 */
2200
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2201
		struct ixgbe_ring *ring;
2202
		q_vector = adapter->q_vector[v_idx];
2203

2204
		ixgbe_for_each_ring(ring, q_vector->rx)
2205 2206
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2207
		ixgbe_for_each_ring(ring, q_vector->tx)
2208 2209
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2210
		ixgbe_write_eitr(q_vector);
2211 2212
	}

2213 2214
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2215
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2216
			       v_idx);
2217 2218
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2219
	case ixgbe_mac_X540:
2220 2221
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2222
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2223 2224 2225 2226
		break;
	default:
		break;
	}
2227 2228
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2229
	/* set up to autoclear timer, and the vectors */
2230
	mask = IXGBE_EIMS_ENABLE_MASK;
2231 2232 2233 2234
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2235
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2236 2237
}

2238 2239 2240 2241 2242 2243 2244 2245 2246
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2247 2248
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2260 2261
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2262
{
2263 2264 2265
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2266
	u64 bytes_perint;
2267
	u8 itr_setting = ring_container->itr;
2268 2269

	if (packets == 0)
2270
		return;
2271 2272

	/* simple throttlerate management
2273 2274
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2275
	 *  20-1249MB/s bulk   (12000 ints/s)
2276 2277
	 */
	/* what was last interrupt timeslice? */
2278
	timepassed_us = q_vector->itr >> 2;
2279 2280 2281
	if (timepassed_us == 0)
		return;

2282 2283 2284 2285
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2286
		if (bytes_perint > 10)
2287
			itr_setting = low_latency;
2288 2289
		break;
	case low_latency:
2290
		if (bytes_perint > 20)
2291
			itr_setting = bulk_latency;
2292
		else if (bytes_perint <= 10)
2293
			itr_setting = lowest_latency;
2294 2295
		break;
	case bulk_latency:
2296
		if (bytes_perint <= 20)
2297
			itr_setting = low_latency;
2298 2299 2300
		break;
	}

2301 2302 2303 2304 2305 2306
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2307 2308
}

2309 2310
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2311
 * @q_vector: structure containing interrupt and ring information
2312 2313 2314 2315 2316
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2317
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2318
{
2319
	struct ixgbe_adapter *adapter = q_vector->adapter;
2320
	struct ixgbe_hw *hw = &adapter->hw;
2321
	int v_idx = q_vector->v_idx;
2322
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2323

2324 2325
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2326 2327
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2328 2329
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2330
	case ixgbe_mac_X540:
2331 2332
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2333 2334 2335 2336 2337
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2338 2339 2340
		break;
	default:
		break;
2341 2342 2343 2344
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2345
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2346
{
2347
	u32 new_itr = q_vector->itr;
2348
	u8 current_itr;
2349

2350 2351
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2352

2353
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2354 2355 2356 2357

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2358
		new_itr = IXGBE_100K_ITR;
2359 2360
		break;
	case low_latency:
2361
		new_itr = IXGBE_20K_ITR;
2362 2363
		break;
	case bulk_latency:
2364
		new_itr = IXGBE_12K_ITR;
2365
		break;
2366 2367
	default:
		break;
2368 2369
	}

2370
	if (new_itr != q_vector->itr) {
2371
		/* do an exponential smoothing */
2372 2373
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2374

2375
		/* save the algorithm value here */
2376
		q_vector->itr = new_itr;
2377 2378

		ixgbe_write_eitr(q_vector);
2379 2380 2381
	}
}

2382
/**
2383
 * ixgbe_check_overtemp_subtask - check for over temperature
2384
 * @adapter: pointer to adapter
2385
 **/
2386
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2387 2388 2389 2390
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2391
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2392 2393
		return;

2394 2395 2396 2397 2398 2399
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2400
	switch (hw->device_id) {
2401 2402 2403 2404 2405 2406 2407 2408
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2409
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2410 2411 2412 2413
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2414
			u32 speed;
2415
			bool link_up = false;
2416

J
Josh Hay 已提交
2417
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2418

2419 2420 2421 2422 2423 2424 2425 2426 2427
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2428
	default:
2429 2430
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2431
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2432
			return;
2433
		break;
2434
	}
2435
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2436 2437

	adapter->interrupt_event = 0;
2438 2439
}

2440 2441 2442 2443 2444
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2445
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2446
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2447
		/* write to clear the interrupt */
2448
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2449 2450
	}
}
2451

2452 2453
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2454 2455
	struct ixgbe_hw *hw = &adapter->hw;

2456 2457 2458 2459 2460 2461 2462 2463 2464
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2465 2466
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2482
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2483 2484
}

2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2506 2507 2508
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2509
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2510

2511 2512 2513 2514 2515 2516 2517 2518
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2519
		/* Clear the interrupt */
2520
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2521 2522
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2523
			adapter->sfp_poll_time = 0;
2524 2525
			ixgbe_service_event_schedule(adapter);
		}
2526 2527
	}

2528 2529
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2530
		/* Clear the interrupt */
2531
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2532 2533 2534 2535
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2536 2537 2538
	}
}

2539 2540 2541 2542 2543 2544 2545 2546 2547
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2548
		IXGBE_WRITE_FLUSH(hw);
2549
		ixgbe_service_event_schedule(adapter);
2550 2551 2552
	}
}

2553 2554 2555 2556
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2557
	struct ixgbe_hw *hw = &adapter->hw;
2558

2559 2560
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2561
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2562 2563 2564
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2565
	case ixgbe_mac_X540:
2566 2567
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2568
		mask = (qmask & 0xFFFFFFFF);
2569 2570
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2571
		mask = (qmask >> 32);
2572 2573 2574 2575 2576
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2577 2578 2579 2580 2581
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2582
					    u64 qmask)
2583 2584
{
	u32 mask;
2585
	struct ixgbe_hw *hw = &adapter->hw;
2586

2587 2588
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2589
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2590 2591 2592
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2593
	case ixgbe_mac_X540:
2594 2595
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2596
		mask = (qmask & 0xFFFFFFFF);
2597 2598
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2599
		mask = (qmask >> 32);
2600 2601 2602 2603 2604
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2605 2606 2607 2608
	}
	/* skip the flush */
}

2609
/**
2610 2611
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2612
 **/
2613 2614
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2615
{
2616
	struct ixgbe_hw *hw = &adapter->hw;
2617
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2618

2619 2620 2621
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2622

2623
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2624 2625
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2626
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2627 2628
			break;
		case ixgbe_mac_X540:
2629 2630
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2631 2632 2633 2634 2635
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2636
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2637
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2638 2639
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2640 2641
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2642
		/* fall through */
2643
	case ixgbe_mac_X540:
2644 2645
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2646 2647
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP)
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2648 2649
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2650
		mask |= IXGBE_EIMS_ECC;
2651 2652 2653 2654
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2655
	}
J
Jacob Keller 已提交
2656

2657 2658 2659
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2660

2661 2662 2663 2664 2665
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2666 2667
}

2668
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2669
{
2670
	struct ixgbe_adapter *adapter = data;
2671
	struct ixgbe_hw *hw = &adapter->hw;
2672
	u32 eicr;
2673

2674 2675 2676 2677 2678 2679 2680
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2681 2682

	/* The lower 16bits of the EICR register are for the queue interrupts
2683
	 * which should be masked here in order to not accidentally clear them if
2684 2685 2686 2687 2688 2689 2690
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2691
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2692

2693 2694
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2695

2696 2697
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2698

2699 2700
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2701
	case ixgbe_mac_X540:
2702 2703
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2704 2705 2706 2707 2708 2709 2710
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2711 2712 2713 2714 2715 2716
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2717 2718
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2719
			int reinit_count = 0;
2720 2721
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2722
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2723
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2724 2725 2726 2727 2728 2729 2730 2731
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2732 2733
			}
		}
2734
		ixgbe_check_sfp_event(adapter, eicr);
2735
		ixgbe_check_overtemp_event(adapter, eicr);
2736 2737 2738
		break;
	default:
		break;
2739
	}
2740

2741
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2742 2743 2744

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2745

2746
	/* re-enable the original interrupt state, no lsc, no queues */
2747
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2748
		ixgbe_irq_enable(adapter, false, false);
2749

2750
	return IRQ_HANDLED;
2751
}
2752

2753
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2754
{
2755
	struct ixgbe_q_vector *q_vector = data;
2756

2757
	/* EIAM disabled interrupts (on this vector) for us */
2758

2759 2760
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2761

2762
	return IRQ_HANDLED;
2763 2764
}

2765 2766 2767 2768 2769 2770 2771
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2772
int ixgbe_poll(struct napi_struct *napi, int budget)
2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

2789 2790 2791
	if (!ixgbe_qv_lock_napi(q_vector))
		return budget;

2792 2793 2794 2795 2796 2797 2798 2799
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

	ixgbe_for_each_ring(ring, q_vector->rx)
2800 2801
		clean_complete &= (ixgbe_clean_rx_irq(q_vector, ring,
				   per_ring_budget) < per_ring_budget);
2802

2803
	ixgbe_qv_unlock_napi(q_vector);
2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2818 2819 2820 2821 2822 2823 2824 2825 2826 2827
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2828
	int vector, err;
2829
	int ri = 0, ti = 0;
2830

2831
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2832
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2833
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2834

2835
		if (q_vector->tx.ring && q_vector->rx.ring) {
2836
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2837 2838 2839
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2840
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2841 2842
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2843
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2844
				 "%s-%s-%d", netdev->name, "tx", ti++);
2845 2846 2847
		} else {
			/* skip this unused q_vector */
			continue;
2848
		}
2849 2850
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2851
		if (err) {
2852
			e_err(probe, "request_irq failed for MSIX interrupt "
2853
			      "Error: %d\n", err);
2854
			goto free_queue_irqs;
2855
		}
2856 2857 2858 2859
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2860
					      &q_vector->affinity_mask);
2861
		}
2862 2863
	}

2864
	err = request_irq(adapter->msix_entries[vector].vector,
2865
			  ixgbe_msix_other, 0, netdev->name, adapter);
2866
	if (err) {
2867
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2868
		goto free_queue_irqs;
2869 2870 2871 2872
	}

	return 0;

2873
free_queue_irqs:
2874 2875 2876 2877 2878 2879 2880
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2881 2882
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2883 2884 2885 2886 2887 2888
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2889
 * ixgbe_intr - legacy mode Interrupt Handler
2890 2891 2892 2893 2894
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2895
	struct ixgbe_adapter *adapter = data;
2896
	struct ixgbe_hw *hw = &adapter->hw;
2897
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2898 2899
	u32 eicr;

2900
	/*
2901
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2902 2903 2904 2905
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2906
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2907
	 * therefore no explicit interrupt disable is necessary */
2908
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2909
	if (!eicr) {
2910 2911
		/*
		 * shared interrupt alert!
2912
		 * make sure interrupts are enabled because the read will
2913 2914 2915 2916 2917 2918
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2919
		return IRQ_NONE;	/* Not our interrupt */
2920
	}
2921

2922 2923
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2924

2925 2926
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2927
		ixgbe_check_sfp_event(adapter, eicr);
2928 2929
		/* Fall through */
	case ixgbe_mac_X540:
2930 2931
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2932 2933 2934 2935 2936 2937
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2938
		ixgbe_check_overtemp_event(adapter, eicr);
2939 2940 2941 2942
		break;
	default:
		break;
	}
2943

2944
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2945 2946
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2947

2948 2949
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2950

2951 2952 2953 2954 2955 2956 2957
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2958 2959 2960 2961 2962 2963 2964 2965 2966 2967
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2968
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2969 2970
{
	struct net_device *netdev = adapter->netdev;
2971
	int err;
2972

2973
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2974
		err = ixgbe_request_msix_irqs(adapter);
2975
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2976
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2977
				  netdev->name, adapter);
2978
	else
2979
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2980
				  netdev->name, adapter);
2981

2982
	if (err)
2983
		e_err(probe, "request_irq failed, Error %d\n", err);
2984 2985 2986 2987 2988 2989

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2990
	int vector;
2991

2992 2993 2994 2995
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
2996

2997 2998 2999
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3000

3001 3002 3003
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3004

3005 3006 3007 3008
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3009
	}
3010 3011

	free_irq(adapter->msix_entries[vector++].vector, adapter);
3012 3013
}

3014 3015 3016 3017 3018 3019
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3020 3021
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3022
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3023 3024
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3025
	case ixgbe_mac_X540:
3026 3027
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3028 3029
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3030
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3031 3032 3033
		break;
	default:
		break;
3034 3035 3036
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3037 3038 3039 3040 3041 3042
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3043 3044 3045 3046 3047
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3048 3049 3050 3051 3052 3053
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3054
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3055

3056
	ixgbe_write_eitr(q_vector);
3057

3058 3059
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3060

3061
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3062 3063
}

3064 3065 3066 3067 3068 3069 3070
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3071 3072
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3073 3074 3075
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3076
	int wait_loop = 10;
3077
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3078
	u8 reg_idx = ring->reg_idx;
3079

3080
	/* disable queue to avoid issues while updating state */
3081
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3082 3083
	IXGBE_WRITE_FLUSH(hw);

3084
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3085
			(tdba & DMA_BIT_MASK(32)));
3086 3087 3088 3089 3090
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3091
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3092

3093 3094
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3095 3096 3097
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3098 3099 3100 3101 3102
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3103
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3104 3105 3106 3107
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

3108 3109 3110 3111
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
3112 3113
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
3114 3115

	/* reinitialize flowdirector state */
3116
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3117 3118 3119 3120 3121 3122
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3123

3124 3125 3126 3127 3128
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3129
			netif_set_xps_queue(ring->netdev,
3130 3131 3132 3133
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3134 3135
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3146
		usleep_range(1000, 2000);
3147 3148 3149 3150
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
3151 3152
}

3153 3154 3155
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3156
	u32 rttdcs, mtqc;
3157
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3183
		else
3184 3185
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3186

3187
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3188

3189 3190 3191 3192 3193
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3194 3195 3196 3197 3198 3199 3200
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3201
/**
3202
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3203 3204 3205 3206 3207 3208
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3209 3210
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3211
	u32 i;
3212

3213 3214 3215 3216 3217 3218 3219 3220 3221
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3222
	/* Setup the HW Tx Head and Tail descriptor pointers */
3223 3224
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3225 3226
}

3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3282
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3283

3284
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3285
				   struct ixgbe_ring *rx_ring)
3286
{
3287
	struct ixgbe_hw *hw = &adapter->hw;
3288
	u32 srrctl;
3289
	u8 reg_idx = rx_ring->reg_idx;
3290

3291 3292
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3293

3294 3295 3296 3297 3298 3299
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3300

3301 3302
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3303

3304
	/* configure the packet buffer length */
3305
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3306 3307

	/* configure descriptor type */
3308
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3309

3310
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3311
}
3312

3313 3314 3315 3316 3317 3318 3319 3320 3321
/**
 * Return a number of entries in the RSS indirection table
 *
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3322
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
 * Write the RETA table to HW
 *
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3339
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3340
{
3341
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3342
	struct ixgbe_hw *hw = &adapter->hw;
3343
	u32 reta = 0;
3344 3345
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3346

3347
	/* Fill out the redirection table as follows:
3348 3349 3350 3351
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3352 3353 3354 3355 3356 3357
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3358 3359 3360
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3361 3362 3363 3364 3365 3366
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3367
			reta = 0;
3368 3369 3370 3371
		}
	}
}

3372 3373 3374 3375 3376 3377 3378 3379
/**
 * Write the RETA table to HW (for x550 devices in SRIOV mode)
 *
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3380
{
3381
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3382 3383
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/* Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3431 3432 3433 3434 3435 3436
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3437 3438
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3439 3440 3441

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3442
		if (j == rss_i)
3443
			j = 0;
3444 3445

		adapter->rss_indir_tbl[i] = j;
3446
	}
3447 3448

	ixgbe_store_vfreta(adapter);
3449 3450 3451 3452 3453
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3454
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3455
	u32 rxcsum;
3456

3457 3458 3459 3460 3461
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3462
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3463
		if (adapter->ring_feature[RING_F_RSS].mask)
3464
			mrqc = IXGBE_MRQC_RSSEN;
3465
	} else {
3466 3467 3468 3469 3470 3471 3472 3473 3474
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3475
			else
3476 3477 3478
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3479
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3480 3481 3482 3483
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3484
		}
3485 3486
	}

3487
	/* Perform hash on these packet types */
3488 3489 3490 3491
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3492

3493
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3494
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3495
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3496
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3497

3498
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3499 3500 3501 3502 3503 3504 3505 3506 3507
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3508
		ixgbe_setup_vfreta(adapter);
3509 3510 3511 3512
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3513
		ixgbe_setup_reta(adapter);
3514 3515 3516
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3517 3518
}

3519 3520 3521 3522 3523
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3524
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3525
				   struct ixgbe_ring *ring)
3526 3527 3528
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3529
	u8 reg_idx = ring->reg_idx;
3530

A
Alexander Duyck 已提交
3531
	if (!ring_is_rsc_enabled(ring))
3532
		return;
3533

3534
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3535 3536 3537 3538
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3539
	 * than 65536
3540
	 */
3541
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3542
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3543 3544
}

3545 3546 3547 3548 3549 3550 3551
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3552
	u8 reg_idx = ring->reg_idx;
3553

3554 3555
	if (ixgbe_removed(hw->hw_addr))
		return;
3556 3557 3558 3559 3560 3561
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3562
		usleep_range(1000, 2000);
3563 3564 3565 3566 3567 3568 3569 3570 3571
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3572 3573 3574 3575 3576 3577 3578 3579
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3580 3581
	if (ixgbe_removed(hw->hw_addr))
		return;
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3604 3605
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3606 3607 3608
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3609
	u32 rxdctl;
3610
	u8 reg_idx = ring->reg_idx;
3611

3612 3613
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3614
	ixgbe_disable_rx_queue(adapter, ring);
3615

3616 3617 3618 3619 3620 3621
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3622
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3644
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3645 3646
}

3647 3648 3649
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3650
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3651
	u16 pool;
3652 3653 3654

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3655 3656
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3657
		      IXGBE_PSRTYPE_L2HDR |
3658
		      IXGBE_PSRTYPE_IPV6HDR;
3659 3660 3661 3662

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3663 3664 3665 3666
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3667

3668 3669
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3670 3671
}

3672 3673 3674 3675
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3676
	u32 gcr_ext, vmdctl;
3677
	int i;
3678 3679 3680 3681 3682

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3683 3684
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3685
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3686 3687
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3688

3689 3690
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3691 3692

	/* Enable only the PF's pool for Tx/Rx */
3693 3694 3695 3696
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3697
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3698
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3699 3700

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3701
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3702 3703 3704 3705 3706

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3719 3720
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3721

3722
	/* Enable MAC Anti-Spoofing */
3723
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3724
					  adapter->num_vfs);
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734

	/* Ensure LLDP is set for Ethertype Antispoofing if we will be
	 * calling set_ethertype_anti_spoofing for each VF in loop below
	 */
	if (hw->mac.ops.set_ethertype_anti_spoofing)
		IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_LLDP),
				(IXGBE_ETQF_FILTER_EN    | /* enable filter */
				 IXGBE_ETQF_TX_ANTISPOOF | /* tx antispoof */
				 IXGBE_ETH_P_LLDP));	   /* LLDP eth type */

3735 3736 3737 3738
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3739 3740 3741 3742

		/* enable ethertype anti spoofing if hw supports it */
		if (hw->mac.ops.set_ethertype_anti_spoofing)
			hw->mac.ops.set_ethertype_anti_spoofing(hw, true, i);
3743 3744 3745 3746

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3747
	}
3748 3749
}

3750
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3751 3752 3753 3754
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3755 3756 3757
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3758

3759
#ifdef IXGBE_FCOE
3760 3761 3762 3763
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3764

3765
#endif /* IXGBE_FCOE */
3766 3767 3768 3769 3770

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3783

3784 3785 3786 3787
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3788
	for (i = 0; i < adapter->num_rx_queues; i++) {
3789
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3790 3791
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3792
		else
A
Alexander Duyck 已提交
3793
			clear_ring_rsc_enabled(rx_ring);
3794 3795 3796
	}
}

3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3816 3817
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3818 3819 3820
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3821
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3822
	case ixgbe_mac_X540:
3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3839 3840 3841 3842 3843 3844 3845 3846 3847 3848
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3849
	u32 rxctrl, rfctl;
3850 3851

	/* disable receives while setting up the descriptors */
3852
	hw->mac.ops.disable_rx(hw);
3853 3854

	ixgbe_setup_psrtype(adapter);
3855
	ixgbe_setup_rdrxctl(adapter);
3856

3857 3858 3859 3860 3861 3862 3863
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3864
	/* Program registers for the distribution of queues */
3865 3866
	ixgbe_setup_mrqc(adapter);

3867 3868 3869 3870 3871 3872 3873
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3874 3875
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3876

3877
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3878 3879 3880 3881 3882 3883 3884
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3885 3886
}

3887 3888
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3889 3890 3891 3892 3893
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3894
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
3895
	set_bit(vid, adapter->active_vlans);
3896 3897

	return 0;
3898 3899
}

3900 3901
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
3902 3903 3904 3905 3906
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3907
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
3908
	clear_bit(vid, adapter->active_vlans);
3909 3910

	return 0;
3911 3912
}

3913 3914 3915 3916 3917 3918 3919 3920
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3921 3922 3923 3924
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3925 3926
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3927 3928 3929
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3930
	case ixgbe_mac_X540:
3931 3932
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3933
		for (i = 0; i < adapter->num_rx_queues; i++) {
3934 3935 3936 3937 3938
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3950
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3951 3952
 * @adapter: driver data
 */
3953
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3954 3955
{
	struct ixgbe_hw *hw = &adapter->hw;
3956
	u32 vlnctrl;
3957 3958 3959 3960
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3961 3962
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3963 3964 3965
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3966
	case ixgbe_mac_X540:
3967 3968
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3969
		for (i = 0; i < adapter->num_rx_queues; i++) {
3970 3971 3972 3973 3974
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
3975 3976 3977 3978 3979 3980 3981 3982 3983 3984
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3985 3986
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3987
	u16 vid;
3988

3989
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
3990 3991

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3992
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
3993 3994
}

3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4018
	ixgbe_restore_vf_multicasts(adapter);
4019 4020 4021 4022 4023
#endif

	return netdev_mc_count(netdev);
}

4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i, adapter->mac_table[i].addr,
					    adapter->mac_table[i].queue,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);

		adapter->mac_table[i].state &= ~(IXGBE_MAC_STATE_MODIFIED);
	}
}
#endif

static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		if (adapter->mac_table[i].state & IXGBE_MAC_STATE_MODIFIED) {
			if (adapter->mac_table[i].state &
			    IXGBE_MAC_STATE_IN_USE)
				hw->mac.ops.set_rar(hw, i,
						adapter->mac_table[i].addr,
						adapter->mac_table[i].queue,
						IXGBE_RAH_AV);
			else
				hw->mac.ops.clear_rar(hw, i);

			adapter->mac_table[i].state &=
						~(IXGBE_MAC_STATE_MODIFIED);
		}
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
	int i;
	struct ixgbe_hw *hw = &adapter->hw;

	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED;
		adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE;
4071
		eth_zero_addr(adapter->mac_table[i].addr);
4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138
		adapter->mac_table[i].queue = 0;
	}
	ixgbe_sync_mac_table(adapter);
}

static int ixgbe_available_rars(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		if (adapter->mac_table[i].state == 0)
			count++;
	}
	return count;
}

/* this function destroys the first RAR entry */
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter,
					 u8 *addr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	memcpy(&adapter->mac_table[0].addr, addr, ETH_ALEN);
	adapter->mac_table[0].queue = VMDQ_P(0);
	adapter->mac_table[0].state = (IXGBE_MAC_STATE_DEFAULT |
				       IXGBE_MAC_STATE_IN_USE);
	hw->mac.ops.set_rar(hw, 0, adapter->mac_table[0].addr,
			    adapter->mac_table[0].queue,
			    IXGBE_RAH_AV);
}

int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		if (adapter->mac_table[i].state & IXGBE_MAC_STATE_IN_USE)
			continue;
		adapter->mac_table[i].state |= (IXGBE_MAC_STATE_MODIFIED |
						IXGBE_MAC_STATE_IN_USE);
		ether_addr_copy(adapter->mac_table[i].addr, addr);
		adapter->mac_table[i].queue = queue;
		ixgbe_sync_mac_table(adapter);
		return i;
	}
	return -ENOMEM;
}

int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter, u8 *addr, u16 queue)
{
	/* search table for addr, if found, set to 0 and sync */
	int i;
	struct ixgbe_hw *hw = &adapter->hw;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

	for (i = 0; i < hw->mac.num_rar_entries; i++) {
		if (ether_addr_equal(addr, adapter->mac_table[i].addr) &&
		    adapter->mac_table[i].queue == queue) {
			adapter->mac_table[i].state |= IXGBE_MAC_STATE_MODIFIED;
			adapter->mac_table[i].state &= ~IXGBE_MAC_STATE_IN_USE;
4139
			eth_zero_addr(adapter->mac_table[i].addr);
4140 4141 4142 4143 4144 4145 4146
			adapter->mac_table[i].queue = 0;
			ixgbe_sync_mac_table(adapter);
			return 0;
		}
	}
	return -ENOMEM;
}
4147 4148 4149 4150 4151 4152 4153 4154 4155
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4156
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4157 4158 4159 4160 4161
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4162
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter))
4163 4164
		return -ENOMEM;

4165
	if (!netdev_uc_empty(netdev)) {
4166 4167
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4168 4169
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4170 4171 4172 4173 4174 4175
			count++;
		}
	}
	return count;
}

4176
/**
4177
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4178 4179
 * @netdev: network interface device structure
 *
4180 4181 4182 4183
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4184
 **/
4185
void ixgbe_set_rx_mode(struct net_device *netdev)
4186 4187 4188
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4189
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4190
	u32 vlnctrl;
4191
	int count;
4192 4193 4194

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4195
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
4196

4197
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4198
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4199 4200 4201 4202
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4203 4204
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4205
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
4206
	if (netdev->flags & IFF_PROMISC) {
4207
		hw->addr_ctrl.user_set_promisc = true;
4208
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4209
		vmolr |= IXGBE_VMOLR_MPE;
4210 4211 4212 4213
		/* Only disable hardware filter vlans in promiscuous mode
		 * if SR-IOV and VMDQ are disabled - otherwise ensure
		 * that hardware VLAN filters remain enabled.
		 */
4214 4215
		if (adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
				      IXGBE_FLAG_SRIOV_ENABLED))
4216
			vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
4217
	} else {
4218 4219
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4220
			vmolr |= IXGBE_VMOLR_MPE;
4221
		}
4222
		vlnctrl |= IXGBE_VLNCTRL_VFE;
4223
		hw->addr_ctrl.user_set_promisc = false;
4224 4225 4226 4227 4228 4229 4230
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4231
	count = ixgbe_write_uc_addr_list(netdev, VMDQ_P(0));
4232 4233 4234
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4235 4236
	}

4237 4238 4239 4240
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4241 4242 4243 4244 4245 4246 4247
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4248 4249 4250

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4251 4252
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4253
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4254 4255
	}

B
Ben Greear 已提交
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4268
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
4269
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4270

4271
	if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
4272 4273 4274
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4275 4276
}

4277 4278 4279 4280
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4281 4282
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4283
		napi_enable(&adapter->q_vector[q_idx]->napi);
4284
	}
4285 4286 4287 4288 4289 4290
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4291
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4292
		napi_disable(&adapter->q_vector[q_idx]->napi);
4293
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4294
			pr_info("QV %d locked\n", q_idx);
4295
			usleep_range(1000, 20000);
4296 4297
		}
	}
4298 4299
}

4300 4301 4302 4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314
static void ixgbe_clear_vxlan_port(struct ixgbe_adapter *adapter)
{
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_VXLANCTRL, 0);
#ifdef CONFIG_IXGBE_VXLAN
		adapter->vxlan_port = 0;
#endif
		break;
	default:
		break;
	}
}

J
Jeff Kirsher 已提交
4315
#ifdef CONFIG_IXGBE_DCB
4316
/**
4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4327
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4328

4329 4330 4331 4332 4333 4334 4335 4336 4337
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4338
#ifdef IXGBE_FCOE
4339 4340
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4341
#endif
4342 4343 4344

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4345 4346 4347 4348 4349
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4350 4351 4352 4353 4354 4355 4356
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4357
	}
4358 4359 4360

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4361 4362
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4363

4364 4365 4366 4367
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4368

4369 4370
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4371
	}
4372
}
4373 4374 4375 4376 4377
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4378
/**
4379 4380 4381
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4382
 * @pb: packet buffer to calculate
4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4396 4397 4398 4399
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4400
#endif
4401

4402 4403 4404
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4405 4406
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4438
/**
4439 4440 4441
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4442
 * @pb: packet buffer to calculate
4443
 */
4444
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4445 4446 4447 4448 4449 4450 4451 4452 4453
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4454 4455 4456 4457 4458 4459 4460 4461
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4462 4463 4464
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4465 4466
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4492
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4493 4494

		/* Low water marks must not be larger than high water marks */
4495 4496
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4497
	}
4498 4499 4500

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4501 4502
}

4503 4504 4505
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4506 4507
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4508 4509 4510

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4511 4512 4513
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4514

4515
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4516
	ixgbe_pbthresh_setup(adapter);
4517 4518
}

4519 4520 4521
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4522
	struct hlist_node *node2;
4523 4524 4525 4526 4527 4528 4529
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4530
	hlist_for_each_entry_safe(filter, node2,
4531 4532
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4533 4534 4535 4536 4537
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4538 4539 4540 4541 4542
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4562
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4563 4564 4565 4566 4567 4568
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4569
	int rss_i = adapter->num_rx_queues_per_pool;
4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4605
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4606 4607 4608

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4609
			if (IXGBE_CB(skb)->page_released)
4610 4611 4612 4613 4614
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4615
			rx_buffer->skb = NULL;
4616
		}
A
Alexander Duyck 已提交
4617 4618 4619 4620 4621 4622 4623 4624

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
	ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4653 4654
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	struct net_device *upper;
	struct list_head *iter;
	int err;

	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (dfwd->fwd_priv) {
				err = ixgbe_fwd_ring_up(upper, vadapter);
				if (err)
					continue;
			}
		}
	}
}

4752 4753
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
4754 4755
	struct ixgbe_hw *hw = &adapter->hw;

4756
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
4757
#ifdef CONFIG_IXGBE_DCB
4758
	ixgbe_configure_dcb(adapter);
4759
#endif
4760 4761 4762 4763 4764
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
4765

4766
	ixgbe_set_rx_mode(adapter->netdev);
4767 4768
	ixgbe_restore_vlan(adapter);

4769 4770 4771 4772 4773 4774 4775 4776 4777
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

4778
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4779 4780
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
4781 4782 4783 4784
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
4785
	}
4786

4787 4788 4789 4790 4791 4792 4793 4794 4795
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

4796 4797 4798 4799 4800 4801
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

4802 4803 4804 4805 4806
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
4807 4808
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
4809
	ixgbe_configure_dfwd(adapter);
4810 4811
}

4812
/**
4813 4814 4815 4816 4817
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
4818
	/*
S
Stephen Hemminger 已提交
4819
	 * We are assuming the worst case scenario here, and that
4820 4821 4822 4823 4824 4825
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
4826

4827
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
4828
	adapter->sfp_poll_time = 0;
4829 4830 4831 4832
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
4833 4834 4835 4836
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
4837
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
4838
{
J
Josh Hay 已提交
4839 4840
	u32 speed;
	bool autoneg, link_up = false;
4841
	int ret = IXGBE_ERR_LINK_SETUP;
4842 4843

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
4844
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
4845 4846

	if (ret)
4847
		return ret;
4848

J
Josh Hay 已提交
4849 4850 4851 4852
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
4853
	if (ret)
4854
		return ret;
4855

4856
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
4857
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
4858

4859 4860 4861
	return ret;
}

4862
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
4863 4864
{
	struct ixgbe_hw *hw = &adapter->hw;
4865
	u32 gpie = 0;
4866

4867
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4868 4869 4870
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
4871 4872 4873 4874 4875 4876 4877 4878 4879
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4880
		case ixgbe_mac_X540:
4881 4882
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
D
Don Skidmore 已提交
4883
		default:
4884 4885 4886 4887 4888
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
4889 4890 4891 4892
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
4893

4894 4895 4896 4897 4898
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
4911 4912
	}

4913
	/* Enable Thermal over heat sensor interrupt */
4914 4915 4916
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
4917
			gpie |= IXGBE_SDP0_GPIEN_8259X;
4918 4919 4920 4921 4922
			break;
		default:
			break;
		}
	}
4923

4924 4925
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
4926
		gpie |= IXGBE_SDP1_GPIEN(hw);
4927

4928 4929 4930 4931 4932 4933 4934 4935 4936
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
4937
	}
4938 4939 4940 4941

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

4942
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
4943 4944 4945 4946 4947 4948 4949
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4950

4951 4952 4953 4954 4955
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4956 4957
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
4958 4959
		hw->mac.ops.enable_tx_laser(hw);

4960 4961 4962
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

4963
	smp_mb__before_atomic();
4964
	clear_bit(__IXGBE_DOWN, &adapter->state);
4965 4966
	ixgbe_napi_enable_all(adapter);

4967 4968 4969 4970 4971 4972 4973 4974
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

4975 4976
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
4977
	ixgbe_irq_enable(adapter, true, true);
4978

4979 4980 4981 4982 4983 4984 4985
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
4986
			e_crit(drv, "Fan has stopped, replace the adapter\n");
4987 4988
	}

4989 4990
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
4991 4992
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
4993
	mod_timer(&adapter->service_timer, jiffies);
4994 4995 4996 4997 4998

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
4999 5000
}

5001 5002 5003
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5004 5005 5006
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

5007
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5008
		usleep_range(1000, 2000);
5009
	ixgbe_down(adapter);
5010 5011 5012 5013 5014 5015 5016 5017
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5018 5019 5020 5021
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5022
void ixgbe_up(struct ixgbe_adapter *adapter)
5023 5024 5025 5026
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5027
	ixgbe_up_complete(adapter);
5028 5029 5030 5031
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5032
	struct ixgbe_hw *hw = &adapter->hw;
5033
	struct net_device *netdev = adapter->netdev;
5034
	int err;
5035
	u8 old_addr[ETH_ALEN];
5036

5037 5038
	if (ixgbe_removed(hw->hw_addr))
		return;
5039 5040 5041 5042 5043 5044 5045 5046 5047
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5048
	err = hw->mac.ops.init_hw(hw);
5049 5050 5051
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5052
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5053 5054
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5055
		e_dev_err("master disable timed out\n");
5056
		break;
5057 5058
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5059
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5060
			   "Please be aware there may be issues associated with "
5061 5062 5063 5064
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5065
		break;
5066
	default:
5067
		e_dev_err("Hardware Error: %d\n", err);
5068
	}
5069

5070
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5071 5072 5073 5074
	/* do not flush user set addresses */
	memcpy(old_addr, &adapter->mac_table[0].addr, netdev->addr_len);
	ixgbe_flush_sw_mac_table(adapter);
	ixgbe_mac_set_default_filter(adapter, old_addr);
5075 5076 5077 5078

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5079

5080
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5081
		ixgbe_ptp_reset(adapter);
5082 5083 5084 5085 5086 5087 5088

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5089 5090 5091 5092 5093 5094
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5095
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5096 5097 5098
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5099
	u16 i;
5100

5101 5102 5103
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5104

5105
	/* Free all the Tx ring sk_buffs */
5106 5107
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5108
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5109 5110
	}

5111 5112
	netdev_tx_reset_queue(txring_txq(tx_ring));

5113 5114 5115 5116 5117 5118 5119 5120 5121 5122 5123
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5124
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5125 5126
 * @adapter: board private structure
 **/
5127
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5128 5129 5130
{
	int i;

5131
	for (i = 0; i < adapter->num_rx_queues; i++)
5132
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5133 5134 5135
}

/**
5136
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5137 5138
 * @adapter: board private structure
 **/
5139
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5140 5141 5142
{
	int i;

5143
	for (i = 0; i < adapter->num_tx_queues; i++)
5144
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5145 5146
}

5147 5148
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5149
	struct hlist_node *node2;
5150 5151 5152 5153
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5154
	hlist_for_each_entry_safe(filter, node2,
5155 5156 5157 5158 5159 5160 5161 5162 5163
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5164 5165 5166
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5167
	struct ixgbe_hw *hw = &adapter->hw;
5168 5169
	struct net_device *upper;
	struct list_head *iter;
5170
	int i;
5171 5172

	/* signal that we are down to the interrupt handler */
5173 5174
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5175 5176

	/* disable receives */
5177
	hw->mac.ops.disable_rx(hw);
5178

5179 5180 5181 5182 5183
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5184
	usleep_range(10000, 20000);
5185

5186 5187
	netif_tx_stop_all_queues(netdev);

5188
	/* call carrier off first to avoid false dev_watchdog timeouts */
5189 5190 5191
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5192 5193 5194 5195 5196 5197 5198 5199 5200 5201 5202 5203 5204
	/* disable any upper devices */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv) {
				netif_tx_stop_all_queues(upper);
				netif_carrier_off(upper);
				netif_tx_disable(upper);
			}
		}
	}

5205 5206 5207 5208
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5209 5210
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
5211 5212 5213 5214
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5215
	if (adapter->num_vfs) {
5216 5217
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5218 5219 5220

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5221
			adapter->vfinfo[i].clear_to_send = false;
5222 5223 5224 5225 5226 5227

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5228 5229
	}

5230 5231
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5232
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5233
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5234
	}
5235

5236
	/* Disable the Tx DMA engine on 82599 and later MAC */
5237 5238
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5239
	case ixgbe_mac_X540:
5240 5241
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5242
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5243 5244
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5245 5246 5247 5248
		break;
	default:
		break;
	}
5249

5250 5251
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5252

5253 5254
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5255 5256
		hw->mac.ops.disable_tx_laser(hw);

5257 5258 5259 5260 5261 5262 5263 5264 5265 5266 5267 5268 5269
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5270
	ixgbe_tx_timeout_reset(adapter);
5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5281
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
5282 5283 5284
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5285
	unsigned int rss, fdir;
5286
	u32 fwsm;
J
Jeff Kirsher 已提交
5287
#ifdef CONFIG_IXGBE_DCB
5288 5289 5290
	int j;
	struct tc_configuration *tc;
#endif
5291

5292 5293 5294 5295 5296 5297 5298 5299
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5300
	/* Set common capability flags and settings */
5301
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5302
	adapter->ring_feature[RING_F_RSS].limit = rss;
5303 5304 5305 5306
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5307 5308
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5322 5323 5324 5325
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);

5326
	/* Set MAC specific capability flags and exceptions */
5327 5328
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5329 5330 5331
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;

5332 5333
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5334

5335
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5350
		break;
D
Don Skidmore 已提交
5351
	case ixgbe_mac_X540:
5352
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5353 5354
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5355
		break;
5356 5357 5358 5359
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5360 5361 5362
#endif
#ifdef CONFIG_IXGBE_VXLAN
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5363 5364
#endif
		break;
5365 5366
	default:
		break;
A
Alexander Duyck 已提交
5367
	}
5368

5369 5370 5371 5372 5373
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5374 5375 5376
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5377
#ifdef CONFIG_IXGBE_DCB
5378 5379
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5380 5381
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5382 5383 5384 5385 5386 5387 5388 5389 5390
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5391 5392 5393 5394 5395 5396 5397 5398 5399
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5400 5401 5402 5403 5404 5405

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5406 5407
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5408
	adapter->dcb_cfg.pfc_mode_enable = false;
5409
	adapter->dcb_set_bitmap = 0x00;
5410
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5411 5412
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
5413 5414

#endif
5415 5416

	/* default flow control settings */
5417
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5418
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5419
	ixgbe_pbthresh_setup(adapter);
5420 5421
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5422
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5423

5424
#ifdef CONFIG_PCI_IOV
5425 5426 5427
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5428
	/* assign number of SR-IOV VFs */
5429
	if (hw->mac.type != ixgbe_mac_82598EB) {
5430
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5431 5432 5433 5434 5435 5436 5437
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5438

5439
	/* enable itr by default in dynamic mode */
5440 5441
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5442 5443 5444 5445 5446

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5447
	/* set default work limits */
5448
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5449

5450
	/* initialize eeprom parameters */
5451
	if (ixgbe_init_eeprom_params_generic(hw)) {
5452
		e_dev_err("EEPROM initialization failed\n");
5453 5454 5455
		return -EIO;
	}

5456 5457
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5458 5459 5460 5461 5462 5463 5464
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5465
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5466 5467 5468
 *
 * Return 0 on success, negative on failure
 **/
5469
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5470
{
5471
	struct device *dev = tx_ring->dev;
5472
	int orig_node = dev_to_node(dev);
5473
	int ring_node = -1;
5474 5475
	int size;

5476
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5477 5478

	if (tx_ring->q_vector)
5479
		ring_node = tx_ring->q_vector->numa_node;
5480

5481
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5482
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5483
		tx_ring->tx_buffer_info = vzalloc(size);
5484 5485
	if (!tx_ring->tx_buffer_info)
		goto err;
5486

5487 5488
	u64_stats_init(&tx_ring->syncp);

5489
	/* round up to nearest 4K */
5490
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5491
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5492

5493
	set_dev_node(dev, ring_node);
5494 5495 5496 5497 5498 5499 5500 5501
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5502 5503
	if (!tx_ring->desc)
		goto err;
5504

5505 5506
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5507
	return 0;
5508 5509 5510 5511

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5512
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5513
	return -ENOMEM;
5514 5515
}

5516 5517 5518 5519 5520 5521 5522 5523 5524 5525 5526 5527 5528 5529 5530
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5531
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5532 5533
		if (!err)
			continue;
5534

5535
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5536
		goto err_setup_tx;
5537 5538
	}

5539 5540 5541 5542 5543
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5544 5545 5546
	return err;
}

5547 5548
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5549
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5550 5551 5552
 *
 * Returns 0 on success, negative on failure
 **/
5553
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5554
{
5555
	struct device *dev = rx_ring->dev;
5556
	int orig_node = dev_to_node(dev);
5557
	int ring_node = -1;
5558
	int size;
5559

5560
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5561 5562

	if (rx_ring->q_vector)
5563
		ring_node = rx_ring->q_vector->numa_node;
5564

5565
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5566
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5567
		rx_ring->rx_buffer_info = vzalloc(size);
5568 5569
	if (!rx_ring->rx_buffer_info)
		goto err;
5570

5571 5572
	u64_stats_init(&rx_ring->syncp);

5573
	/* Round up to nearest 4K */
5574 5575
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5576

5577
	set_dev_node(dev, ring_node);
5578 5579 5580 5581 5582 5583 5584 5585
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5586 5587
	if (!rx_ring->desc)
		goto err;
5588

5589 5590
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5591 5592

	return 0;
5593 5594 5595 5596
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5597
	return -ENOMEM;
5598 5599
}

5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5615
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5616 5617
		if (!err)
			continue;
5618

5619
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5620
		goto err_setup_rx;
5621 5622
	}

5623 5624 5625 5626 5627
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5628 5629 5630 5631
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5632 5633 5634
	return err;
}

5635 5636 5637 5638 5639 5640
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5641
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5642
{
5643
	ixgbe_clean_tx_ring(tx_ring);
5644 5645 5646 5647

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5648 5649 5650 5651 5652 5653
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664 5665 5666 5667 5668

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5669
		if (adapter->tx_ring[i]->desc)
5670
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5671 5672 5673
}

/**
5674
 * ixgbe_free_rx_resources - Free Rx Resources
5675 5676 5677 5678
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5679
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5680
{
5681
	ixgbe_clean_rx_ring(rx_ring);
5682 5683 5684 5685

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5686 5687 5688 5689 5690 5691
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

5706 5707 5708 5709
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
5710
	for (i = 0; i < adapter->num_rx_queues; i++)
5711
		if (adapter->rx_ring[i]->desc)
5712
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5727
	/* MTU < 68 is an error and causes problems on some kernels */
5728 5729 5730 5731
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
5732 5733 5734
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
5735 5736 5737
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
5738
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
5739
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
5740

5741
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5742

5743
	/* must set new MTU before calling down or up */
5744 5745
	netdev->mtu = new_mtu;

5746 5747
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5767
	struct ixgbe_hw *hw = &adapter->hw;
5768
	int err, queues;
5769 5770 5771 5772

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5773

5774 5775
	netif_carrier_off(netdev);

5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5788
	err = ixgbe_request_irq(adapter);
5789 5790 5791
	if (err)
		goto err_req_irq;

5792
	/* Notify the stack of the actual queue counts. */
5793 5794 5795 5796 5797 5798
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
5799 5800 5801
	if (err)
		goto err_set_queues;

5802 5803 5804 5805 5806 5807
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
5808 5809 5810
	if (err)
		goto err_set_queues;

5811 5812
	ixgbe_ptp_init(adapter);

5813
	ixgbe_up_complete(adapter);
5814

5815 5816
	ixgbe_clear_vxlan_port(adapter);
#ifdef CONFIG_IXGBE_VXLAN
5817 5818
	vxlan_get_rx_port(netdev);
#endif
5819

5820 5821
	return 0;

5822 5823
err_set_queues:
	ixgbe_free_irq(adapter);
5824
err_req_irq:
5825
	ixgbe_free_all_rx_resources(adapter);
5826 5827
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
5828
err_setup_rx:
5829
	ixgbe_free_all_tx_resources(adapter);
5830
err_setup_tx:
5831 5832 5833 5834 5835
	ixgbe_reset(adapter);

	return err;
}

5836 5837 5838 5839
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

5840 5841 5842 5843 5844 5845 5846 5847 5848
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

5849 5850 5851 5852 5853 5854
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

5870 5871
	ixgbe_ptp_stop(adapter);

5872
	ixgbe_close_suspend(adapter);
5873

5874 5875
	ixgbe_fdir_filter_exit(adapter);

5876
	ixgbe_release_hw_control(adapter);
5877 5878 5879 5880

	return 0;
}

5881 5882 5883
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5884 5885
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5886 5887
	u32 err;

5888
	adapter->hw.hw_addr = adapter->io_addr;
5889 5890
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5891 5892 5893 5894 5895
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5896 5897

	err = pci_enable_device_mem(pdev);
5898
	if (err) {
5899
		e_dev_err("Cannot enable PCI device from suspend\n");
5900 5901
		return err;
	}
5902
	smp_mb__before_atomic();
5903
	clear_bit(__IXGBE_DISABLED, &adapter->state);
5904 5905
	pci_set_master(pdev);

5906
	pci_wake_from_d3(pdev, false);
5907 5908 5909

	ixgbe_reset(adapter);

5910 5911
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5912 5913 5914
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
5915
		err = ixgbe_open(netdev);
5916 5917 5918 5919 5920

	rtnl_unlock();

	if (err)
		return err;
5921 5922 5923 5924 5925 5926

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5927 5928

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5929
{
5930 5931
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5932 5933 5934
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5935 5936 5937 5938 5939 5940
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

5941
	rtnl_lock();
5942 5943
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
5944
	rtnl_unlock();
5945

5946 5947
	ixgbe_clear_interrupt_scheme(adapter);

5948 5949 5950 5951
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5952

5953
#endif
5954 5955 5956
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

5957 5958
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5959

5960 5961
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
5962 5963
			hw->mac.ops.enable_tx_laser(hw);

5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5981 5982
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5983
		pci_wake_from_d3(pdev, false);
5984 5985
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5986
	case ixgbe_mac_X540:
5987 5988
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5989 5990 5991 5992 5993
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5994

5995
	*enable_wake = !!wufc;
5996 5997
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
5998

5999 6000
	ixgbe_release_hw_control(adapter);

6001 6002
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6003

6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6023 6024 6025

	return 0;
}
6026
#endif /* CONFIG_PM */
6027 6028 6029

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6030 6031 6032 6033 6034 6035 6036 6037
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6038 6039
}

6040 6041 6042 6043 6044 6045
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6046
	struct net_device *netdev = adapter->netdev;
6047
	struct ixgbe_hw *hw = &adapter->hw;
6048
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6049 6050
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6051 6052
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6053
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6054

6055 6056 6057 6058
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6059
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6060
		u64 rsc_count = 0;
6061 6062
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6063 6064
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6065 6066 6067
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6068 6069
	}

6070 6071 6072 6073 6074
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6075
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6076 6077 6078 6079 6080 6081
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6082
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6083 6084 6085 6086 6087
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6088
	/* gather some stats to the adapter struct that are per queue */
6089 6090 6091 6092 6093 6094 6095
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6096
	adapter->restart_queue = restart_queue;
6097 6098 6099
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6100

6101
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6102 6103

	/* 8 register reads */
6104 6105 6106 6107
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6108 6109
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6110 6111
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6112 6113
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6114 6115 6116
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6117 6118
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6119 6120
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6121
		case ixgbe_mac_X540:
6122 6123
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6124 6125 6126 6127 6128
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6129
		}
6130
	}
6131 6132 6133 6134 6135 6136

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6137 6138 6139
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
		    (hw->mac.type == ixgbe_mac_X550EM_x)) {
6140 6141 6142 6143 6144 6145 6146
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6147
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6148
	/* work around hardware counting issue */
6149
	hwstats->gprc -= missed_rx;
6150

6151 6152
	ixgbe_update_xoff_received(adapter);

6153
	/* 82598 hardware only has a 32 bit counter in the high register */
6154 6155 6156 6157 6158 6159 6160
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6161
	case ixgbe_mac_X540:
6162 6163 6164
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		/* OS2BMC stats are X540 and later */
6165 6166 6167 6168 6169
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6170 6171 6172
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6173
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6174
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6175
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6176
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6177
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6178
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6179 6180 6181
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6182
#ifdef IXGBE_FCOE
6183 6184 6185 6186 6187 6188
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6189
		/* Add up per cpu counters for total ddp aloc fail */
6190 6191 6192 6193 6194
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6195
			for_each_possible_cpu(cpu) {
6196 6197 6198
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6199
			}
6200 6201
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6202
		}
6203
#endif /* IXGBE_FCOE */
6204 6205 6206
		break;
	default:
		break;
6207
	}
6208
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6209 6210
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6211
	if (hw->mac.type == ixgbe_mac_82598EB)
6212 6213 6214 6215 6216 6217 6218 6219 6220
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6221
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6222
	hwstats->lxontxc += lxon;
6223
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6224 6225 6226
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6227 6228 6229 6230
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6246 6247

	/* Fill out the OS statistics structure */
6248
	netdev->stats.multicast = hwstats->mprc;
6249 6250

	/* Rx Errors */
6251
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6252
	netdev->stats.rx_dropped = 0;
6253 6254
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6255
	netdev->stats.rx_missed_errors = total_mpc;
6256 6257 6258
}

/**
6259
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6260
 * @adapter: pointer to the device adapter structure
6261
 **/
6262
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6263
{
6264
	struct ixgbe_hw *hw = &adapter->hw;
6265
	int i;
6266

6267 6268 6269 6270
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6271

6272
	/* if interface is down do nothing */
6273
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6274 6275 6276 6277 6278 6279 6280 6281
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6282 6283 6284
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6285
				&(adapter->tx_ring[i]->state));
6286 6287
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6288 6289 6290 6291 6292 6293 6294 6295
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6296
 * @adapter: pointer to the device adapter structure
6297 6298
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6299
 * in order to make certain interrupts are occurring.  Secondly it sets the
6300
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6301
 * determine if a hang has occurred.
6302 6303
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6304
{
6305
	struct ixgbe_hw *hw = &adapter->hw;
6306 6307
	u64 eics = 0;
	int i;
6308

6309
	/* If we're down, removing or resetting, just bail */
6310
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6311
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6312 6313
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6314

6315 6316 6317 6318 6319
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6320

6321 6322 6323 6324 6325 6326 6327 6328
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6329 6330
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6331
		for (i = 0; i < adapter->num_q_vectors; i++) {
6332
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6333
			if (qv->rx.ring || qv->tx.ring)
6334 6335
				eics |= ((u64)1 << i);
		}
6336
	}
6337

6338
	/* Cause software interrupt to ensure rings are cleaned */
6339
	ixgbe_irq_rearm_queues(adapter, eics);
6340 6341
}

6342
/**
6343
 * ixgbe_watchdog_update_link - update the link status
6344 6345
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6346
 **/
6347
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6348 6349
{
	struct ixgbe_hw *hw = &adapter->hw;
6350 6351
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6352
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6353

6354 6355 6356 6357 6358
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6359
	} else {
6360 6361 6362
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6363
	}
6364 6365 6366 6367

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6368
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6369
		hw->mac.ops.fc_enable(hw);
6370 6371
		ixgbe_set_rx_drop_en(adapter);
	}
6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6383 6384
}

6385 6386 6387 6388 6389 6390 6391 6392 6393 6394 6395 6396 6397 6398 6399 6400 6401
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

6402
/**
6403 6404
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6405
 * @adapter: pointer to the device adapter structure
6406
 **/
6407
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6408
{
6409
	struct net_device *netdev = adapter->netdev;
6410
	struct ixgbe_hw *hw = &adapter->hw;
6411 6412
	struct net_device *upper;
	struct list_head *iter;
6413
	u32 link_speed = adapter->link_speed;
6414
	const char *speed_str;
6415
	bool flow_rx, flow_tx;
6416

6417 6418
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6419
		return;
6420

6421
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6422

6423 6424 6425 6426 6427 6428 6429 6430 6431
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6432 6433
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6434 6435 6436 6437 6438 6439 6440 6441 6442 6443 6444
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6445
	}
6446

6447 6448
	adapter->last_rx_ptp_check = jiffies;

6449
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6450
		ixgbe_ptp_start_cyclecounter(adapter);
6451

6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6470 6471 6472
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6473

6474 6475
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6476

6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv)
				netif_tx_wake_all_queues(upper);
		}
	}
	rtnl_unlock();

6492 6493 6494
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6495 6496
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6497 6498
}

6499
/**
6500 6501
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6502
 * @adapter: pointer to the adapter structure
6503
 **/
A
Alexander Duyck 已提交
6504
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6505
{
6506
	struct net_device *netdev = adapter->netdev;
6507
	struct ixgbe_hw *hw = &adapter->hw;
6508

6509 6510
	adapter->link_up = false;
	adapter->link_speed = 0;
6511

6512 6513 6514
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6515

6516 6517 6518
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6519

6520
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6521
		ixgbe_ptp_start_cyclecounter(adapter);
6522

6523 6524
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6525 6526 6527

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6528
}
6529

6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6555 6556 6557 6558
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6574 6575
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6576
 * @adapter: pointer to the device adapter structure
6577 6578 6579 6580
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6581 6582
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6583 6584 6585 6586 6587
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6588
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6589
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6590
		}
6591 6592 6593
	}
}

6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
	struct pci_dev *vfdev;
	u32 gpc;
	int pos;
	unsigned short vf_id;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
	if (!pos)
		return;

	/* get the device ID for the VF */
	pci_read_config_word(pdev, pos + PCI_SRIOV_VF_DID, &vf_id);

	/* check status reg for all VFs owned by this PF */
	vfdev = pci_get_device(pdev->vendor, vf_id, NULL);
	while (vfdev) {
		if (vfdev->is_virtfn && (vfdev->physfn == pdev)) {
			u16 status_reg;

			pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
			if (status_reg & PCI_STATUS_REC_MASTER_ABORT)
				/* issue VFLR */
				ixgbe_issue_vf_flr(adapter, vfdev);
		}

		vfdev = pci_get_device(pdev->vendor, vf_id, vfdev);
	}
}

6654 6655 6656 6657
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6658 6659 6660
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

6672
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
6673
}
6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

6685

6686 6687
/**
 * ixgbe_watchdog_subtask - check and bring link up
6688
 * @adapter: pointer to the device adapter structure
6689 6690 6691
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
6692
	/* if interface is down, removing or resetting, do nothing */
6693
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6694
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6695
	    test_bit(__IXGBE_RESETTING, &adapter->state))
6696 6697 6698 6699 6700 6701 6702 6703
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6704

6705
	ixgbe_check_for_bad_vf(adapter);
6706
	ixgbe_spoof_check(adapter);
6707
	ixgbe_update_stats(adapter);
6708 6709

	ixgbe_watchdog_flush_tx(adapter);
6710
}
6711

6712
/**
6713
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6714
 * @adapter: the ixgbe adapter structure
6715
 **/
6716
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6717 6718
{
	struct ixgbe_hw *hw = &adapter->hw;
6719
	s32 err;
6720

6721 6722 6723 6724
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6725

M
Mark Rustad 已提交
6726 6727 6728 6729
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

6730 6731 6732
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6733

M
Mark Rustad 已提交
6734 6735
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

6736 6737 6738
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6739

6740 6741 6742 6743
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6744
	}
6745

6746 6747 6748
	/* exit on error */
	if (err)
		goto sfp_out;
6749

6750 6751 6752
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6753

6754
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6755

6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6782
	}
6783
}
6784

6785 6786
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6787
 * @adapter: the ixgbe adapter structure
6788 6789 6790 6791
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
6792 6793
	u32 speed;
	bool autoneg = false;
6794 6795 6796 6797 6798 6799 6800 6801 6802 6803

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
6804
	speed = hw->phy.autoneg_advertised;
6805
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
6806
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
6807 6808 6809 6810 6811 6812 6813 6814

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

6815
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
6816
		hw->mac.ops.setup_link(hw, speed, true);
6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

6832 6833 6834 6835 6836
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
6837

6838 6839 6840
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

6841
	ixgbe_service_event_schedule(adapter);
6842 6843
}

6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

6864 6865 6866 6867 6868 6869 6870
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

6871
	/* If we're already down, removing or resetting, just bail */
6872
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6873
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6874 6875 6876 6877 6878 6879 6880
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

6881
	rtnl_lock();
6882
	ixgbe_reinit_locked(adapter);
6883
	rtnl_unlock();
6884 6885
}

6886 6887 6888 6889 6890 6891 6892 6893 6894
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
6895 6896 6897 6898 6899 6900 6901 6902 6903
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
6904 6905 6906 6907 6908 6909
#ifdef CONFIG_IXGBE_VXLAN
	if (adapter->flags2 & IXGBE_FLAG2_VXLAN_REREG_NEEDED) {
		adapter->flags2 &= ~IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		vxlan_get_rx_port(adapter->netdev);
	}
#endif /* CONFIG_IXGBE_VXLAN */
6910
	ixgbe_reset_subtask(adapter);
6911
	ixgbe_phy_interrupt_subtask(adapter);
6912 6913
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6914
	ixgbe_check_overtemp_subtask(adapter);
6915
	ixgbe_watchdog_subtask(adapter);
6916
	ixgbe_fdir_reinit_subtask(adapter);
6917
	ixgbe_check_hang_subtask(adapter);
6918

6919
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
6920 6921 6922
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
6923 6924

	ixgbe_service_event_complete(adapter);
6925 6926
}

6927 6928
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
6929
		     u8 *hdr_len)
6930
{
6931
	struct sk_buff *skb = first->skb;
6932 6933
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6934
	int err;
6935

6936 6937 6938
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

6939 6940
	if (!skb_is_gso(skb))
		return 0;
6941

6942 6943 6944
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
6945

6946 6947 6948
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

6949
	if (first->protocol == htons(ETH_P_IP)) {
6950 6951 6952 6953 6954 6955 6956 6957
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6958 6959 6960
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
6961 6962 6963 6964 6965 6966
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
6967 6968
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
6969 6970
	}

6971
	/* compute header lengths */
6972 6973 6974
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

6975 6976 6977 6978
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

6979
	/* mss_l4len_id: use 0 as index for TSO */
6980 6981 6982 6983 6984 6985
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6986
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6987 6988

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6989
			  mss_l4len_idx);
6990 6991 6992 6993

	return 1;
}

6994 6995
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
6996
{
6997
	struct sk_buff *skb = first->skb;
6998 6999 7000
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
7001

7002
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7003 7004 7005
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_CC))
			return;
7006 7007
		vlan_macip_lens = skb_network_offset(skb) <<
				  IXGBE_ADVTXD_MACLEN_SHIFT;
7008 7009
	} else {
		u8 l4_hdr = 0;
7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035
		union {
			struct iphdr *ipv4;
			struct ipv6hdr *ipv6;
			u8 *raw;
		} network_hdr;
		union {
			struct tcphdr *tcphdr;
			u8 *raw;
		} transport_hdr;

		if (skb->encapsulation) {
			network_hdr.raw = skb_inner_network_header(skb);
			transport_hdr.raw = skb_inner_transport_header(skb);
			vlan_macip_lens = skb_inner_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		} else {
			network_hdr.raw = skb_network_header(skb);
			transport_hdr.raw = skb_transport_header(skb);
			vlan_macip_lens = skb_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		}

		/* use first 4 bits to determine IP version */
		switch (network_hdr.ipv4->version) {
		case IPVERSION:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
7036
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7037
			l4_hdr = network_hdr.ipv4->protocol;
7038
			break;
7039 7040 7041
		case 6:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
			l4_hdr = network_hdr.ipv6->nexthdr;
7042 7043 7044 7045
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
7046 7047
					 "partial checksum but version=%d\n",
					 network_hdr.ipv4->version);
7048
			}
7049
		}
7050 7051

		switch (l4_hdr) {
7052
		case IPPROTO_TCP:
7053
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
7054
			mss_l4len_idx = (transport_hdr.tcphdr->doff * 4) <<
7055
					IXGBE_ADVTXD_L4LEN_SHIFT;
7056 7057
			break;
		case IPPROTO_SCTP:
7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
7070
				 l4_hdr);
7071
			}
7072 7073
			break;
		}
7074 7075 7076

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
7077 7078
	}

7079 7080
	/* vlan_macip_lens: MACLEN, VLAN tag */
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7081

7082 7083
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
7084 7085
}

7086 7087 7088 7089 7090 7091
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7092
{
7093
	/* set type for advanced descriptor with frame checksum insertion */
7094 7095 7096
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7097

7098
	/* set HW vlan bit if vlan is present */
7099 7100
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7101

7102
	/* set segmentation enable bits for TSO/FSO */
7103 7104 7105 7106 7107 7108
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7109

7110
	/* insert frame checksum */
7111
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7112

7113 7114
	return cmd_type;
}
7115

7116 7117
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7118
{
7119
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7120

7121
	/* enable L4 checksum for TSO and TX checksum offload */
7122 7123 7124
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7125

7126
	/* enble IPv4 checksum for TSO */
7127 7128 7129
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7130

7131 7132 7133 7134
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7135 7136 7137
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7138

7139
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7140
}
7141

7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7172 7173 7174 7175 7176 7177 7178
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7179
	struct sk_buff *skb = first->skb;
7180
	struct ixgbe_tx_buffer *tx_buffer;
7181
	union ixgbe_adv_tx_desc *tx_desc;
7182 7183 7184
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7185
	u32 tx_flags = first->tx_flags;
7186
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7187 7188
	u16 i = tx_ring->next_to_use;

7189 7190
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7191 7192 7193 7194
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7195

7196 7197
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7198
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7199 7200
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7201 7202
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7203 7204
		}
	}
7205

7206
#endif
7207
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7208

7209
	tx_buffer = first;
7210

7211 7212 7213 7214 7215 7216 7217 7218 7219
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7220

7221
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7222
			tx_desc->read.cmd_type_len =
7223
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7224

7225
			i++;
7226
			tx_desc++;
7227
			if (i == tx_ring->count) {
7228
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7229 7230
				i = 0;
			}
7231
			tx_desc->read.olinfo_status = 0;
7232 7233 7234 7235 7236

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7237
		}
7238

7239 7240
		if (likely(!data_len))
			break;
7241

7242
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7243

7244 7245 7246 7247 7248 7249
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7250
		tx_desc->read.olinfo_status = 0;
7251

7252
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7253
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7254
#else
E
Eric Dumazet 已提交
7255
		size = skb_frag_size(frag);
7256 7257
#endif
		data_len -= size;
7258

7259 7260
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7261

7262 7263
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7264

7265
	/* write last descriptor with RS and EOP bits */
7266 7267
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7268

7269
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7270

7271 7272
	/* set the timestamp */
	first->time_stamp = jiffies;
7273 7274

	/*
7275 7276 7277 7278 7279 7280
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7281 7282 7283
	 */
	wmb();

7284 7285 7286
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7287 7288 7289 7290 7291 7292
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7293 7294 7295
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7296 7297 7298 7299 7300 7301
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7302
	}
7303

7304 7305
	return;
dma_error:
7306
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7307 7308 7309

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7310 7311 7312
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7313 7314 7315 7316 7317 7318 7319
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7320 7321
}

7322
static void ixgbe_atr(struct ixgbe_ring *ring,
7323
		      struct ixgbe_tx_buffer *first)
7324 7325 7326 7327 7328 7329 7330 7331 7332
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7333
	struct tcphdr *th;
7334 7335 7336 7337
	struct sk_buff *skb;
#ifdef CONFIG_IXGBE_VXLAN
	u8 encap = false;
#endif /* CONFIG_IXGBE_VXLAN */
7338
	__be16 vlan_id;
7339

7340 7341 7342 7343 7344 7345
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7346
		return;
7347

7348
	ring->atr_count++;
7349

7350
	/* snag network header to get L4 type and address */
7351 7352 7353 7354 7355
	skb = first->skb;
	hdr.network = skb_network_header(skb);
	if (skb->encapsulation) {
#ifdef CONFIG_IXGBE_VXLAN
		struct ixgbe_adapter *adapter = q_vector->adapter;
7356

7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369
		if (!adapter->vxlan_port)
			return;
		if (first->protocol != htons(ETH_P_IP) ||
		    hdr.ipv4->version != IPVERSION ||
		    hdr.ipv4->protocol != IPPROTO_UDP) {
			return;
		}
		if (ntohs(udp_hdr(skb)->dest) != adapter->vxlan_port)
			return;
		encap = true;
		hdr.network = skb_inner_network_header(skb);
		th = inner_tcp_hdr(skb);
#else
7370
		return;
7371 7372 7373 7374 7375 7376 7377 7378 7379 7380
#endif /* CONFIG_IXGBE_VXLAN */
	} else {
		/* Currently only IPv4/IPv6 with TCP is supported */
		if ((first->protocol != htons(ETH_P_IPV6) ||
		     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
		    (first->protocol != htons(ETH_P_IP) ||
		     hdr.ipv4->protocol != IPPROTO_TCP))
			return;
		th = tcp_hdr(skb);
	}
7381

7382 7383
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
7384 7385 7386 7387 7388 7389 7390 7391 7392
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7393
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7408
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7409
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7410
	else
7411
		common.port.src ^= th->dest ^ first->protocol;
7412 7413
	common.port.dst ^= th->source;

7414
	if (first->protocol == htons(ETH_P_IP)) {
7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
7428

7429 7430 7431 7432 7433
#ifdef CONFIG_IXGBE_VXLAN
	if (encap)
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;
#endif /* CONFIG_IXGBE_VXLAN */

7434
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7435 7436
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7437 7438
}

7439
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7440
			      void *accel_priv, select_queue_fallback_t fallback)
7441
{
7442 7443
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7444 7445 7446
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7447 7448 7449 7450 7451 7452
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7453

7454 7455 7456 7457 7458
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7459 7460
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7461
		adapter = netdev_priv(dev);
7462

7463 7464 7465
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7466
		return fallback(dev, skb);
7467
	}
7468

7469
	f = &adapter->ring_feature[RING_F_FCOE];
7470

7471 7472
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7473

7474 7475
	while (txq >= f->indices)
		txq -= f->indices;
7476

7477
	return txq + f->offset;
7478
#else
7479
	return fallback(dev, skb);
7480
#endif
7481 7482
}

7483
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7484 7485
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7486
{
7487
	struct ixgbe_tx_buffer *first;
7488
	int tso;
7489
	u32 tx_flags = 0;
7490 7491
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7492
	__be16 protocol = skb->protocol;
7493
	u8 hdr_len = 0;
7494

7495 7496
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7497
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7498 7499 7500 7501 7502 7503
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7504

7505 7506 7507 7508 7509
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7510 7511 7512
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7513 7514
	first->bytecount = skb->len;
	first->gso_segs = 1;
7515

7516
	/* if we have a HW VLAN tag being added default to the HW one */
7517 7518
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7519 7520
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7521
	} else if (protocol == htons(ETH_P_8021Q)) {
7522 7523 7524 7525 7526
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7527 7528
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7529 7530
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7531
	protocol = vlan_get_protocol(skb);
7532

7533 7534 7535 7536
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7537 7538
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7539 7540 7541 7542 7543

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7544 7545
	}

7546 7547
	skb_tx_timestamp(skb);

7548 7549 7550 7551 7552 7553
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7554
		tx_flags |= IXGBE_TX_FLAGS_CC;
7555 7556

#endif
7557
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7558
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7559 7560
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7561
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7562 7563
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7564 7565
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7566 7567

			if (skb_cow_head(skb, 0))
7568 7569 7570 7571 7572 7573
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7574
		}
7575
	}
7576

7577 7578 7579 7580
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7581
#ifdef IXGBE_FCOE
7582
	/* setup tx offload for FCoE */
7583
	if ((protocol == htons(ETH_P_FCOE)) &&
7584
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7585
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7586 7587
		if (tso < 0)
			goto out_drop;
7588

7589
		goto xmit_fcoe;
7590
	}
7591

7592
#endif /* IXGBE_FCOE */
7593
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7594
	if (tso < 0)
7595
		goto out_drop;
7596 7597
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7598 7599 7600

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7601
		ixgbe_atr(tx_ring, first);
7602 7603 7604 7605

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7606
	ixgbe_tx_map(tx_ring, first, hdr_len);
7607

7608
	return NETDEV_TX_OK;
7609 7610

out_drop:
7611 7612 7613
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7614
	return NETDEV_TX_OK;
7615 7616
}

7617 7618 7619
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7620 7621 7622 7623
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7624 7625 7626 7627
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7628 7629
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7630

7631 7632
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7633
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7634 7635
}

7636 7637 7638 7639 7640 7641
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7642 7643 7644 7645 7646 7647 7648 7649 7650 7651
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7652
	struct ixgbe_hw *hw = &adapter->hw;
7653
	struct sockaddr *addr = p;
7654
	int ret;
7655 7656 7657 7658

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

7659
	ixgbe_del_mac_filter(adapter, hw->mac.addr, VMDQ_P(0));
7660
	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7661
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7662

7663 7664
	ret = ixgbe_add_mac_filter(adapter, hw->mac.addr, VMDQ_P(0));
	return ret > 0 ? 0 : ret;
7665 7666
}

7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

7698 7699
	switch (cmd) {
	case SIOCSHWTSTAMP:
7700 7701 7702
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
7703 7704 7705
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
7706 7707
}

7708 7709
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7710
 * netdev->dev_addrs
7711 7712 7713 7714 7715 7716 7717 7718
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
7719
	struct ixgbe_hw *hw = &adapter->hw;
7720

7721
	if (is_valid_ether_addr(hw->mac.san_addr)) {
7722
		rtnl_lock();
7723
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
7724
		rtnl_unlock();
7725 7726 7727

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
7728 7729 7730 7731 7732 7733
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7734
 * netdev->dev_addrs
7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751 7752
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

7753 7754 7755 7756 7757 7758 7759 7760 7761
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7762
	int i;
7763

7764 7765 7766 7767
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7768 7769 7770
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
7771 7772
}

A
Alexander Duyck 已提交
7773
#endif
E
Eric Dumazet 已提交
7774 7775 7776 7777 7778 7779
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7780
	rcu_read_lock();
E
Eric Dumazet 已提交
7781
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7782
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7783 7784 7785
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7786 7787
		if (ring) {
			do {
7788
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
7789 7790
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
7791
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
7792 7793 7794
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7795
	}
E
Eric Dumazet 已提交
7796 7797 7798 7799 7800 7801 7802 7803

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
7804
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
7805 7806
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
7807
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
7808 7809 7810 7811
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7812
	rcu_read_unlock();
E
Eric Dumazet 已提交
7813 7814 7815 7816 7817 7818 7819 7820 7821
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

7822
#ifdef CONFIG_IXGBE_DCB
7823 7824 7825
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

7885
#endif /* CONFIG_IXGBE_DCB */
7886 7887
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
7888 7889 7890 7891 7892 7893 7894 7895
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
7896
	bool pools;
7897 7898

	/* Hardware supports up to 8 traffic classes */
7899 7900 7901 7902
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
7903 7904
		return -EINVAL;

7905 7906 7907 7908
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

7909
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
7910
	 * match packet buffer alignment. Unfortunately, the
7911 7912 7913 7914 7915 7916
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7917
#ifdef CONFIG_IXGBE_DCB
7918
	if (tc) {
7919
		netdev_set_num_tc(dev, tc);
7920 7921
		ixgbe_set_prio_tc_map(adapter);

7922 7923
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

7924 7925
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
7926
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
7927
		}
7928
	} else {
7929
		netdev_reset_tc(dev);
7930

7931 7932
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7933 7934 7935 7936 7937 7938 7939

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7940
	ixgbe_validate_rtr(adapter, tc);
7941 7942 7943 7944

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

7945
	if (netif_running(dev))
7946
		return ixgbe_open(dev);
7947 7948 7949

	return 0;
}
E
Eric Dumazet 已提交
7950

7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
7962 7963 7964 7965 7966 7967 7968 7969 7970 7971
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

7972
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
7973
					    netdev_features_t features)
7974 7975 7976 7977
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
7978 7979
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
7980

7981 7982 7983
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
7984

7985
	return features;
7986 7987
}

7988
static int ixgbe_set_features(struct net_device *netdev,
7989
			      netdev_features_t features)
7990 7991
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7992
	netdev_features_t changed = netdev->features ^ features;
7993 7994 7995
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
7996 7997
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
7998
			need_reset = true;
7999 8000 8001 8002 8003 8004 8005 8006 8007 8008
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8009 8010 8011 8012 8013 8014 8015
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
8016 8017
	switch (features & NETIF_F_NTUPLE) {
	case NETIF_F_NTUPLE:
8018
		/* turn off ATR, enable perfect filters and reset */
8019 8020 8021
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8022 8023
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049
		break;
	default:
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
			break;

		/* We cannot enable ATR if we have 2 or more traffic classes */
		if (netdev_get_num_tc(netdev) > 1)
			break;

		/* We cannot enable ATR if RSS is disabled */
		if (adapter->ring_feature[RING_F_RSS].limit <= 1)
			break;

		/* A sample rate of 0 indicates ATR disabled */
		if (!adapter->atr_sample_rate)
			break;

		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		break;
8050 8051
	}

8052
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
8053 8054 8055 8056
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
8057 8058 8059
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8060
	netdev->features = features;
8061 8062 8063 8064 8065 8066 8067 8068 8069 8070

#ifdef CONFIG_IXGBE_VXLAN
	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM)
			adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		else
			ixgbe_clear_vxlan_port(adapter);
	}
#endif /* CONFIG_IXGBE_VXLAN */

8071 8072 8073 8074 8075 8076
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

8077
#ifdef CONFIG_IXGBE_VXLAN
8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090
/**
 * ixgbe_add_vxlan_port - Get notifications about VXLAN ports that come up
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifiying us about
 * @port: New UDP port number that VXLAN started listening to
 **/
static void ixgbe_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 new_port = ntohs(port);

8091 8092 8093
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8094 8095 8096
	if (sa_family == AF_INET6)
		return;

8097
	if (adapter->vxlan_port == new_port)
8098 8099 8100 8101
		return;

	if (adapter->vxlan_port) {
		netdev_info(dev,
8102
			    "Hit Max num of VXLAN ports, not adding port %d\n",
8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122
			    new_port);
		return;
	}

	adapter->vxlan_port = new_port;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, new_port);
}

/**
 * ixgbe_del_vxlan_port - Get notifications about VXLAN ports that go away
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifying us about
 * @port: UDP port number that VXLAN stopped listening to
 **/
static void ixgbe_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 new_port = ntohs(port);

8123 8124 8125
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8126 8127 8128 8129 8130 8131 8132 8133 8134
	if (sa_family == AF_INET6)
		return;

	if (adapter->vxlan_port != new_port) {
		netdev_info(dev, "Port %d was not found, not deleting\n",
			    new_port);
		return;
	}

8135 8136
	ixgbe_clear_vxlan_port(adapter);
	adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
8137
}
8138
#endif /* CONFIG_IXGBE_VXLAN */
8139

8140
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8141
			     struct net_device *dev,
8142
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8143 8144
			     u16 flags)
{
8145
	/* guarantee we can provide a unique filter for the unicast address */
8146
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
8147 8148
		if (IXGBE_MAX_PF_MACVLANS <= netdev_uc_count(dev))
			return -ENOMEM;
J
John Fastabend 已提交
8149 8150
	}

8151
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
8152 8153
}

8154 8155 8156 8157 8158 8159 8160 8161 8162 8163
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
8164 8165 8166 8167
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

8168 8169
	switch (mode) {
	case BRIDGE_MODE_VEPA:
8170
		/* disable Tx loopback, rely on switch hairpin mode */
8171
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
8191 8192
		break;
	case BRIDGE_MODE_VEB:
8193
		/* enable Tx loopback for internal VF/PF communication */
8194 8195
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

8228
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
8229
				    struct nlmsghdr *nlh, u16 flags)
8230 8231 8232 8233 8234 8235 8236 8237 8238
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8239 8240
	if (!br_spec)
		return -EINVAL;
8241 8242

	nla_for_each_nested(attr, br_spec, rem) {
8243
		int status;
8244 8245 8246 8247 8248
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

8249 8250 8251
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

8252
		mode = nla_get_u16(attr);
8253 8254 8255
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
8256 8257

		break;
8258 8259 8260 8261 8262 8263
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8264
				    struct net_device *dev,
8265
				    u32 filter_mask, int nlflags)
8266 8267 8268 8269 8270 8271
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

8272
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
8273 8274
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
8275 8276
}

8277 8278 8279 8280
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
8281
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
8282
	unsigned int limit;
8283 8284
	int pool, err;

8285 8286 8287 8288 8289 8290 8291
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

8292 8293 8294 8295 8296 8297 8298
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
8299
	/* Check for hardware restriction on number of rx/tx queues */
8300
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

8313
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
8314 8315 8316 8317 8318 8319
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
8320
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
8321 8322 8323

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
8324
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8325
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
	err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
	if (err)
		goto fwd_add_err;
	netif_tx_start_all_queues(vdev);
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
8352
	unsigned int limit;
8353 8354 8355 8356

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

8357 8358
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8359 8360 8361 8362 8363 8364 8365 8366 8367 8368
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383
#define IXGBE_MAX_TUNNEL_HDR_LEN 80
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
	if (!skb->encapsulation)
		return features;

	if (unlikely(skb_inner_mac_header(skb) - skb_transport_header(skb) >
		     IXGBE_MAX_TUNNEL_HDR_LEN))
		return features & ~NETIF_F_ALL_CSUM;

	return features;
}

8384
static const struct net_device_ops ixgbe_netdev_ops = {
8385
	.ndo_open		= ixgbe_open,
8386
	.ndo_stop		= ixgbe_close,
8387
	.ndo_start_xmit		= ixgbe_xmit_frame,
8388
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
8389
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
8390 8391 8392 8393 8394 8395
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
8396
	.ndo_do_ioctl		= ixgbe_ioctl,
8397 8398
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
8399
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
8400
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
8401
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
8402
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
8403
	.ndo_get_stats64	= ixgbe_get_stats64,
8404
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
8405
	.ndo_setup_tc		= ixgbe_setup_tc,
8406
#endif
8407 8408 8409
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
8410
#ifdef CONFIG_NET_RX_BUSY_POLL
8411
	.ndo_busy_poll		= ixgbe_low_latency_recv,
8412
#endif
8413 8414
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
8415
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
8416
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8417 8418
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
8419
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
8420
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
8421
#endif /* IXGBE_FCOE */
8422 8423
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
8424
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
8425 8426
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
8427 8428
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
8429
#ifdef CONFIG_IXGBE_VXLAN
8430 8431
	.ndo_add_vxlan_port	= ixgbe_add_vxlan_port,
	.ndo_del_vxlan_port	= ixgbe_del_vxlan_port,
8432
#endif /* CONFIG_IXGBE_VXLAN */
8433
	.ndo_features_check	= ixgbe_features_check,
8434 8435
};

8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
8447
	struct pci_dev *entry, *pdev = adapter->pdev;
8448 8449
	int physfns = 0;

8450 8451 8452
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
8453
	 */
8454
	if (ixgbe_pcie_from_parent(&adapter->hw))
8455
		physfns = 4;
8456 8457 8458

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
8473 8474 8475 8476 8477
	}

	return physfns;
}

8478 8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
8499
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
8500 8501 8502 8503
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
8504
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
8505
		case IXGBE_SUBDEV_ID_82599_SFP:
8506
		case IXGBE_SUBDEV_ID_82599_RNDC:
8507
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
8508
		case IXGBE_SUBDEV_ID_82599_LOM_SFP:
8509 8510 8511 8512
			is_wol_supported = 1;
			break;
		}
		break;
8513 8514 8515 8516 8517 8518 8519 8520
	case IXGBE_DEV_ID_82599EN_SFP:
		/* Only this subdevice supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
			is_wol_supported = 1;
			break;
		}
		break;
8521 8522 8523 8524 8525 8526 8527 8528 8529
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
8530
	case IXGBE_DEV_ID_X540T1:
8531 8532 8533 8534
	case IXGBE_DEV_ID_X550T:
	case IXGBE_DEV_ID_X550EM_X_KX4:
	case IXGBE_DEV_ID_X550EM_X_KR:
	case IXGBE_DEV_ID_X550EM_X_10G_T:
8535 8536 8537 8538 8539 8540 8541 8542 8543 8544 8545 8546
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

8547 8548 8549 8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569
/**
 * ixgbe_get_platform_mac_addr - Look up MAC address in Open Firmware / IDPROM
 * @adapter: Pointer to adapter struct
 */
static void ixgbe_get_platform_mac_addr(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_OF
	struct device_node *dp = pci_device_to_OF_node(adapter->pdev);
	struct ixgbe_hw *hw = &adapter->hw;
	const unsigned char *addr;

	addr = of_get_mac_address(dp);
	if (addr) {
		ether_addr_copy(hw->mac.perm_addr, addr);
		return;
	}
#endif /* CONFIG_OF */

#ifdef CONFIG_SPARC
	ether_addr_copy(hw->mac.perm_addr, idprom->id_ethaddr);
#endif /* CONFIG_SPARC */
}

8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
8581
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
8582 8583 8584 8585 8586
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
8587
	int i, err, pci_using_dac, expected_gts;
8588
	unsigned int indices = MAX_TX_QUEUES;
8589
	u8 part_str[IXGBE_PBANUM_LENGTH];
8590
	bool disable_dev = false;
8591 8592 8593
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
8594
	u32 eec;
8595

8596 8597 8598 8599 8600 8601 8602 8603 8604
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

8605
	err = pci_enable_device_mem(pdev);
8606 8607 8608
	if (err)
		return err;

8609
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
8610 8611
		pci_using_dac = 1;
	} else {
8612
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
8613
		if (err) {
8614 8615 8616
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
8617 8618 8619 8620
		}
		pci_using_dac = 0;
	}

8621
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
8622
					   IORESOURCE_MEM), ixgbe_driver_name);
8623
	if (err) {
8624 8625
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
8626 8627 8628
		goto err_pci_reg;
	}

8629
	pci_enable_pcie_error_reporting(pdev);
8630

8631
	pci_set_master(pdev);
8632
	pci_save_state(pdev);
8633

8634
	if (ii->mac == ixgbe_mac_82598EB) {
8635
#ifdef CONFIG_IXGBE_DCB
8636 8637 8638 8639
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
8640
#endif
8641
	}
8642

8643
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
8657
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
8658

8659
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
8660
			      pci_resource_len(pdev, 0));
8661
	adapter->io_addr = hw->hw_addr;
8662 8663 8664 8665 8666
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

8667
	netdev->netdev_ops = &ixgbe_netdev_ops;
8668 8669
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
8670
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
8671 8672 8673

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
8674
	hw->mac.type  = ii->mac;
8675
	hw->mvals     = ii->mvals;
8676

8677 8678
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8679
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
8680 8681 8682 8683
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
8684 8685 8686 8687 8688 8689
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
8690
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
8691 8692 8693 8694 8695 8696 8697
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
8698

8699
	ii->get_invariants(hw);
8700 8701 8702 8703 8704 8705

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

8706
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
8707 8708 8709
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
8710 8711
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8712
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
8713 8714 8715 8716
		break;
	default:
		break;
	}
8717

8718 8719 8720 8721 8722 8723 8724
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
8725
			e_crit(probe, "Fan has stopped, replace the adapter\n");
8726 8727
	}

8728 8729 8730
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

8731
	/* reset_hw fills in the perm_addr as well */
8732
	hw->phy.reset_if_overtemp = true;
8733
	err = hw->mac.ops.reset_hw(hw);
8734
	hw->phy.reset_if_overtemp = false;
8735
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
8736 8737
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
8738 8739
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
8740 8741
		goto err_sw_init;
	} else if (err) {
8742
		e_dev_err("HW Init failed: %d\n", err);
8743 8744 8745
		goto err_sw_init;
	}

8746
#ifdef CONFIG_PCI_IOV
8747 8748 8749 8750 8751 8752
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
	memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
8753
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
8754
	ixgbe_enable_sriov(adapter);
8755
skip_sriov:
8756

8757
#endif
8758
	netdev->features = NETIF_F_SG |
8759
			   NETIF_F_IP_CSUM |
8760
			   NETIF_F_IPV6_CSUM |
8761 8762
			   NETIF_F_HW_VLAN_CTAG_TX |
			   NETIF_F_HW_VLAN_CTAG_RX |
8763 8764 8765
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
8766
			   NETIF_F_RXCSUM;
8767

8768
	netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
8769

8770 8771 8772
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
8773 8774
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8775
		netdev->features |= NETIF_F_SCTP_CSUM;
8776 8777
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
8778 8779 8780 8781
		break;
	default:
		break;
	}
8782

B
Ben Greear 已提交
8783
	netdev->hw_features |= NETIF_F_RXALL;
8784
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
B
Ben Greear 已提交
8785

8786 8787
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
8788
	netdev->vlan_features |= NETIF_F_IP_CSUM;
8789
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
8790 8791
	netdev->vlan_features |= NETIF_F_SG;

8792 8793 8794
	netdev->hw_enc_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
				   NETIF_F_IPV6_CSUM;

8795
	netdev->priv_flags |= IFF_UNICAST_FLT;
8796
	netdev->priv_flags |= IFF_SUPP_NOFCS;
8797

8798
#ifdef CONFIG_IXGBE_VXLAN
8799 8800 8801
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8802 8803 8804
		netdev->hw_enc_features |= NETIF_F_RXCSUM |
					   NETIF_F_IP_CSUM |
					   NETIF_F_IPV6_CSUM;
8805 8806 8807 8808
		break;
	default:
		break;
	}
8809
#endif /* CONFIG_IXGBE_VXLAN */
8810

J
Jeff Kirsher 已提交
8811
#ifdef CONFIG_IXGBE_DCB
8812 8813 8814
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

8815
#ifdef IXGBE_FCOE
8816
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
8817 8818
		unsigned int fcoe_l;

8819 8820
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
8821 8822
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
8823
		}
8824

8825 8826 8827

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
8828

8829 8830 8831
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

8832 8833 8834
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
8835
	}
8836
#endif /* IXGBE_FCOE */
8837
	if (pci_using_dac) {
8838
		netdev->features |= NETIF_F_HIGHDMA;
8839 8840
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
8841

8842 8843
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
8844
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
8845 8846
		netdev->features |= NETIF_F_LRO;

8847
	/* make sure the EEPROM is good */
8848
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
8849
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
8850
		err = -EIO;
8851
		goto err_sw_init;
8852 8853
	}

8854 8855
	ixgbe_get_platform_mac_addr(adapter);

8856 8857
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

8858
	if (!is_valid_ether_addr(netdev->dev_addr)) {
8859
		e_dev_err("invalid MAC address\n");
8860
		err = -EIO;
8861
		goto err_sw_init;
8862 8863
	}

8864 8865
	ixgbe_mac_set_default_filter(adapter, hw->mac.perm_addr);

8866
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
8867
		    (unsigned long) adapter);
8868

8869 8870 8871 8872
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
8873
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
8874
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
8875
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
8876

8877 8878 8879
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
8880

8881
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
8882
	adapter->wol = 0;
8883
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
8884
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
8885
						pdev->subsystem_device);
8886
	if (hw->wol_enabled)
8887
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
8888

8889 8890
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

8891 8892 8893 8894
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

8895
	/* pick up the PCI bus settings for reporting later */
8896
	if (ixgbe_pcie_from_parent(hw))
8897
		ixgbe_get_parent_bus_info(adapter);
8898 8899
	else
		 hw->mac.ops.get_bus_info(hw);
8900

8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
8913
	}
8914 8915 8916 8917

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
8918

8919
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
8920
	if (err)
8921
		strlcpy(part_str, "Unknown", sizeof(part_str));
8922 8923 8924
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8925
			   part_str);
8926 8927 8928 8929 8930 8931
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

8932
	/* reset the hardware with the new settings */
8933 8934 8935
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
8936 8937 8938 8939 8940 8941
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
8942
	}
8943 8944 8945 8946 8947
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

8948 8949
	pci_set_drvdata(pdev, adapter);

8950 8951
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
8952 8953
		hw->mac.ops.disable_tx_laser(hw);

8954 8955 8956
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

8957
#ifdef CONFIG_IXGBE_DCA
8958
	if (dca_add_requester(&pdev->dev) == 0) {
8959 8960 8961 8962
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
8963
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
8964
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
8965 8966 8967 8968
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

8969 8970 8971
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
8972
	if (hw->mac.ops.set_fw_drv_ver)
8973 8974
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
8975

8976 8977
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
8978

8979
	e_dev_info("%s\n", ixgbe_default_device_descr);
8980

8981
#ifdef CONFIG_IXGBE_HWMON
8982 8983
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
8984
#endif /* CONFIG_IXGBE_HWMON */
8985

C
Catherine Sullivan 已提交
8986 8987
	ixgbe_dbg_adapter_init(adapter);

8988 8989
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
8990 8991 8992 8993
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

8994 8995 8996
	return 0;

err_register:
8997
	ixgbe_release_hw_control(adapter);
8998
	ixgbe_clear_interrupt_scheme(adapter);
8999
err_sw_init:
9000
	ixgbe_disable_sriov(adapter);
9001
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9002
	iounmap(adapter->io_addr);
9003
	kfree(adapter->mac_table);
9004
err_ioremap:
9005
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9006 9007
	free_netdev(netdev);
err_alloc_etherdev:
9008 9009
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
9010 9011
err_pci_reg:
err_dma:
9012
	if (!adapter || disable_dev)
9013
		pci_disable_device(pdev);
9014 9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9026
static void ixgbe_remove(struct pci_dev *pdev)
9027
{
9028
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9029
	struct net_device *netdev;
9030
	bool disable_dev;
9031

9032 9033 9034 9035 9036
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9037 9038
	ixgbe_dbg_adapter_exit(adapter);

9039
	set_bit(__IXGBE_REMOVING, &adapter->state);
9040
	cancel_work_sync(&adapter->service_task);
9041

9042

9043
#ifdef CONFIG_IXGBE_DCA
9044 9045 9046
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9047 9048
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9049 9050 9051
	}

#endif
9052
#ifdef CONFIG_IXGBE_HWMON
9053
	ixgbe_sysfs_exit(adapter);
9054
#endif /* CONFIG_IXGBE_HWMON */
9055

9056 9057 9058
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9059
#ifdef CONFIG_PCI_IOV
9060
	ixgbe_disable_sriov(adapter);
9061
#endif
9062 9063 9064
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9065
	ixgbe_clear_interrupt_scheme(adapter);
9066

9067
	ixgbe_release_hw_control(adapter);
9068

9069 9070 9071 9072 9073
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9074
	iounmap(adapter->io_addr);
9075
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
9076
				     IORESOURCE_MEM));
9077

9078
	e_dev_info("complete\n");
9079

9080
	kfree(adapter->mac_table);
9081
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9082 9083
	free_netdev(netdev);

9084
	pci_disable_pcie_error_reporting(pdev);
9085

9086
	if (disable_dev)
9087
		pci_disable_device(pdev);
9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9099
						pci_channel_state_t state)
9100
{
9101 9102
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9103

9104
#ifdef CONFIG_PCI_IOV
9105
	struct ixgbe_hw *hw = &adapter->hw;
9106 9107 9108 9109 9110 9111 9112 9113 9114 9115
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9116
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9117 9118 9119 9120 9121 9122 9123 9124 9125
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9126 9127 9128 9129 9130 9131
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
9132 9133 9134 9135 9136 9137 9138 9139 9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
9154 9155 9156 9157 9158 9159
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
9160 9161 9162 9163 9164 9165
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
9166
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
9167 9168 9169
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
9170
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
9171 9172 9173 9174 9175 9176 9177 9178
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
9179
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
9180 9181
			/* Free device reference count */
			pci_dev_put(vfdev);
9182 9183 9184 9185 9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
9199 9200 9201
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

9202
	rtnl_lock();
9203 9204
	netif_device_detach(netdev);

9205 9206
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
9207
		return PCI_ERS_RESULT_DISCONNECT;
9208
	}
9209

9210 9211
	if (netif_running(netdev))
		ixgbe_down(adapter);
9212 9213 9214 9215

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
9216

9217
	/* Request a slot reset. */
9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
9229
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9230 9231
	pci_ers_result_t result;
	int err;
9232

9233
	if (pci_enable_device_mem(pdev)) {
9234
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
9235 9236
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
9237
		smp_mb__before_atomic();
9238
		clear_bit(__IXGBE_DISABLED, &adapter->state);
9239
		adapter->hw.hw_addr = adapter->io_addr;
9240 9241
		pci_set_master(pdev);
		pci_restore_state(pdev);
9242
		pci_save_state(pdev);
9243

9244
		pci_wake_from_d3(pdev, false);
9245

9246
		ixgbe_reset(adapter);
9247
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
9248 9249 9250 9251 9252
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
9253 9254
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
9255 9256
		/* non-fatal, continue */
	}
9257

9258
	return result;
9259 9260 9261 9262 9263 9264 9265 9266 9267 9268 9269
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
9270 9271
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9272

9273 9274 9275 9276 9277 9278 9279 9280
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
9281 9282
	if (netif_running(netdev))
		ixgbe_up(adapter);
9283 9284 9285 9286

	netif_device_attach(netdev);
}

9287
static const struct pci_error_handlers ixgbe_err_handler = {
9288 9289 9290 9291 9292 9293 9294 9295 9296
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
9297
	.remove   = ixgbe_remove,
9298 9299 9300 9301 9302
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
9303
	.sriov_configure = ixgbe_pci_sriov_configure,
9304 9305 9306 9307 9308 9309 9310 9311 9312 9313 9314 9315
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
9316
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
9317
	pr_info("%s\n", ixgbe_copyright);
9318

C
Catherine Sullivan 已提交
9319 9320
	ixgbe_dbg_init();

9321 9322 9323 9324 9325 9326
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
		ixgbe_dbg_exit();
		return ret;
	}

9327
#ifdef CONFIG_IXGBE_DCA
9328 9329
	dca_register_notify(&dca_notifier);
#endif
9330

9331
	return 0;
9332
}
9333

9334 9335 9336 9337 9338 9339 9340 9341 9342 9343
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
9344
#ifdef CONFIG_IXGBE_DCA
9345 9346
	dca_unregister_notify(&dca_notifier);
#endif
9347
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
9348 9349

	ixgbe_dbg_exit();
9350
}
9351

9352
#ifdef CONFIG_IXGBE_DCA
9353
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
9354
			    void *p)
9355 9356 9357 9358
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
9359
					 __ixgbe_notify_dca);
9360 9361 9362

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
9363

9364
#endif /* CONFIG_IXGBE_DCA */
9365

9366 9367 9368
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */