mpc86xx_hpcn.c 5.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * MPC86xx HPCN board specific routines
 *
 * Recode: ZHANG WEI <wei.zhang@freescale.com>
 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
 *
 * Copyright 2006 Freescale Semiconductor Inc.
 *
 * This program is free software; you can redistribute  it and/or modify it
 * under  the terms of  the GNU General  Public License as published by the
 * Free Software Foundation;  either version 2 of the  License, or (at your
 * option) any later version.
 */

#include <linux/stddef.h>
#include <linux/kernel.h>
#include <linux/pci.h>
#include <linux/kdev_t.h>
#include <linux/delay.h>
#include <linux/seq_file.h>

#include <asm/system.h>
#include <asm/time.h>
#include <asm/machdep.h>
#include <asm/pci-bridge.h>
#include <asm/mpc86xx.h>
#include <asm/prom.h>
#include <mm/mmu_decl.h>
#include <asm/udbg.h>
#include <asm/i8259.h>

#include <asm/mpic.h>

34
#include <sysdev/fsl_pci.h>
35 36 37
#include <sysdev/fsl_soc.h>

#include "mpc86xx.h"
K
Kumar Gala 已提交
38
#include "mpc8641_hpcn.h"
39

40 41 42 43 44 45 46 47
#undef DEBUG

#ifdef DEBUG
#define DBG(fmt...) do { printk(KERN_ERR fmt); } while(0)
#else
#define DBG(fmt...) do { } while(0)
#endif

48
#ifdef CONFIG_PCI
O
Olaf Hering 已提交
49
static void mpc86xx_8259_cascade(unsigned int irq, struct irq_desc *desc)
50
{
O
Olaf Hering 已提交
51
	unsigned int cascade_irq = i8259_irq();
52
	if (cascade_irq != NO_IRQ)
53
		generic_handle_irq(cascade_irq);
54 55
	desc->chip->eoi(irq);
}
56
#endif	/* CONFIG_PCI */
57 58 59 60 61

void __init
mpc86xx_hpcn_init_irq(void)
{
	struct mpic *mpic1;
62
	struct device_node *np;
63
	struct resource res;
64 65 66 67
#ifdef CONFIG_PCI
	struct device_node *cascade_node = NULL;
	int cascade_irq;
#endif
68

69
	/* Determine PIC address. */
70 71 72
	np = of_find_node_by_type(NULL, "open-pic");
	if (np == NULL)
		return;
73
	of_address_to_resource(np, 0, &res);
74 75

	/* Alloc mpic structure and per isu has 16 INT entries. */
76
	mpic1 = mpic_alloc(np, res.start,
77
			MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN,
78
			0, 256, " MPIC     ");
79 80 81 82 83
	BUG_ON(mpic1 == NULL);

	mpic_init(mpic1);

#ifdef CONFIG_PCI
84 85
	/* Initialize i8259 controller */
	for_each_node_by_type(np, "interrupt-controller")
86
		if (of_device_is_compatible(np, "chrp,iic")) {
87 88 89 90 91 92 93
			cascade_node = np;
			break;
		}
	if (cascade_node == NULL) {
		printk(KERN_DEBUG "mpc86xxhpcn: no ISA interrupt controller\n");
		return;
	}
94

95 96 97 98 99 100
	cascade_irq = irq_of_parse_and_map(cascade_node, 0);
	if (cascade_irq == NO_IRQ) {
		printk(KERN_ERR "mpc86xxhpcn: failed to map cascade interrupt");
		return;
	}
	DBG("mpc86xxhpcn: cascade mapped to irq %d\n", cascade_irq);
101

102
	i8259_init(cascade_node, 0);
103 104
	of_node_put(cascade_node);

105 106 107
	set_irq_chained_handler(cascade_irq, mpc86xx_8259_cascade);
#endif
}
108 109

#ifdef CONFIG_PCI
110 111 112
extern int uses_fsl_uli_m1575;
extern int uli_exclude_device(struct pci_controller *hose,
				u_char bus, u_char devfn);
113

114 115
static int mpc86xx_exclude_device(struct pci_controller *hose,
				   u_char bus, u_char devfn)
116
{
117 118
	struct device_node* node;	
	struct resource rsrc;
K
Kumar Gala 已提交
119

120 121
	node = (struct device_node *)hose->arch_data;
	of_address_to_resource(node, 0, &rsrc);
K
Kumar Gala 已提交
122

123 124 125
	if ((rsrc.start & 0xfffff) == 0x8000) {
		return uli_exclude_device(hose, bus, devfn);
	}
K
Kumar Gala 已提交
126

127
	return PCIBIOS_SUCCESSFUL;
K
Kumar Gala 已提交
128
}
129 130 131 132 133 134 135 136 137 138 139 140 141
#endif /* CONFIG_PCI */


static void __init
mpc86xx_hpcn_setup_arch(void)
{
	struct device_node *np;

	if (ppc_md.progress)
		ppc_md.progress("mpc86xx_hpcn_setup_arch()", 0);

	np = of_find_node_by_type(NULL, "cpu");
	if (np != 0) {
142
		const unsigned int *fp;
143

144
		fp = of_get_property(np, "clock-frequency", NULL);
145 146 147 148 149 150 151 152
		if (fp != 0)
			loops_per_jiffy = *fp / HZ;
		else
			loops_per_jiffy = 50000000 / HZ;
		of_node_put(np);
	}

#ifdef CONFIG_PCI
153 154 155 156 157 158 159 160
	for (np = NULL; (np = of_find_node_by_type(np, "pci")) != NULL;) {
		struct resource rsrc;
		of_address_to_resource(np, 0, &rsrc);
		if ((rsrc.start & 0xfffff) == 0x8000)
			fsl_add_bridge(np, 1);
		else
			fsl_add_bridge(np, 0);
	}
161 162 163
	uses_fsl_uli_m1575 = 1;
	ppc_md.pci_exclude_device = mpc86xx_exclude_device;

164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
#endif

	printk("MPC86xx HPCN board from Freescale Semiconductor\n");

#ifdef CONFIG_SMP
	mpc86xx_smp_init();
#endif
}


void
mpc86xx_hpcn_show_cpuinfo(struct seq_file *m)
{
	struct device_node *root;
	uint memsize = total_memory;
	const char *model = "";
	uint svid = mfspr(SPRN_SVR);

	seq_printf(m, "Vendor\t\t: Freescale Semiconductor\n");

	root = of_find_node_by_path("/");
	if (root)
186
		model = of_get_property(root, "model", NULL);
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
	seq_printf(m, "Machine\t\t: %s\n", model);
	of_node_put(root);

	seq_printf(m, "SVR\t\t: 0x%x\n", svid);
	seq_printf(m, "Memory\t\t: %d MB\n", memsize / (1024 * 1024));
}


/*
 * Called very early, device-tree isn't unflattened
 */
static int __init mpc86xx_hpcn_probe(void)
{
	unsigned long root = of_get_flat_dt_root();

	if (of_flat_dt_is_compatible(root, "mpc86xx"))
		return 1;	/* Looks good */

	return 0;
}


void
mpc86xx_restart(char *cmd)
{
	void __iomem *rstcr;

	rstcr = ioremap(get_immrbase() + MPC86XX_RSTCR_OFFSET, 0x100);

	local_irq_disable();

	/* Assert reset request to Reset Control Register */
	out_be32(rstcr, 0x2);

	/* not reached */
}


long __init
mpc86xx_time_init(void)
{
	unsigned int temp;

	/* Set the time base to zero */
	mtspr(SPRN_TBWL, 0);
	mtspr(SPRN_TBWU, 0);

	temp = mfspr(SPRN_HID0);
	temp |= HID0_TBEN;
	mtspr(SPRN_HID0, temp);
	asm volatile("isync");

	return 0;
}

define_machine(mpc86xx_hpcn) {
	.name			= "MPC86xx HPCN",
	.probe			= mpc86xx_hpcn_probe,
	.setup_arch		= mpc86xx_hpcn_setup_arch,
	.init_IRQ		= mpc86xx_hpcn_init_irq,
	.show_cpuinfo		= mpc86xx_hpcn_show_cpuinfo,
	.get_irq		= mpic_get_irq,
	.restart		= mpc86xx_restart,
	.time_init		= mpc86xx_time_init,
	.calibrate_decr		= generic_calibrate_decr,
	.progress		= udbg_progress,
253
	.pcibios_fixup_bus	= fsl_pcibios_fixup_bus,
254
};