qp.c 147.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
 *
 * This software is available to you under a choice of one of two
 * licenses.  You may choose to be licensed under the terms of the GNU
 * General Public License (GPL) Version 2, available from the file
 * COPYING in the main directory of this source tree, or the
 * OpenIB.org BSD license below:
 *
 *     Redistribution and use in source and binary forms, with or
 *     without modification, are permitted provided that the following
 *     conditions are met:
 *
 *      - Redistributions of source code must retain the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer.
 *
 *      - Redistributions in binary form must reproduce the above
 *        copyright notice, this list of conditions and the following
 *        disclaimer in the documentation and/or other materials
 *        provided with the distribution.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
 * SOFTWARE.
 */

#include <linux/module.h>
#include <rdma/ib_umem.h>
35
#include <rdma/ib_cache.h>
36
#include <rdma/ib_user_verbs.h>
M
Mark Zhang 已提交
37
#include <rdma/rdma_counter.h>
38
#include <linux/mlx5/fs.h>
39
#include "mlx5_ib.h"
40
#include "ib_rep.h"
41
#include "counters.h"
42
#include "cmd.h"
43
#include "qp.h"
44
#include "wr.h"
45 46 47 48 49 50 51 52 53 54 55 56

enum {
	MLX5_IB_ACK_REQ_FREQ	= 8,
};

enum {
	MLX5_IB_DEFAULT_SCHED_QUEUE	= 0x83,
	MLX5_IB_DEFAULT_QP0_SCHED_QUEUE	= 0x3f,
	MLX5_IB_LINK_TYPE_IB		= 0,
	MLX5_IB_LINK_TYPE_ETH		= 1
};

57 58
enum raw_qp_set_mask_map {
	MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID		= 1UL << 0,
59
	MLX5_RAW_QP_RATE_LIMIT			= 1UL << 1,
60 61
};

62 63
struct mlx5_modify_raw_qp_param {
	u16 operation;
64 65

	u32 set_mask; /* raw_qp_set_mask_map */
66 67 68

	struct mlx5_rate_limit rl;

69
	u8 rq_q_ctr_id;
70
	u16 port;
71 72
};

73 74 75 76
static void get_cqs(enum ib_qp_type qp_type,
		    struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
		    struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq);

77 78 79 80 81 82 83 84 85 86
static int is_qp0(enum ib_qp_type qp_type)
{
	return qp_type == IB_QPT_SMI;
}

static int is_sqp(enum ib_qp_type qp_type)
{
	return is_qp0(qp_type) || is_qp1(qp_type);
}

87
/**
88 89
 * mlx5_ib_read_user_wqe_common() - Copy a WQE (or part of) from user WQ
 * to kernel buffer
90
 *
91 92 93 94 95 96 97 98 99
 * @umem: User space memory where the WQ is
 * @buffer: buffer to copy to
 * @buflen: buffer length
 * @wqe_index: index of WQE to copy from
 * @wq_offset: offset to start of WQ
 * @wq_wqe_cnt: number of WQEs in WQ
 * @wq_wqe_shift: log2 of WQE size
 * @bcnt: number of bytes to copy
 * @bytes_copied: number of bytes to copy (return value)
100
 *
101 102
 * Copies from start of WQE bcnt or less bytes.
 * Does not gurantee to copy the entire WQE.
103
 *
104
 * Return: zero on success, or an error code.
105
 */
106 107 108 109
static int mlx5_ib_read_user_wqe_common(struct ib_umem *umem, void *buffer,
					size_t buflen, int wqe_index,
					int wq_offset, int wq_wqe_cnt,
					int wq_wqe_shift, int bcnt,
110
					size_t *bytes_copied)
111
{
112 113 114
	size_t offset = wq_offset + ((wqe_index % wq_wqe_cnt) << wq_wqe_shift);
	size_t wq_end = wq_offset + (wq_wqe_cnt << wq_wqe_shift);
	size_t copy_length;
115 116
	int ret;

117 118 119 120 121 122 123 124 125
	/* don't copy more than requested, more than buffer length or
	 * beyond WQ end
	 */
	copy_length = min_t(u32, buflen, wq_end - offset);
	copy_length = min_t(u32, copy_length, bcnt);

	ret = ib_umem_copy_from(buffer, umem, offset, copy_length);
	if (ret)
		return ret;
126

127 128
	if (!ret && bytes_copied)
		*bytes_copied = copy_length;
129

130 131
	return 0;
}
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
static int mlx5_ib_read_kernel_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index,
				      void *buffer, size_t buflen, size_t *bc)
{
	struct mlx5_wqe_ctrl_seg *ctrl;
	size_t bytes_copied = 0;
	size_t wqe_length;
	void *p;
	int ds;

	wqe_index = wqe_index & qp->sq.fbc.sz_m1;

	/* read the control segment first */
	p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index);
	ctrl = p;
	ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
	wqe_length = ds * MLX5_WQE_DS_UNITS;

	/* read rest of WQE if it spreads over more than one stride */
	while (bytes_copied < wqe_length) {
		size_t copy_length =
			min_t(size_t, buflen - bytes_copied, MLX5_SEND_WQE_BB);

		if (!copy_length)
			break;

		memcpy(buffer + bytes_copied, p, copy_length);
		bytes_copied += copy_length;

		wqe_index = (wqe_index + 1) & qp->sq.fbc.sz_m1;
		p = mlx5_frag_buf_get_wqe(&qp->sq.fbc, wqe_index);
	}
	*bc = bytes_copied;
	return 0;
}

static int mlx5_ib_read_user_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index,
				    void *buffer, size_t buflen, size_t *bc)
170 171 172 173 174 175 176 177 178 179 180 181
{
	struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
	struct ib_umem *umem = base->ubuffer.umem;
	struct mlx5_ib_wq *wq = &qp->sq;
	struct mlx5_wqe_ctrl_seg *ctrl;
	size_t bytes_copied;
	size_t bytes_copied2;
	size_t wqe_length;
	int ret;
	int ds;

	/* at first read as much as possible */
182 183 184
	ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index,
					   wq->offset, wq->wqe_cnt,
					   wq->wqe_shift, buflen,
185
					   &bytes_copied);
186 187 188
	if (ret)
		return ret;

189 190 191 192 193 194 195
	/* we need at least control segment size to proceed */
	if (bytes_copied < sizeof(*ctrl))
		return -EINVAL;

	ctrl = buffer;
	ds = be32_to_cpu(ctrl->qpn_ds) & MLX5_WQE_CTRL_DS_MASK;
	wqe_length = ds * MLX5_WQE_DS_UNITS;
196

197 198 199 200
	/* if we copied enough then we are done */
	if (bytes_copied >= wqe_length) {
		*bc = bytes_copied;
		return 0;
201 202
	}

203 204 205 206
	/* otherwise this a wrapped around wqe
	 * so read the remaining bytes starting
	 * from  wqe_index 0
	 */
207 208 209
	ret = mlx5_ib_read_user_wqe_common(umem, buffer + bytes_copied,
					   buflen - bytes_copied, 0, wq->offset,
					   wq->wqe_cnt, wq->wqe_shift,
210 211 212 213 214 215 216 217 218
					   wqe_length - bytes_copied,
					   &bytes_copied2);

	if (ret)
		return ret;
	*bc = bytes_copied + bytes_copied2;
	return 0;
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
int mlx5_ib_read_wqe_sq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc)
{
	struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
	struct ib_umem *umem = base->ubuffer.umem;

	if (buflen < sizeof(struct mlx5_wqe_ctrl_seg))
		return -EINVAL;

	if (!umem)
		return mlx5_ib_read_kernel_wqe_sq(qp, wqe_index, buffer,
						  buflen, bc);

	return mlx5_ib_read_user_wqe_sq(qp, wqe_index, buffer, buflen, bc);
}

static int mlx5_ib_read_user_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index,
				    void *buffer, size_t buflen, size_t *bc)
237 238 239 240 241 242 243
{
	struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
	struct ib_umem *umem = base->ubuffer.umem;
	struct mlx5_ib_wq *wq = &qp->rq;
	size_t bytes_copied;
	int ret;

244 245 246
	ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index,
					   wq->offset, wq->wqe_cnt,
					   wq->wqe_shift, buflen,
247
					   &bytes_copied);
248 249 250

	if (ret)
		return ret;
251 252 253 254
	*bc = bytes_copied;
	return 0;
}

255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
int mlx5_ib_read_wqe_rq(struct mlx5_ib_qp *qp, int wqe_index, void *buffer,
			size_t buflen, size_t *bc)
{
	struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
	struct ib_umem *umem = base->ubuffer.umem;
	struct mlx5_ib_wq *wq = &qp->rq;
	size_t wqe_size = 1 << wq->wqe_shift;

	if (buflen < wqe_size)
		return -EINVAL;

	if (!umem)
		return -EOPNOTSUPP;

	return mlx5_ib_read_user_wqe_rq(qp, wqe_index, buffer, buflen, bc);
}

static int mlx5_ib_read_user_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index,
				     void *buffer, size_t buflen, size_t *bc)
274 275 276 277
{
	struct ib_umem *umem = srq->umem;
	size_t bytes_copied;
	int ret;
278

279 280 281
	ret = mlx5_ib_read_user_wqe_common(umem, buffer, buflen, wqe_index, 0,
					   srq->msrq.max, srq->msrq.wqe_shift,
					   buflen, &bytes_copied);
282 283 284 285 286

	if (ret)
		return ret;
	*bc = bytes_copied;
	return 0;
287 288
}

289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
int mlx5_ib_read_wqe_srq(struct mlx5_ib_srq *srq, int wqe_index, void *buffer,
			 size_t buflen, size_t *bc)
{
	struct ib_umem *umem = srq->umem;
	size_t wqe_size = 1 << srq->msrq.wqe_shift;

	if (buflen < wqe_size)
		return -EINVAL;

	if (!umem)
		return -EOPNOTSUPP;

	return mlx5_ib_read_user_wqe_srq(srq, wqe_index, buffer, buflen, bc);
}

304 305 306 307 308
static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
{
	struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
	struct ib_event event;

309 310 311 312
	if (type == MLX5_EVENT_TYPE_PATH_MIG) {
		/* This event is only valid for trans_qps */
		to_mibqp(qp)->port = to_mibqp(qp)->trans_qp.alt_port;
	}
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

	if (ibqp->event_handler) {
		event.device     = ibqp->device;
		event.element.qp = ibqp;
		switch (type) {
		case MLX5_EVENT_TYPE_PATH_MIG:
			event.event = IB_EVENT_PATH_MIG;
			break;
		case MLX5_EVENT_TYPE_COMM_EST:
			event.event = IB_EVENT_COMM_EST;
			break;
		case MLX5_EVENT_TYPE_SQ_DRAINED:
			event.event = IB_EVENT_SQ_DRAINED;
			break;
		case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
			event.event = IB_EVENT_QP_LAST_WQE_REACHED;
			break;
		case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
			event.event = IB_EVENT_QP_FATAL;
			break;
		case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
			event.event = IB_EVENT_PATH_MIG_ERR;
			break;
		case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
			event.event = IB_EVENT_QP_REQ_ERR;
			break;
		case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
			event.event = IB_EVENT_QP_ACCESS_ERR;
			break;
		default:
			pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
			return;
		}

		ibqp->event_handler(&event, ibqp->qp_context);
	}
}

static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
		       int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
{
	int wqe_size;
	int wq_size;

	/* Sanity check RQ size before proceeding */
358
	if (cap->max_recv_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz)))
359 360 361 362 363 364
		return -EINVAL;

	if (!has_rq) {
		qp->rq.max_gs = 0;
		qp->rq.wqe_cnt = 0;
		qp->rq.wqe_shift = 0;
365 366
		cap->max_recv_wr = 0;
		cap->max_recv_sge = 0;
367
	} else {
368 369
		int wq_sig = !!(qp->flags_en & MLX5_QP_FLAG_SIGNATURE);

370 371
		if (ucmd) {
			qp->rq.wqe_cnt = ucmd->rq_wqe_count;
372 373
			if (ucmd->rq_wqe_shift > BITS_PER_BYTE * sizeof(ucmd->rq_wqe_shift))
				return -EINVAL;
374
			qp->rq.wqe_shift = ucmd->rq_wqe_shift;
375 376 377
			if ((1 << qp->rq.wqe_shift) /
				    sizeof(struct mlx5_wqe_data_seg) <
			    wq_sig)
378
				return -EINVAL;
379 380 381 382
			qp->rq.max_gs =
				(1 << qp->rq.wqe_shift) /
					sizeof(struct mlx5_wqe_data_seg) -
				wq_sig;
383 384
			qp->rq.max_post = qp->rq.wqe_cnt;
		} else {
385 386 387
			wqe_size =
				wq_sig ? sizeof(struct mlx5_wqe_signature_seg) :
					 0;
388 389 390 391 392
			wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
			wqe_size = roundup_pow_of_two(wqe_size);
			wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
			wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
			qp->rq.wqe_cnt = wq_size / wqe_size;
393
			if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq)) {
394 395
				mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
					    wqe_size,
396 397
					    MLX5_CAP_GEN(dev->mdev,
							 max_wqe_sz_rq));
398 399 400
				return -EINVAL;
			}
			qp->rq.wqe_shift = ilog2(wqe_size);
401 402 403 404
			qp->rq.max_gs =
				(1 << qp->rq.wqe_shift) /
					sizeof(struct mlx5_wqe_data_seg) -
				wq_sig;
405 406 407 408 409 410 411
			qp->rq.max_post = qp->rq.wqe_cnt;
		}
	}

	return 0;
}

412
static int sq_overhead(struct ib_qp_init_attr *attr)
413
{
414
	int size = 0;
415

416
	switch (attr->qp_type) {
417
	case IB_QPT_XRC_INI:
418
		size += sizeof(struct mlx5_wqe_xrc_seg);
419
		fallthrough;
420 421
	case IB_QPT_RC:
		size += sizeof(struct mlx5_wqe_ctrl_seg) +
422 423 424
			max(sizeof(struct mlx5_wqe_atomic_seg) +
			    sizeof(struct mlx5_wqe_raddr_seg),
			    sizeof(struct mlx5_wqe_umr_ctrl_seg) +
425 426 427
			    sizeof(struct mlx5_mkey_seg) +
			    MLX5_IB_SQ_UMR_INLINE_THRESHOLD /
			    MLX5_IB_UMR_OCTOWORD);
428 429
		break;

430 431 432
	case IB_QPT_XRC_TGT:
		return 0;

433
	case IB_QPT_UC:
434
		size += sizeof(struct mlx5_wqe_ctrl_seg) +
435 436 437
			max(sizeof(struct mlx5_wqe_raddr_seg),
			    sizeof(struct mlx5_wqe_umr_ctrl_seg) +
			    sizeof(struct mlx5_mkey_seg));
438 439 440
		break;

	case IB_QPT_UD:
441 442 443
		if (attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
			size += sizeof(struct mlx5_wqe_eth_pad) +
				sizeof(struct mlx5_wqe_eth_seg);
444
		fallthrough;
445
	case IB_QPT_SMI:
H
Haggai Eran 已提交
446
	case MLX5_IB_QPT_HW_GSI:
447
		size += sizeof(struct mlx5_wqe_ctrl_seg) +
448 449 450 451
			sizeof(struct mlx5_wqe_datagram_seg);
		break;

	case MLX5_IB_QPT_REG_UMR:
452
		size += sizeof(struct mlx5_wqe_ctrl_seg) +
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
			sizeof(struct mlx5_wqe_umr_ctrl_seg) +
			sizeof(struct mlx5_mkey_seg);
		break;

	default:
		return -EINVAL;
	}

	return size;
}

static int calc_send_wqe(struct ib_qp_init_attr *attr)
{
	int inl_size = 0;
	int size;

469
	size = sq_overhead(attr);
470 471 472 473 474 475 476 477 478
	if (size < 0)
		return size;

	if (attr->cap.max_inline_data) {
		inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
			attr->cap.max_inline_data;
	}

	size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
479
	if (attr->create_flags & IB_QP_CREATE_INTEGRITY_EN &&
480
	    ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
481
		return MLX5_SIG_WQE_SIZE;
482 483
	else
		return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
484 485
}

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508
static int get_send_sge(struct ib_qp_init_attr *attr, int wqe_size)
{
	int max_sge;

	if (attr->qp_type == IB_QPT_RC)
		max_sge = (min_t(int, wqe_size, 512) -
			   sizeof(struct mlx5_wqe_ctrl_seg) -
			   sizeof(struct mlx5_wqe_raddr_seg)) /
			sizeof(struct mlx5_wqe_data_seg);
	else if (attr->qp_type == IB_QPT_XRC_INI)
		max_sge = (min_t(int, wqe_size, 512) -
			   sizeof(struct mlx5_wqe_ctrl_seg) -
			   sizeof(struct mlx5_wqe_xrc_seg) -
			   sizeof(struct mlx5_wqe_raddr_seg)) /
			sizeof(struct mlx5_wqe_data_seg);
	else
		max_sge = (wqe_size - sq_overhead(attr)) /
			sizeof(struct mlx5_wqe_data_seg);

	return min_t(int, max_sge, wqe_size - sq_overhead(attr) /
		     sizeof(struct mlx5_wqe_data_seg));
}

509 510 511 512 513 514 515 516 517 518 519 520 521 522
static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
			struct mlx5_ib_qp *qp)
{
	int wqe_size;
	int wq_size;

	if (!attr->cap.max_send_wr)
		return 0;

	wqe_size = calc_send_wqe(attr);
	mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
	if (wqe_size < 0)
		return wqe_size;

523
	if (wqe_size > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
524
		mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
525
			    wqe_size, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
526 527 528
		return -EINVAL;
	}

529 530
	qp->max_inline_data = wqe_size - sq_overhead(attr) -
			      sizeof(struct mlx5_wqe_inline_seg);
531 532 533 534
	attr->cap.max_inline_data = qp->max_inline_data;

	wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
	qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
535
	if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
536 537
		mlx5_ib_dbg(dev, "send queue size (%d * %d / %d -> %d) exceeds limits(%d)\n",
			    attr->cap.max_send_wr, wqe_size, MLX5_SEND_WQE_BB,
538 539
			    qp->sq.wqe_cnt,
			    1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
540 541
		return -ENOMEM;
	}
542
	qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
543 544 545 546 547
	qp->sq.max_gs = get_send_sge(attr, wqe_size);
	if (qp->sq.max_gs < attr->cap.max_send_sge)
		return -ENOMEM;

	attr->cap.max_send_sge = qp->sq.max_gs;
548 549
	qp->sq.max_post = wq_size / wqe_size;
	attr->cap.max_send_wr = qp->sq.max_post;
550 551 552 553 554 555

	return wq_size;
}

static int set_user_buf_size(struct mlx5_ib_dev *dev,
			    struct mlx5_ib_qp *qp,
556
			    struct mlx5_ib_create_qp *ucmd,
557 558
			    struct mlx5_ib_qp_base *base,
			    struct ib_qp_init_attr *attr)
559 560 561
{
	int desc_sz = 1 << qp->sq.wqe_shift;

562
	if (desc_sz > MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq)) {
563
		mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
564
			     desc_sz, MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq));
565 566 567
		return -EINVAL;
	}

568 569 570
	if (ucmd->sq_wqe_count && !is_power_of_2(ucmd->sq_wqe_count)) {
		mlx5_ib_warn(dev, "sq_wqe_count %d is not a power of two\n",
			     ucmd->sq_wqe_count);
571 572 573 574 575
		return -EINVAL;
	}

	qp->sq.wqe_cnt = ucmd->sq_wqe_count;

576
	if (qp->sq.wqe_cnt > (1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz))) {
577
		mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
578 579
			     qp->sq.wqe_cnt,
			     1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz));
580 581 582
		return -EINVAL;
	}

583
	if (attr->qp_type == IB_QPT_RAW_PACKET ||
584
	    qp->flags & IB_QP_CREATE_SOURCE_QPN) {
585 586 587 588 589 590
		base->ubuffer.buf_size = qp->rq.wqe_cnt << qp->rq.wqe_shift;
		qp->raw_packet_qp.sq.ubuffer.buf_size = qp->sq.wqe_cnt << 6;
	} else {
		base->ubuffer.buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
					 (qp->sq.wqe_cnt << 6);
	}
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605

	return 0;
}

static int qp_has_rq(struct ib_qp_init_attr *attr)
{
	if (attr->qp_type == IB_QPT_XRC_INI ||
	    attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
	    attr->qp_type == MLX5_IB_QPT_REG_UMR ||
	    !attr->cap.max_recv_wr)
		return 0;

	return 1;
}

606 607 608 609 610 611 612 613 614
enum {
	/* this is the first blue flame register in the array of bfregs assigned
	 * to a processes. Since we do not use it for blue flame but rather
	 * regular 64 bit doorbells, we do not need a lock for maintaiing
	 * "odd/even" order
	 */
	NUM_NON_BLUE_FLAME_BFREGS = 1,
};

615 616
static int max_bfregs(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi)
{
617
	return get_num_static_uars(dev, bfregi) * MLX5_NON_FP_BFREGS_PER_UAR;
618 619 620 621
}

static int num_med_bfreg(struct mlx5_ib_dev *dev,
			 struct mlx5_bfreg_info *bfregi)
E
Eli Cohen 已提交
622 623 624
{
	int n;

625 626
	n = max_bfregs(dev, bfregi) - bfregi->num_low_latency_bfregs -
	    NUM_NON_BLUE_FLAME_BFREGS;
E
Eli Cohen 已提交
627 628 629 630

	return n >= 0 ? n : 0;
}

631 632 633 634 635 636
static int first_med_bfreg(struct mlx5_ib_dev *dev,
			   struct mlx5_bfreg_info *bfregi)
{
	return num_med_bfreg(dev, bfregi) ? 1 : -ENOMEM;
}

637 638
static int first_hi_bfreg(struct mlx5_ib_dev *dev,
			  struct mlx5_bfreg_info *bfregi)
E
Eli Cohen 已提交
639 640 641
{
	int med;

642 643
	med = num_med_bfreg(dev, bfregi);
	return ++med;
E
Eli Cohen 已提交
644 645
}

646 647
static int alloc_high_class_bfreg(struct mlx5_ib_dev *dev,
				  struct mlx5_bfreg_info *bfregi)
648 649 650
{
	int i;

651 652
	for (i = first_hi_bfreg(dev, bfregi); i < max_bfregs(dev, bfregi); i++) {
		if (!bfregi->count[i]) {
653
			bfregi->count[i]++;
654 655 656 657 658 659 660
			return i;
		}
	}

	return -ENOMEM;
}

661 662
static int alloc_med_class_bfreg(struct mlx5_ib_dev *dev,
				 struct mlx5_bfreg_info *bfregi)
663
{
664
	int minidx = first_med_bfreg(dev, bfregi);
665 666
	int i;

667 668 669 670
	if (minidx < 0)
		return minidx;

	for (i = minidx; i < first_hi_bfreg(dev, bfregi); i++) {
671
		if (bfregi->count[i] < bfregi->count[minidx])
672
			minidx = i;
673 674
		if (!bfregi->count[minidx])
			break;
675 676
	}

677
	bfregi->count[minidx]++;
678 679 680
	return minidx;
}

681
static int alloc_bfreg(struct mlx5_ib_dev *dev,
682
		       struct mlx5_bfreg_info *bfregi)
683
{
684
	int bfregn = -ENOMEM;
685

686 687 688
	if (bfregi->lib_uar_dyn)
		return -EINVAL;

689
	mutex_lock(&bfregi->lock);
690 691 692 693 694 695 696
	if (bfregi->ver >= 2) {
		bfregn = alloc_high_class_bfreg(dev, bfregi);
		if (bfregn < 0)
			bfregn = alloc_med_class_bfreg(dev, bfregi);
	}

	if (bfregn < 0) {
697
		BUILD_BUG_ON(NUM_NON_BLUE_FLAME_BFREGS != 1);
698 699
		bfregn = 0;
		bfregi->count[bfregn]++;
700
	}
701
	mutex_unlock(&bfregi->lock);
702

703
	return bfregn;
704 705
}

706
void mlx5_ib_free_bfreg(struct mlx5_ib_dev *dev, struct mlx5_bfreg_info *bfregi, int bfregn)
707
{
708
	mutex_lock(&bfregi->lock);
709
	bfregi->count[bfregn]--;
710
	mutex_unlock(&bfregi->lock);
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
}

static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
{
	switch (state) {
	case IB_QPS_RESET:	return MLX5_QP_STATE_RST;
	case IB_QPS_INIT:	return MLX5_QP_STATE_INIT;
	case IB_QPS_RTR:	return MLX5_QP_STATE_RTR;
	case IB_QPS_RTS:	return MLX5_QP_STATE_RTS;
	case IB_QPS_SQD:	return MLX5_QP_STATE_SQD;
	case IB_QPS_SQE:	return MLX5_QP_STATE_SQER;
	case IB_QPS_ERR:	return MLX5_QP_STATE_ERR;
	default:		return -1;
	}
}

static int to_mlx5_st(enum ib_qp_type type)
{
	switch (type) {
	case IB_QPT_RC:			return MLX5_QP_ST_RC;
	case IB_QPT_UC:			return MLX5_QP_ST_UC;
	case IB_QPT_UD:			return MLX5_QP_ST_UD;
	case MLX5_IB_QPT_REG_UMR:	return MLX5_QP_ST_REG_UMR;
	case IB_QPT_XRC_INI:
	case IB_QPT_XRC_TGT:		return MLX5_QP_ST_XRC;
	case IB_QPT_SMI:		return MLX5_QP_ST_QP0;
H
Haggai Eran 已提交
737
	case MLX5_IB_QPT_HW_GSI:	return MLX5_QP_ST_QP1;
738
	case MLX5_IB_QPT_DCI:		return MLX5_QP_ST_DCI;
739
	case IB_QPT_RAW_PACKET:		return MLX5_QP_ST_RAW_ETHERTYPE;
740 741 742 743
	default:		return -EINVAL;
	}
}

744 745 746 747 748
static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq,
			     struct mlx5_ib_cq *recv_cq);
static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq,
			       struct mlx5_ib_cq *recv_cq);

749
int bfregn_to_uar_index(struct mlx5_ib_dev *dev,
750
			struct mlx5_bfreg_info *bfregi, u32 bfregn,
751
			bool dyn_bfreg)
752
{
753 754 755
	unsigned int bfregs_per_sys_page;
	u32 index_of_sys_page;
	u32 offset;
756

757 758 759
	if (bfregi->lib_uar_dyn)
		return -EINVAL;

760 761 762 763
	bfregs_per_sys_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k) *
				MLX5_NON_FP_BFREGS_PER_UAR;
	index_of_sys_page = bfregn / bfregs_per_sys_page;

764 765
	if (dyn_bfreg) {
		index_of_sys_page += bfregi->num_static_sys_pages;
766 767 768 769

		if (index_of_sys_page >= bfregi->num_sys_pages)
			return -EINVAL;

770 771 772 773 774 775
		if (bfregn > bfregi->num_dyn_bfregs ||
		    bfregi->sys_pages[index_of_sys_page] == MLX5_IB_INVALID_UAR_INDEX) {
			mlx5_ib_dbg(dev, "Invalid dynamic uar index\n");
			return -EINVAL;
		}
	}
776

777
	offset = bfregn % bfregs_per_sys_page / MLX5_NON_FP_BFREGS_PER_UAR;
778
	return bfregi->sys_pages[index_of_sys_page] + offset;
779 780
}

781
static int mlx5_ib_umem_get(struct mlx5_ib_dev *dev, struct ib_udata *udata,
782
			    unsigned long addr, size_t size,
783 784
			    struct ib_umem **umem, int *npages, int *page_shift,
			    int *ncont, u32 *offset)
785 786 787
{
	int err;

788
	*umem = ib_umem_get(&dev->ib_dev, addr, size, 0);
789 790 791 792 793
	if (IS_ERR(*umem)) {
		mlx5_ib_dbg(dev, "umem_get failed\n");
		return PTR_ERR(*umem);
	}

794
	mlx5_ib_cont_pages(*umem, addr, 0, npages, page_shift, ncont, NULL);
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813

	err = mlx5_ib_get_buf_offset(addr, *page_shift, offset);
	if (err) {
		mlx5_ib_warn(dev, "bad offset\n");
		goto err_umem;
	}

	mlx5_ib_dbg(dev, "addr 0x%lx, size %zu, npages %d, page_shift %d, ncont %d, offset %d\n",
		    addr, size, *npages, *page_shift, *ncont, *offset);

	return 0;

err_umem:
	ib_umem_release(*umem);
	*umem = NULL;

	return err;
}

814
static void destroy_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
815
			    struct mlx5_ib_rwq *rwq, struct ib_udata *udata)
816
{
817 818 819 820 821
	struct mlx5_ib_ucontext *context =
		rdma_udata_to_drv_context(
			udata,
			struct mlx5_ib_ucontext,
			ibucontext);
822

823 824 825
	if (rwq->create_flags & MLX5_IB_WQ_FLAGS_DELAY_DROP)
		atomic_dec(&dev->delay_drop.rqs_cnt);

826
	mlx5_ib_db_unmap_user(context, &rwq->db);
827
	ib_umem_release(rwq->umem);
828 829 830
}

static int create_user_rq(struct mlx5_ib_dev *dev, struct ib_pd *pd,
831
			  struct ib_udata *udata, struct mlx5_ib_rwq *rwq,
832 833
			  struct mlx5_ib_create_wq *ucmd)
{
834 835
	struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
836 837 838 839 840 841 842 843 844
	int page_shift = 0;
	int npages;
	u32 offset = 0;
	int ncont = 0;
	int err;

	if (!ucmd->buf_addr)
		return -EINVAL;

845
	rwq->umem = ib_umem_get(&dev->ib_dev, ucmd->buf_addr, rwq->buf_size, 0);
846 847 848 849 850 851
	if (IS_ERR(rwq->umem)) {
		mlx5_ib_dbg(dev, "umem_get failed\n");
		err = PTR_ERR(rwq->umem);
		return err;
	}

852
	mlx5_ib_cont_pages(rwq->umem, ucmd->buf_addr, 0, &npages, &page_shift,
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
			   &ncont, NULL);
	err = mlx5_ib_get_buf_offset(ucmd->buf_addr, page_shift,
				     &rwq->rq_page_offset);
	if (err) {
		mlx5_ib_warn(dev, "bad offset\n");
		goto err_umem;
	}

	rwq->rq_num_pas = ncont;
	rwq->page_shift = page_shift;
	rwq->log_page_size =  page_shift - MLX5_ADAPTER_PAGE_SHIFT;
	rwq->wq_sig = !!(ucmd->flags & MLX5_WQ_FLAG_SIGNATURE);

	mlx5_ib_dbg(dev, "addr 0x%llx, size %zd, npages %d, page_shift %d, ncont %d, offset %d\n",
		    (unsigned long long)ucmd->buf_addr, rwq->buf_size,
		    npages, page_shift, ncont, offset);

870
	err = mlx5_ib_db_map_user(ucontext, udata, ucmd->db_addr, &rwq->db);
871 872 873 874 875 876 877 878 879 880 881 882
	if (err) {
		mlx5_ib_dbg(dev, "map failed\n");
		goto err_umem;
	}

	return 0;

err_umem:
	ib_umem_release(rwq->umem);
	return err;
}

883 884 885 886 887 888 889
static int adjust_bfregn(struct mlx5_ib_dev *dev,
			 struct mlx5_bfreg_info *bfregi, int bfregn)
{
	return bfregn / MLX5_NON_FP_BFREGS_PER_UAR * MLX5_BFREGS_PER_UAR +
				bfregn % MLX5_NON_FP_BFREGS_PER_UAR;
}

890 891 892 893 894 895
static int _create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
			   struct mlx5_ib_qp *qp, struct ib_udata *udata,
			   struct ib_qp_init_attr *attr, u32 **in,
			   struct mlx5_ib_create_qp_resp *resp, int *inlen,
			   struct mlx5_ib_qp_base *base,
			   struct mlx5_ib_create_qp *ucmd)
896 897
{
	struct mlx5_ib_ucontext *context;
898
	struct mlx5_ib_ubuffer *ubuffer = &base->ubuffer;
899
	int page_shift = 0;
900
	int uar_index = 0;
901
	int npages;
902
	u32 offset = 0;
903
	int bfregn;
904
	int ncont = 0;
905 906
	__be64 *pas;
	void *qpc;
907
	int err;
908
	u16 uid;
909
	u32 uar_flags;
910

911 912
	context = rdma_udata_to_drv_context(udata, struct mlx5_ib_ucontext,
					    ibucontext);
913 914
	uar_flags = qp->flags_en &
		    (MLX5_QP_FLAG_UAR_PAGE_INDEX | MLX5_QP_FLAG_BFREG_INDEX);
915 916
	switch (uar_flags) {
	case MLX5_QP_FLAG_UAR_PAGE_INDEX:
917
		uar_index = ucmd->bfreg_index;
918 919 920
		bfregn = MLX5_IB_INVALID_BFREG;
		break;
	case MLX5_QP_FLAG_BFREG_INDEX:
921
		uar_index = bfregn_to_uar_index(dev, &context->bfregi,
922
						ucmd->bfreg_index, true);
923 924 925
		if (uar_index < 0)
			return uar_index;
		bfregn = MLX5_IB_INVALID_BFREG;
926 927
		break;
	case 0:
928
		if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
929
			return -EINVAL;
930 931 932
		bfregn = alloc_bfreg(dev, &context->bfregi);
		if (bfregn < 0)
			return bfregn;
933 934 935
		break;
	default:
		return -EINVAL;
936 937
	}

938
	mlx5_ib_dbg(dev, "bfregn 0x%x, uar_index 0x%x\n", bfregn, uar_index);
939 940 941
	if (bfregn != MLX5_IB_INVALID_BFREG)
		uar_index = bfregn_to_uar_index(dev, &context->bfregi, bfregn,
						false);
942

943 944 945 946
	qp->rq.offset = 0;
	qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
	qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;

947
	err = set_user_buf_size(dev, qp, ucmd, base, attr);
948
	if (err)
949
		goto err_bfreg;
950

951 952
	if (ucmd->buf_addr && ubuffer->buf_size) {
		ubuffer->buf_addr = ucmd->buf_addr;
953 954 955
		err = mlx5_ib_umem_get(dev, udata, ubuffer->buf_addr,
				       ubuffer->buf_size, &ubuffer->umem,
				       &npages, &page_shift, &ncont, &offset);
956
		if (err)
957
			goto err_bfreg;
958
	} else {
959
		ubuffer->umem = NULL;
960 961
	}

962 963
	*inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
		 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * ncont;
964
	*in = kvzalloc(*inlen, GFP_KERNEL);
965 966 967 968
	if (!*in) {
		err = -ENOMEM;
		goto err_umem;
	}
969

970
	uid = (attr->qp_type != IB_QPT_XRC_INI) ? to_mpd(pd)->uid : 0;
971
	MLX5_SET(create_qp_in, *in, uid, uid);
972
	pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, *in, pas);
973
	if (ubuffer->umem)
974 975 976 977 978 979
		mlx5_ib_populate_pas(dev, ubuffer->umem, page_shift, pas, 0);

	qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);

	MLX5_SET(qpc, qpc, log_page_size, page_shift - MLX5_ADAPTER_PAGE_SHIFT);
	MLX5_SET(qpc, qpc, page_offset, offset);
980

981
	MLX5_SET(qpc, qpc, uar_page, uar_index);
982 983 984 985
	if (bfregn != MLX5_IB_INVALID_BFREG)
		resp->bfreg_index = adjust_bfregn(dev, &context->bfregi, bfregn);
	else
		resp->bfreg_index = MLX5_IB_INVALID_BFREG;
986
	qp->bfregn = bfregn;
987

988
	err = mlx5_ib_db_map_user(context, udata, ucmd->db_addr, &qp->db);
989 990 991 992 993 994 995 996
	if (err) {
		mlx5_ib_dbg(dev, "map failed\n");
		goto err_free;
	}

	return 0;

err_free:
A
Al Viro 已提交
997
	kvfree(*in);
998 999

err_umem:
1000
	ib_umem_release(ubuffer->umem);
1001

1002
err_bfreg:
1003 1004
	if (bfregn != MLX5_IB_INVALID_BFREG)
		mlx5_ib_free_bfreg(dev, &context->bfregi, bfregn);
1005 1006 1007
	return err;
}

1008 1009
static void destroy_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
		       struct mlx5_ib_qp_base *base, struct ib_udata *udata)
1010
{
1011 1012
	struct mlx5_ib_ucontext *context = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
1013

1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
	if (udata) {
		/* User QP */
		mlx5_ib_db_unmap_user(context, &qp->db);
		ib_umem_release(base->ubuffer.umem);

		/*
		 * Free only the BFREGs which are handled by the kernel.
		 * BFREGs of UARs allocated dynamically are handled by user.
		 */
		if (qp->bfregn != MLX5_IB_INVALID_BFREG)
			mlx5_ib_free_bfreg(dev, &context->bfregi, qp->bfregn);
		return;
	}
1027

1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
	/* Kernel QP */
	kvfree(qp->sq.wqe_head);
	kvfree(qp->sq.w_list);
	kvfree(qp->sq.wrid);
	kvfree(qp->sq.wr_data);
	kvfree(qp->rq.wrid);
	if (qp->db.db)
		mlx5_db_free(dev->mdev, &qp->db);
	if (qp->buf.frags)
		mlx5_frag_buf_free(dev->mdev, &qp->buf);
1038 1039
}

1040 1041 1042 1043
static int _create_kernel_qp(struct mlx5_ib_dev *dev,
			     struct ib_qp_init_attr *init_attr,
			     struct mlx5_ib_qp *qp, u32 **in, int *inlen,
			     struct mlx5_ib_qp_base *base)
1044 1045
{
	int uar_index;
1046
	void *qpc;
1047 1048 1049
	int err;

	if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
1050
		qp->bf.bfreg = &dev->fp_bfreg;
1051
	else if (qp->flags & MLX5_IB_QP_CREATE_WC_TEST)
1052
		qp->bf.bfreg = &dev->wc_bfreg;
1053 1054
	else
		qp->bf.bfreg = &dev->bfreg;
1055

1056 1057 1058 1059
	/* We need to divide by two since each register is comprised of
	 * two buffers of identical size, namely odd and even
	 */
	qp->bf.buf_size = (1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size)) / 2;
1060
	uar_index = qp->bf.bfreg->index;
1061 1062 1063 1064

	err = calc_sq_size(dev, init_attr, qp);
	if (err < 0) {
		mlx5_ib_dbg(dev, "err %d\n", err);
1065
		return err;
1066 1067 1068 1069
	}

	qp->rq.offset = 0;
	qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
1070
	base->ubuffer.buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
1071

1072 1073
	err = mlx5_frag_buf_alloc_node(dev->mdev, base->ubuffer.buf_size,
				       &qp->buf, dev->mdev->priv.numa_node);
1074 1075
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
1076
		return err;
1077 1078
	}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094
	if (qp->rq.wqe_cnt)
		mlx5_init_fbc(qp->buf.frags, qp->rq.wqe_shift,
			      ilog2(qp->rq.wqe_cnt), &qp->rq.fbc);

	if (qp->sq.wqe_cnt) {
		int sq_strides_offset = (qp->sq.offset  & (PAGE_SIZE - 1)) /
					MLX5_SEND_WQE_BB;
		mlx5_init_fbc_offset(qp->buf.frags +
				     (qp->sq.offset / PAGE_SIZE),
				     ilog2(MLX5_SEND_WQE_BB),
				     ilog2(qp->sq.wqe_cnt),
				     sq_strides_offset, &qp->sq.fbc);

		qp->sq.cur_edge = get_sq_edge(&qp->sq, 0);
	}

1095 1096
	*inlen = MLX5_ST_SZ_BYTES(create_qp_in) +
		 MLX5_FLD_SZ_BYTES(create_qp_in, pas[0]) * qp->buf.npages;
1097
	*in = kvzalloc(*inlen, GFP_KERNEL);
1098 1099 1100 1101
	if (!*in) {
		err = -ENOMEM;
		goto err_buf;
	}
1102 1103 1104 1105 1106

	qpc = MLX5_ADDR_OF(create_qp_in, *in, qpc);
	MLX5_SET(qpc, qpc, uar_page, uar_index);
	MLX5_SET(qpc, qpc, log_page_size, qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT);

1107
	/* Set "fast registration enabled" for all kernel QPs */
1108 1109
	MLX5_SET(qpc, qpc, fre, 1);
	MLX5_SET(qpc, qpc, rlky, 1);
1110

1111
	if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
1112
		MLX5_SET(qpc, qpc, deth_sqpn, 1);
1113

1114 1115 1116
	mlx5_fill_page_frag_array(&qp->buf,
				  (__be64 *)MLX5_ADDR_OF(create_qp_in,
							 *in, pas));
1117

1118
	err = mlx5_db_alloc(dev->mdev, &qp->db);
1119 1120 1121 1122 1123
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
		goto err_free;
	}

1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	qp->sq.wrid = kvmalloc_array(qp->sq.wqe_cnt,
				     sizeof(*qp->sq.wrid), GFP_KERNEL);
	qp->sq.wr_data = kvmalloc_array(qp->sq.wqe_cnt,
					sizeof(*qp->sq.wr_data), GFP_KERNEL);
	qp->rq.wrid = kvmalloc_array(qp->rq.wqe_cnt,
				     sizeof(*qp->rq.wrid), GFP_KERNEL);
	qp->sq.w_list = kvmalloc_array(qp->sq.wqe_cnt,
				       sizeof(*qp->sq.w_list), GFP_KERNEL);
	qp->sq.wqe_head = kvmalloc_array(qp->sq.wqe_cnt,
					 sizeof(*qp->sq.wqe_head), GFP_KERNEL);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

	if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
	    !qp->sq.w_list || !qp->sq.wqe_head) {
		err = -ENOMEM;
		goto err_wrid;
	}

	return 0;

err_wrid:
1144 1145 1146 1147 1148
	kvfree(qp->sq.wqe_head);
	kvfree(qp->sq.w_list);
	kvfree(qp->sq.wrid);
	kvfree(qp->sq.wr_data);
	kvfree(qp->rq.wrid);
1149
	mlx5_db_free(dev->mdev, &qp->db);
1150 1151

err_free:
A
Al Viro 已提交
1152
	kvfree(*in);
1153 1154

err_buf:
1155
	mlx5_frag_buf_free(dev->mdev, &qp->buf);
1156 1157 1158
	return err;
}

1159
static u32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
1160
{
1161 1162
	if (attr->srq || (qp->type == IB_QPT_XRC_TGT) ||
	    (qp->type == MLX5_IB_QPT_DCI) || (qp->type == IB_QPT_XRC_INI))
1163
		return MLX5_SRQ_RQ;
1164
	else if (!qp->has_rq)
1165
		return MLX5_ZERO_LEN_RQ;
1166 1167

	return MLX5_NON_ZERO_RQ;
1168 1169
}

1170
static int create_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1171
				    struct mlx5_ib_qp *qp,
1172 1173
				    struct mlx5_ib_sq *sq, u32 tdn,
				    struct ib_pd *pd)
1174
{
1175
	u32 in[MLX5_ST_SZ_DW(create_tis_in)] = {};
1176 1177
	void *tisc = MLX5_ADDR_OF(create_tis_in, in, ctx);

1178
	MLX5_SET(create_tis_in, in, uid, to_mpd(pd)->uid);
1179
	MLX5_SET(tisc, tisc, transport_domain, tdn);
1180
	if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
1181 1182
		MLX5_SET(tisc, tisc, underlay_qpn, qp->underlay_qpn);

1183
	return mlx5_core_create_tis(dev->mdev, in, &sq->tisn);
1184 1185 1186
}

static void destroy_raw_packet_qp_tis(struct mlx5_ib_dev *dev,
1187
				      struct mlx5_ib_sq *sq, struct ib_pd *pd)
1188
{
1189
	mlx5_cmd_destroy_tis(dev->mdev, sq->tisn, to_mpd(pd)->uid);
1190 1191
}

1192
static void destroy_flow_rule_vport_sq(struct mlx5_ib_sq *sq)
1193 1194 1195
{
	if (sq->flow_rule)
		mlx5_del_flow_rules(sq->flow_rule);
1196
	sq->flow_rule = NULL;
1197 1198
}

1199
static int create_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
1200
				   struct ib_udata *udata,
1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216
				   struct mlx5_ib_sq *sq, void *qpin,
				   struct ib_pd *pd)
{
	struct mlx5_ib_ubuffer *ubuffer = &sq->ubuffer;
	__be64 *pas;
	void *in;
	void *sqc;
	void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
	void *wq;
	int inlen;
	int err;
	int page_shift = 0;
	int npages;
	int ncont = 0;
	u32 offset = 0;

1217 1218 1219
	err = mlx5_ib_umem_get(dev, udata, ubuffer->buf_addr, ubuffer->buf_size,
			       &sq->ubuffer.umem, &npages, &page_shift, &ncont,
			       &offset);
1220 1221 1222 1223
	if (err)
		return err;

	inlen = MLX5_ST_SZ_BYTES(create_sq_in) + sizeof(u64) * ncont;
1224
	in = kvzalloc(inlen, GFP_KERNEL);
1225 1226 1227 1228 1229
	if (!in) {
		err = -ENOMEM;
		goto err_umem;
	}

1230
	MLX5_SET(create_sq_in, in, uid, to_mpd(pd)->uid);
1231 1232
	sqc = MLX5_ADDR_OF(create_sq_in, in, ctx);
	MLX5_SET(sqc, sqc, flush_in_error_en, 1);
1233 1234
	if (MLX5_CAP_ETH(dev->mdev, multi_pkt_send_wqe))
		MLX5_SET(sqc, sqc, allow_multi_pkt_send_wqe, 1);
1235 1236 1237 1238 1239
	MLX5_SET(sqc, sqc, state, MLX5_SQC_STATE_RST);
	MLX5_SET(sqc, sqc, user_index, MLX5_GET(qpc, qpc, user_index));
	MLX5_SET(sqc, sqc, cqn, MLX5_GET(qpc, qpc, cqn_snd));
	MLX5_SET(sqc, sqc, tis_lst_sz, 1);
	MLX5_SET(sqc, sqc, tis_num_0, sq->tisn);
1240 1241 1242
	if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
	    MLX5_CAP_ETH(dev->mdev, swp))
		MLX5_SET(sqc, sqc, allow_swp, 1);
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256

	wq = MLX5_ADDR_OF(sqc, sqc, wq);
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
	MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
	MLX5_SET(wq, wq, uar_page, MLX5_GET(qpc, qpc, uar_page));
	MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
	MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB));
	MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_sq_size));
	MLX5_SET(wq, wq, log_wq_pg_sz,  page_shift - MLX5_ADAPTER_PAGE_SHIFT);
	MLX5_SET(wq, wq, page_offset, offset);

	pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
	mlx5_ib_populate_pas(dev, sq->ubuffer.umem, page_shift, pas, 0);

1257
	err = mlx5_core_create_sq_tracked(dev, in, inlen, &sq->base.mqp);
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275

	kvfree(in);

	if (err)
		goto err_umem;

	return 0;

err_umem:
	ib_umem_release(sq->ubuffer.umem);
	sq->ubuffer.umem = NULL;

	return err;
}

static void destroy_raw_packet_qp_sq(struct mlx5_ib_dev *dev,
				     struct mlx5_ib_sq *sq)
{
1276
	destroy_flow_rule_vport_sq(sq);
1277
	mlx5_core_destroy_sq_tracked(dev, &sq->base.mqp);
1278 1279 1280
	ib_umem_release(sq->ubuffer.umem);
}

1281
static size_t get_rq_pas_size(void *qpc)
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296
{
	u32 log_page_size = MLX5_GET(qpc, qpc, log_page_size) + 12;
	u32 log_rq_stride = MLX5_GET(qpc, qpc, log_rq_stride);
	u32 log_rq_size   = MLX5_GET(qpc, qpc, log_rq_size);
	u32 page_offset   = MLX5_GET(qpc, qpc, page_offset);
	u32 po_quanta	  = 1 << (log_page_size - 6);
	u32 rq_sz	  = 1 << (log_rq_size + 4 + log_rq_stride);
	u32 page_size	  = 1 << log_page_size;
	u32 rq_sz_po      = rq_sz + (page_offset * po_quanta);
	u32 rq_num_pas	  = (rq_sz_po + page_size - 1) / page_size;

	return rq_num_pas * sizeof(u64);
}

static int create_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
1297
				   struct mlx5_ib_rq *rq, void *qpin,
1298
				   size_t qpinlen, struct ib_pd *pd)
1299
{
1300
	struct mlx5_ib_qp *mqp = rq->base.container_mibqp;
1301 1302 1303 1304 1305 1306
	__be64 *pas;
	__be64 *qp_pas;
	void *in;
	void *rqc;
	void *wq;
	void *qpc = MLX5_ADDR_OF(create_qp_in, qpin, qpc);
1307 1308
	size_t rq_pas_size = get_rq_pas_size(qpc);
	size_t inlen;
1309
	int err;
1310 1311 1312

	if (qpinlen < rq_pas_size + MLX5_BYTE_OFF(create_qp_in, pas))
		return -EINVAL;
1313 1314

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) + rq_pas_size;
1315
	in = kvzalloc(inlen, GFP_KERNEL);
1316 1317 1318
	if (!in)
		return -ENOMEM;

1319
	MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
1320
	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
1321 1322
	if (!(rq->flags & MLX5_IB_RQ_CVLAN_STRIPPING))
		MLX5_SET(rqc, rqc, vsd, 1);
1323 1324 1325 1326 1327 1328
	MLX5_SET(rqc, rqc, mem_rq_type, MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
	MLX5_SET(rqc, rqc, state, MLX5_RQC_STATE_RST);
	MLX5_SET(rqc, rqc, flush_in_error_en, 1);
	MLX5_SET(rqc, rqc, user_index, MLX5_GET(qpc, qpc, user_index));
	MLX5_SET(rqc, rqc, cqn, MLX5_GET(qpc, qpc, cqn_rcv));

1329
	if (mqp->flags & IB_QP_CREATE_SCATTER_FCS)
1330 1331
		MLX5_SET(rqc, rqc, scatter_fcs, 1);

1332 1333
	wq = MLX5_ADDR_OF(rqc, rqc, wq);
	MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC);
1334 1335
	if (rq->flags & MLX5_IB_RQ_PCI_WRITE_END_PADDING)
		MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	MLX5_SET(wq, wq, page_offset, MLX5_GET(qpc, qpc, page_offset));
	MLX5_SET(wq, wq, pd, MLX5_GET(qpc, qpc, pd));
	MLX5_SET64(wq, wq, dbr_addr, MLX5_GET64(qpc, qpc, dbr_addr));
	MLX5_SET(wq, wq, log_wq_stride, MLX5_GET(qpc, qpc, log_rq_stride) + 4);
	MLX5_SET(wq, wq, log_wq_pg_sz, MLX5_GET(qpc, qpc, log_page_size));
	MLX5_SET(wq, wq, log_wq_sz, MLX5_GET(qpc, qpc, log_rq_size));

	pas = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
	qp_pas = (__be64 *)MLX5_ADDR_OF(create_qp_in, qpin, pas);
	memcpy(pas, qp_pas, rq_pas_size);

1347
	err = mlx5_core_create_rq_tracked(dev, in, inlen, &rq->base.mqp);
1348 1349 1350 1351 1352 1353 1354 1355 1356

	kvfree(in);

	return err;
}

static void destroy_raw_packet_qp_rq(struct mlx5_ib_dev *dev,
				     struct mlx5_ib_rq *rq)
{
1357
	mlx5_core_destroy_rq_tracked(dev, &rq->base.mqp);
1358 1359
}

1360 1361
static void destroy_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
				      struct mlx5_ib_rq *rq,
1362 1363
				      u32 qp_flags_en,
				      struct ib_pd *pd)
1364 1365 1366 1367
{
	if (qp_flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
			   MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
		mlx5_ib_disable_lb(dev, false, true);
1368
	mlx5_cmd_destroy_tir(dev->mdev, rq->tirn, to_mpd(pd)->uid);
1369 1370
}

1371
static int create_raw_packet_qp_tir(struct mlx5_ib_dev *dev,
1372
				    struct mlx5_ib_rq *rq, u32 tdn,
1373 1374
				    u32 *qp_flags_en, struct ib_pd *pd,
				    u32 *out)
1375
{
1376
	u8 lb_flag = 0;
1377 1378 1379 1380 1381 1382
	u32 *in;
	void *tirc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1383
	in = kvzalloc(inlen, GFP_KERNEL);
1384 1385 1386
	if (!in)
		return -ENOMEM;

1387
	MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
1388 1389 1390 1391
	tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
	MLX5_SET(tirc, tirc, disp_type, MLX5_TIRC_DISP_TYPE_DIRECT);
	MLX5_SET(tirc, tirc, inline_rqn, rq->base.mqp.qpn);
	MLX5_SET(tirc, tirc, transport_domain, tdn);
1392
	if (*qp_flags_en & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
1393
		MLX5_SET(tirc, tirc, tunneled_offload_en, 1);
1394

1395 1396 1397 1398 1399 1400
	if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
		lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;

	if (*qp_flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
		lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;

1401
	if (dev->is_rep) {
1402 1403 1404 1405 1406
		lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;
		*qp_flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;
	}

	MLX5_SET(tirc, tirc, self_lb_block, lb_flag);
1407 1408
	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
	err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out);
1409
	rq->tirn = MLX5_GET(create_tir_out, out, tirn);
1410 1411 1412 1413
	if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
		err = mlx5_ib_enable_lb(dev, false, true);

		if (err)
1414
			destroy_raw_packet_qp_tir(dev, rq, 0, pd);
1415
	}
1416 1417 1418 1419 1420 1421
	kvfree(in);

	return err;
}

static int create_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
1422
				u32 *in, size_t inlen,
1423 1424 1425
				struct ib_pd *pd,
				struct ib_udata *udata,
				struct mlx5_ib_create_qp_resp *resp)
1426 1427 1428 1429
{
	struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
	struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
	struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
1430 1431
	struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
1432 1433
	int err;
	u32 tdn = mucontext->tdn;
1434
	u16 uid = to_mpd(pd)->uid;
1435
	u32 out[MLX5_ST_SZ_DW(create_tir_out)] = {};
1436

1437 1438
	if (!qp->sq.wqe_cnt && !qp->rq.wqe_cnt)
		return -EINVAL;
1439
	if (qp->sq.wqe_cnt) {
1440
		err = create_raw_packet_qp_tis(dev, qp, sq, tdn, pd);
1441 1442 1443
		if (err)
			return err;

1444
		err = create_raw_packet_qp_sq(dev, udata, sq, in, pd);
1445 1446 1447
		if (err)
			goto err_destroy_tis;

1448 1449 1450 1451 1452 1453 1454
		if (uid) {
			resp->tisn = sq->tisn;
			resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TISN;
			resp->sqn = sq->base.mqp.qpn;
			resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_SQN;
		}

1455
		sq->base.container_mibqp = qp;
1456
		sq->base.mqp.event = mlx5_ib_qp_event;
1457 1458 1459
	}

	if (qp->rq.wqe_cnt) {
1460 1461
		rq->base.container_mibqp = qp;

1462
		if (qp->flags & IB_QP_CREATE_CVLAN_STRIPPING)
1463
			rq->flags |= MLX5_IB_RQ_CVLAN_STRIPPING;
1464
		if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING)
1465
			rq->flags |= MLX5_IB_RQ_PCI_WRITE_END_PADDING;
1466
		err = create_raw_packet_qp_rq(dev, rq, in, inlen, pd);
1467 1468 1469
		if (err)
			goto err_destroy_sq;

1470 1471
		err = create_raw_packet_qp_tir(dev, rq, tdn, &qp->flags_en, pd,
					       out);
1472 1473
		if (err)
			goto err_destroy_rq;
1474 1475 1476 1477 1478 1479

		if (uid) {
			resp->rqn = rq->base.mqp.qpn;
			resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_RQN;
			resp->tirn = rq->tirn;
			resp->comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
1480 1481
			if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) ||
			    MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) {
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
				resp->tir_icm_addr = MLX5_GET(
					create_tir_out, out, icm_address_31_0);
				resp->tir_icm_addr |=
					(u64)MLX5_GET(create_tir_out, out,
						      icm_address_39_32)
					<< 32;
				resp->tir_icm_addr |=
					(u64)MLX5_GET(create_tir_out, out,
						      icm_address_63_40)
					<< 40;
				resp->comp_mask |=
					MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR;
			}
1495
		}
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
	}

	qp->trans_qp.base.mqp.qpn = qp->sq.wqe_cnt ? sq->base.mqp.qpn :
						     rq->base.mqp.qpn;
	return 0;

err_destroy_rq:
	destroy_raw_packet_qp_rq(dev, rq);
err_destroy_sq:
	if (!qp->sq.wqe_cnt)
		return err;
	destroy_raw_packet_qp_sq(dev, sq);
err_destroy_tis:
1509
	destroy_raw_packet_qp_tis(dev, sq, pd);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521

	return err;
}

static void destroy_raw_packet_qp(struct mlx5_ib_dev *dev,
				  struct mlx5_ib_qp *qp)
{
	struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
	struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
	struct mlx5_ib_rq *rq = &raw_packet_qp->rq;

	if (qp->rq.wqe_cnt) {
1522
		destroy_raw_packet_qp_tir(dev, rq, qp->flags_en, qp->ibqp.pd);
1523 1524 1525 1526 1527
		destroy_raw_packet_qp_rq(dev, rq);
	}

	if (qp->sq.wqe_cnt) {
		destroy_raw_packet_qp_sq(dev, sq);
1528
		destroy_raw_packet_qp_tis(dev, sq, qp->ibqp.pd);
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
	}
}

static void raw_packet_qp_copy_info(struct mlx5_ib_qp *qp,
				    struct mlx5_ib_raw_packet_qp *raw_packet_qp)
{
	struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
	struct mlx5_ib_rq *rq = &raw_packet_qp->rq;

	sq->sq = &qp->sq;
	rq->rq = &qp->rq;
	sq->doorbell = &qp->db;
	rq->doorbell = &qp->db;
}

Y
Yishai Hadas 已提交
1544 1545
static void destroy_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
{
1546 1547 1548
	if (qp->flags_en & (MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
			    MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC))
		mlx5_ib_disable_lb(dev, false, true);
1549 1550
	mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
			     to_mpd(qp->ibqp.pd)->uid);
Y
Yishai Hadas 已提交
1551 1552
}

1553 1554 1555
struct mlx5_create_qp_params {
	struct ib_udata *udata;
	size_t inlen;
1556
	size_t outlen;
1557
	size_t ucmd_size;
1558 1559 1560 1561
	void *ucmd;
	u8 is_rss_raw : 1;
	struct ib_qp_init_attr *attr;
	u32 uidx;
1562
	struct mlx5_ib_create_qp_resp resp;
1563 1564 1565 1566 1567
};

static int create_rss_raw_qp_tir(struct mlx5_ib_dev *dev, struct ib_pd *pd,
				 struct mlx5_ib_qp *qp,
				 struct mlx5_create_qp_params *params)
Y
Yishai Hadas 已提交
1568
{
1569 1570 1571
	struct ib_qp_init_attr *init_attr = params->attr;
	struct mlx5_ib_create_qp_rss *ucmd = params->ucmd;
	struct ib_udata *udata = params->udata;
1572 1573
	struct mlx5_ib_ucontext *mucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
Y
Yishai Hadas 已提交
1574
	int inlen;
1575
	int outlen;
Y
Yishai Hadas 已提交
1576 1577
	int err;
	u32 *in;
1578
	u32 *out;
Y
Yishai Hadas 已提交
1579 1580 1581
	void *tirc;
	void *hfso;
	u32 selected_fields = 0;
1582
	u32 outer_l4;
Y
Yishai Hadas 已提交
1583
	u32 tdn = mucontext->tdn;
1584
	u8 lb_flag = 0;
Y
Yishai Hadas 已提交
1585

1586
	if (ucmd->comp_mask) {
Y
Yishai Hadas 已提交
1587 1588 1589 1590
		mlx5_ib_dbg(dev, "invalid comp mask\n");
		return -EOPNOTSUPP;
	}

1591 1592
	if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER &&
	    !(ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)) {
1593 1594 1595 1596
		mlx5_ib_dbg(dev, "Tunnel offloads must be set for inner RSS\n");
		return -EOPNOTSUPP;
	}

1597
	if (dev->is_rep)
1598 1599
		qp->flags_en |= MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC;

1600 1601 1602 1603
	if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC)
		lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_UNICAST;

	if (qp->flags_en & MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC)
1604 1605
		lb_flag |= MLX5_TIRC_SELF_LB_BLOCK_BLOCK_MULTICAST;

Y
Yishai Hadas 已提交
1606
	inlen = MLX5_ST_SZ_BYTES(create_tir_in);
1607 1608
	outlen = MLX5_ST_SZ_BYTES(create_tir_out);
	in = kvzalloc(inlen + outlen, GFP_KERNEL);
Y
Yishai Hadas 已提交
1609 1610 1611
	if (!in)
		return -ENOMEM;

1612
	out = in + MLX5_ST_SZ_DW(create_tir_in);
1613
	MLX5_SET(create_tir_in, in, uid, to_mpd(pd)->uid);
Y
Yishai Hadas 已提交
1614 1615 1616 1617 1618 1619 1620 1621
	tirc = MLX5_ADDR_OF(create_tir_in, in, ctx);
	MLX5_SET(tirc, tirc, disp_type,
		 MLX5_TIRC_DISP_TYPE_INDIRECT);
	MLX5_SET(tirc, tirc, indirect_table,
		 init_attr->rwq_ind_tbl->ind_tbl_num);
	MLX5_SET(tirc, tirc, transport_domain, tdn);

	hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);
1622

1623
	if (ucmd->flags & MLX5_QP_FLAG_TUNNEL_OFFLOADS)
1624 1625
		MLX5_SET(tirc, tirc, tunneled_offload_en, 1);

1626 1627
	MLX5_SET(tirc, tirc, self_lb_block, lb_flag);

1628
	if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_INNER)
1629 1630 1631 1632
		hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_inner);
	else
		hfso = MLX5_ADDR_OF(tirc, tirc, rx_hash_field_selector_outer);

1633
	switch (ucmd->rx_hash_function) {
Y
Yishai Hadas 已提交
1634 1635 1636 1637 1638
	case MLX5_RX_HASH_FUNC_TOEPLITZ:
	{
		void *rss_key = MLX5_ADDR_OF(tirc, tirc, rx_hash_toeplitz_key);
		size_t len = MLX5_FLD_SZ_BYTES(tirc, rx_hash_toeplitz_key);

1639
		if (len != ucmd->rx_key_len) {
Y
Yishai Hadas 已提交
1640 1641 1642 1643 1644
			err = -EINVAL;
			goto err;
		}

		MLX5_SET(tirc, tirc, rx_hash_fn, MLX5_RX_HASH_FN_TOEPLITZ);
1645
		memcpy(rss_key, ucmd->rx_hash_key, len);
Y
Yishai Hadas 已提交
1646 1647 1648 1649 1650 1651 1652
		break;
	}
	default:
		err = -EOPNOTSUPP;
		goto err;
	}

1653
	if (!ucmd->rx_hash_fields_mask) {
Y
Yishai Hadas 已提交
1654 1655 1656 1657 1658 1659 1660
		/* special case when this TIR serves as steering entry without hashing */
		if (!init_attr->rwq_ind_tbl->log_ind_tbl_size)
			goto create_tir;
		err = -EINVAL;
		goto err;
	}

1661 1662 1663 1664
	if (((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
	     (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4)) &&
	     ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
	     (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))) {
Y
Yishai Hadas 已提交
1665 1666 1667 1668 1669
		err = -EINVAL;
		goto err;
	}

	/* If none of IPV4 & IPV6 SRC/DST was set - this bit field is ignored */
1670 1671
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4))
Y
Yishai Hadas 已提交
1672 1673
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV4);
1674 1675
	else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6) ||
		 (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
Y
Yishai Hadas 已提交
1676 1677 1678
		MLX5_SET(rx_hash_field_select, hfso, l3_prot_type,
			 MLX5_L3_PROT_TYPE_IPV6);

1679 1680 1681 1682 1683 1684 1685
	outer_l4 = ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
		    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
			   << 0 |
		   ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
		    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
			   << 1 |
		   (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI) << 2;
1686 1687 1688

	/* Check that only one l4 protocol is set */
	if (outer_l4 & (outer_l4 - 1)) {
Y
Yishai Hadas 已提交
1689 1690 1691 1692 1693
		err = -EINVAL;
		goto err;
	}

	/* If none of TCP & UDP SRC/DST was set - this bit field is ignored */
1694 1695
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP))
Y
Yishai Hadas 已提交
1696 1697
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_TCP);
1698 1699
	else if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP) ||
		 (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
Y
Yishai Hadas 已提交
1700 1701 1702
		MLX5_SET(rx_hash_field_select, hfso, l4_prot_type,
			 MLX5_L4_PROT_TYPE_UDP);

1703 1704
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV4) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_IPV6))
Y
Yishai Hadas 已提交
1705 1706
		selected_fields |= MLX5_HASH_FIELD_SEL_SRC_IP;

1707 1708
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV4) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_IPV6))
Y
Yishai Hadas 已提交
1709 1710
		selected_fields |= MLX5_HASH_FIELD_SEL_DST_IP;

1711 1712
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_TCP) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_SRC_PORT_UDP))
Y
Yishai Hadas 已提交
1713 1714
		selected_fields |= MLX5_HASH_FIELD_SEL_L4_SPORT;

1715 1716
	if ((ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_TCP) ||
	    (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_DST_PORT_UDP))
Y
Yishai Hadas 已提交
1717 1718
		selected_fields |= MLX5_HASH_FIELD_SEL_L4_DPORT;

1719
	if (ucmd->rx_hash_fields_mask & MLX5_RX_HASH_IPSEC_SPI)
1720 1721
		selected_fields |= MLX5_HASH_FIELD_SEL_IPSEC_SPI;

Y
Yishai Hadas 已提交
1722 1723 1724
	MLX5_SET(rx_hash_field_select, hfso, selected_fields, selected_fields);

create_tir:
1725 1726
	MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
	err = mlx5_cmd_exec_inout(dev->mdev, create_tir, in, out);
Y
Yishai Hadas 已提交
1727

1728
	qp->rss_qp.tirn = MLX5_GET(create_tir_out, out, tirn);
1729 1730 1731 1732
	if (!err && MLX5_GET(tirc, tirc, self_lb_block)) {
		err = mlx5_ib_enable_lb(dev, false, true);

		if (err)
1733 1734
			mlx5_cmd_destroy_tir(dev->mdev, qp->rss_qp.tirn,
					     to_mpd(pd)->uid);
1735 1736
	}

Y
Yishai Hadas 已提交
1737 1738 1739
	if (err)
		goto err;

1740
	if (mucontext->devx_uid) {
1741 1742
		params->resp.comp_mask |= MLX5_IB_CREATE_QP_RESP_MASK_TIRN;
		params->resp.tirn = qp->rss_qp.tirn;
1743 1744
		if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner) ||
		    MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, sw_owner_v2)) {
1745
			params->resp.tir_icm_addr =
1746
				MLX5_GET(create_tir_out, out, icm_address_31_0);
1747 1748 1749 1750 1751 1752 1753 1754 1755
			params->resp.tir_icm_addr |=
				(u64)MLX5_GET(create_tir_out, out,
					      icm_address_39_32)
				<< 32;
			params->resp.tir_icm_addr |=
				(u64)MLX5_GET(create_tir_out, out,
					      icm_address_63_40)
				<< 40;
			params->resp.comp_mask |=
1756 1757
				MLX5_IB_CREATE_QP_RESP_MASK_TIR_ICM_ADDR;
		}
1758 1759
	}

Y
Yishai Hadas 已提交
1760 1761 1762
	kvfree(in);
	/* qpn is reserved for that QP */
	qp->trans_qp.base.mqp.qpn = 0;
1763
	qp->is_rss = true;
Y
Yishai Hadas 已提交
1764 1765 1766 1767 1768 1769 1770
	return 0;

err:
	kvfree(in);
	return err;
}

1771
static void configure_requester_scat_cqe(struct mlx5_ib_dev *dev,
1772
					 struct mlx5_ib_qp *qp,
1773 1774 1775 1776
					 struct ib_qp_init_attr *init_attr,
					 void *qpc)
{
	int scqe_sz;
1777
	bool allow_scat_cqe = false;
1778

1779
	allow_scat_cqe = qp->flags_en & MLX5_QP_FLAG_ALLOW_SCATTER_CQE;
1780 1781

	if (!allow_scat_cqe && init_attr->sq_sig_type != IB_SIGNAL_ALL_WR)
1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
		return;

	scqe_sz = mlx5_ib_get_cqe_size(init_attr->send_cq);
	if (scqe_sz == 128) {
		MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA64_CQE);
		return;
	}

	if (init_attr->qp_type != MLX5_IB_QPT_DCI ||
	    MLX5_CAP_GEN(dev->mdev, dc_req_scat_data_cqe))
		MLX5_SET(qpc, qpc, cs_req, MLX5_REQ_SCAT_DATA32_CQE);
}

1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
static int atomic_size_to_mode(int size_mask)
{
	/* driver does not support atomic_size > 256B
	 * and does not know how to translate bigger sizes
	 */
	int supported_size_mask = size_mask & 0x1ff;
	int log_max_size;

	if (!supported_size_mask)
		return -EOPNOTSUPP;

	log_max_size = __fls(supported_size_mask);

	if (log_max_size > 3)
		return log_max_size;

	return MLX5_ATOMIC_MODE_8B;
}

static int get_atomic_mode(struct mlx5_ib_dev *dev,
			   enum ib_qp_type qp_type)
{
	u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
	u8 atomic = MLX5_CAP_GEN(dev->mdev, atomic);
	int atomic_mode = -EOPNOTSUPP;
	int atomic_size_mask;

	if (!atomic)
		return -EOPNOTSUPP;

	if (qp_type == MLX5_IB_QPT_DCT)
		atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
	else
		atomic_size_mask = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);

	if ((atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP) ||
	    (atomic_operations & MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD))
		atomic_mode = atomic_size_to_mode(atomic_size_mask);

	if (atomic_mode <= 0 &&
	    (atomic_operations & MLX5_ATOMIC_OPS_CMP_SWAP &&
	     atomic_operations & MLX5_ATOMIC_OPS_FETCH_ADD))
		atomic_mode = MLX5_ATOMIC_MODE_IB_COMP;

	return atomic_mode;
}

1842 1843
static int create_xrc_tgt_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
			     struct mlx5_create_qp_params *params)
1844
{
1845
	struct mlx5_ib_create_qp *ucmd = params->ucmd;
1846 1847
	struct ib_qp_init_attr *attr = params->attr;
	u32 uidx = params->uidx;
1848
	struct mlx5_ib_resources *devr = &dev->devr;
1849
	u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
	int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
	struct mlx5_core_dev *mdev = dev->mdev;
	struct mlx5_ib_qp_base *base;
	unsigned long flags;
	void *qpc;
	u32 *in;
	int err;

	if (attr->sq_sig_type == IB_SIGNAL_ALL_WR)
		qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;

	in = kvzalloc(inlen, GFP_KERNEL);
	if (!in)
		return -ENOMEM;

1865
	if (MLX5_CAP_GEN(mdev, ece_support) && ucmd)
1866
		MLX5_SET(create_qp_in, in, ece, ucmd->ece_options);
1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);

	MLX5_SET(qpc, qpc, st, MLX5_QP_ST_XRC);
	MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
	MLX5_SET(qpc, qpc, pd, to_mpd(devr->p0)->pdn);

	if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
		MLX5_SET(qpc, qpc, block_lb_mc, 1);
	if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
		MLX5_SET(qpc, qpc, cd_master, 1);
	if (qp->flags & IB_QP_CREATE_MANAGED_SEND)
		MLX5_SET(qpc, qpc, cd_slave_send, 1);
	if (qp->flags & IB_QP_CREATE_MANAGED_RECV)
		MLX5_SET(qpc, qpc, cd_slave_receive, 1);

	MLX5_SET(qpc, qpc, rq_type, MLX5_SRQ_RQ);
	MLX5_SET(qpc, qpc, no_sq, 1);
	MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
	MLX5_SET(qpc, qpc, cqn_snd, to_mcq(devr->c0)->mcq.cqn);
	MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
	MLX5_SET(qpc, qpc, xrcd, to_mxrcd(attr->xrcd)->xrcdn);
	MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);

	/* 0xffffff means we ask to work with cqe version 0 */
	if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
		MLX5_SET(qpc, qpc, user_index, uidx);

	if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING) {
		MLX5_SET(qpc, qpc, end_padding_mode,
			 MLX5_WQ_END_PAD_MODE_ALIGN);
		/* Special case to clean flag */
		qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING;
	}

	base = &qp->trans_qp.base;
1902
	err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
1903
	kvfree(in);
1904
	if (err)
1905 1906 1907 1908
		return err;

	base->container_mibqp = qp;
	base->mqp.event = mlx5_ib_qp_event;
1909 1910
	if (MLX5_CAP_GEN(mdev, ece_support))
		params->resp.ece_options = MLX5_GET(create_qp_out, out, ece);
1911 1912 1913 1914 1915

	spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
	list_add_tail(&qp->qps_list, &dev->qp_list);
	spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);

1916
	qp->trans_qp.xrcdn = to_mxrcd(attr->xrcd)->xrcdn;
1917 1918 1919
	return 0;
}

1920
static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
1921 1922
			  struct mlx5_ib_qp *qp,
			  struct mlx5_create_qp_params *params)
1923
{
1924 1925
	struct ib_qp_init_attr *init_attr = params->attr;
	struct mlx5_ib_create_qp *ucmd = params->ucmd;
1926
	u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
1927 1928
	struct ib_udata *udata = params->udata;
	u32 uidx = params->uidx;
1929
	struct mlx5_ib_resources *devr = &dev->devr;
1930
	int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
1931
	struct mlx5_core_dev *mdev = dev->mdev;
1932 1933 1934
	struct mlx5_ib_cq *send_cq;
	struct mlx5_ib_cq *recv_cq;
	unsigned long flags;
1935
	struct mlx5_ib_qp_base *base;
1936
	int mlx5_st;
1937
	void *qpc;
1938 1939
	u32 *in;
	int err;
1940 1941 1942 1943

	spin_lock_init(&qp->sq.lock);
	spin_lock_init(&qp->rq.lock);

1944
	mlx5_st = to_mlx5_st(qp->type);
1945 1946 1947
	if (mlx5_st < 0)
		return -EINVAL;

1948 1949 1950
	if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
		qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;

1951 1952 1953
	if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
		qp->underlay_qpn = init_attr->source_qpn;

1954
	base = (init_attr->qp_type == IB_QPT_RAW_PACKET ||
1955
		qp->flags & IB_QP_CREATE_SOURCE_QPN) ?
1956 1957 1958
	       &qp->raw_packet_qp.rq.base :
	       &qp->trans_qp.base;

1959
	qp->has_rq = qp_has_rq(init_attr);
1960
	err = set_rq_size(dev, &init_attr->cap, qp->has_rq, qp, ucmd);
1961 1962 1963 1964 1965
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
		return err;
	}

1966 1967 1968
	if (ucmd->rq_wqe_shift != qp->rq.wqe_shift ||
	    ucmd->rq_wqe_count != qp->rq.wqe_cnt)
		return -EINVAL;
1969

1970 1971
	if (ucmd->sq_wqe_count > (1 << MLX5_CAP_GEN(mdev, log_max_qp_sz)))
		return -EINVAL;
1972

1973 1974
	err = _create_user_qp(dev, pd, qp, udata, init_attr, &in, &params->resp,
			      &inlen, base, ucmd);
1975 1976
	if (err)
		return err;
1977 1978 1979 1980

	if (is_sqp(init_attr->qp_type))
		qp->port = init_attr->port_num;

1981 1982
	if (MLX5_CAP_GEN(mdev, ece_support))
		MLX5_SET(create_qp_in, in, ece, ucmd->ece_options);
1983 1984
	qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);

1985
	MLX5_SET(qpc, qpc, st, mlx5_st);
1986
	MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
1987
	MLX5_SET(qpc, qpc, pd, to_mpd(pd)->pdn);
1988

1989
	if (qp->flags_en & MLX5_QP_FLAG_SIGNATURE)
1990
		MLX5_SET(qpc, qpc, wq_signature, 1);
1991

1992
	if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
1993
		MLX5_SET(qpc, qpc, block_lb_mc, 1);
1994

1995
	if (qp->flags & IB_QP_CREATE_CROSS_CHANNEL)
1996
		MLX5_SET(qpc, qpc, cd_master, 1);
1997
	if (qp->flags & IB_QP_CREATE_MANAGED_SEND)
1998
		MLX5_SET(qpc, qpc, cd_slave_send, 1);
1999
	if (qp->flags & IB_QP_CREATE_MANAGED_RECV)
2000
		MLX5_SET(qpc, qpc, cd_slave_receive, 1);
2001
	if (qp->flags_en & MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE)
2002
		MLX5_SET(qpc, qpc, req_e2e_credit_mode, 1);
2003 2004 2005
	if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) &&
	    (init_attr->qp_type == IB_QPT_RC ||
	     init_attr->qp_type == IB_QPT_UC)) {
2006
		int rcqe_sz = mlx5_ib_get_cqe_size(init_attr->recv_cq);
2007 2008 2009 2010 2011

		MLX5_SET(qpc, qpc, cs_res,
			 rcqe_sz == 128 ? MLX5_RES_SCAT_DATA64_CQE :
					  MLX5_RES_SCAT_DATA32_CQE);
	}
2012
	if ((qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) &&
2013
	    (qp->type == MLX5_IB_QPT_DCI || qp->type == IB_QPT_RC))
2014
		configure_requester_scat_cqe(dev, qp, init_attr, qpc);
2015 2016

	if (qp->rq.wqe_cnt) {
2017 2018
		MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
		MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
2019 2020
	}

2021
	MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, init_attr));
2022

A
Artemy Kovalyov 已提交
2023
	if (qp->sq.wqe_cnt) {
2024
		MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
A
Artemy Kovalyov 已提交
2025
	} else {
2026
		MLX5_SET(qpc, qpc, no_sq, 1);
A
Artemy Kovalyov 已提交
2027 2028 2029 2030 2031
		if (init_attr->srq &&
		    init_attr->srq->srq_type == IB_SRQT_TM)
			MLX5_SET(qpc, qpc, offload_type,
				 MLX5_QPC_OFFLOAD_TYPE_RNDV);
	}
2032 2033 2034 2035

	/* Set default resources */
	switch (init_attr->qp_type) {
	case IB_QPT_XRC_INI:
2036
		MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(devr->c0)->mcq.cqn);
2037
		MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
2038
		MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s0)->msrq.srqn);
2039 2040 2041
		break;
	default:
		if (init_attr->srq) {
2042
			MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0);
2043
			MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(init_attr->srq)->msrq.srqn);
2044
		} else {
2045
			MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
2046
			MLX5_SET(qpc, qpc, srqn_rmpn_xrqn, to_msrq(devr->s1)->msrq.srqn);
2047 2048 2049 2050
		}
	}

	if (init_attr->send_cq)
2051
		MLX5_SET(qpc, qpc, cqn_snd, to_mcq(init_attr->send_cq)->mcq.cqn);
2052 2053

	if (init_attr->recv_cq)
2054
		MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(init_attr->recv_cq)->mcq.cqn);
2055

2056
	MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
2057

2058 2059
	/* 0xffffff means we ask to work with cqe version 0 */
	if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
2060
		MLX5_SET(qpc, qpc, user_index, uidx);
2061

2062 2063 2064 2065 2066 2067
	if (qp->flags & IB_QP_CREATE_PCI_WRITE_END_PADDING &&
	    init_attr->qp_type != IB_QPT_RAW_PACKET) {
		MLX5_SET(qpc, qpc, end_padding_mode,
			 MLX5_WQ_END_PAD_MODE_ALIGN);
		/* Special case to clean flag */
		qp->flags &= ~IB_QP_CREATE_PCI_WRITE_END_PADDING;
2068 2069
	}

2070
	if (init_attr->qp_type == IB_QPT_RAW_PACKET ||
2071
	    qp->flags & IB_QP_CREATE_SOURCE_QPN) {
2072
		qp->raw_packet_qp.sq.ubuffer.buf_addr = ucmd->sq_buf_addr;
2073
		raw_packet_qp_copy_info(qp, &qp->raw_packet_qp);
2074
		err = create_raw_packet_qp(dev, qp, in, inlen, pd, udata,
2075
					   &params->resp);
2076
	} else
2077
		err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
2078

A
Al Viro 已提交
2079
	kvfree(in);
2080 2081
	if (err)
		goto err_create;
2082

2083 2084
	base->container_mibqp = qp;
	base->mqp.event = mlx5_ib_qp_event;
2085 2086
	if (MLX5_CAP_GEN(mdev, ece_support))
		params->resp.ece_options = MLX5_GET(create_qp_out, out, ece);
2087

2088
	get_cqs(qp->type, init_attr->send_cq, init_attr->recv_cq,
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
		&send_cq, &recv_cq);
	spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
	mlx5_ib_lock_cqs(send_cq, recv_cq);
	/* Maintain device to QPs access, needed for further handling via reset
	 * flow
	 */
	list_add_tail(&qp->qps_list, &dev->qp_list);
	/* Maintain CQ to QPs access, needed for further handling via reset flow
	 */
	if (send_cq)
		list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
	if (recv_cq)
		list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
	mlx5_ib_unlock_cqs(send_cq, recv_cq);
	spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);

2105 2106 2107
	return 0;

err_create:
2108
	destroy_qp(dev, qp, base, udata);
2109 2110 2111
	return err;
}

2112
static int create_kernel_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
2113 2114
			    struct mlx5_ib_qp *qp,
			    struct mlx5_create_qp_params *params)
2115
{
2116 2117
	struct ib_qp_init_attr *attr = params->attr;
	u32 uidx = params->uidx;
2118
	struct mlx5_ib_resources *devr = &dev->devr;
2119
	u32 out[MLX5_ST_SZ_DW(create_qp_out)] = {};
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	int inlen = MLX5_ST_SZ_BYTES(create_qp_in);
	struct mlx5_core_dev *mdev = dev->mdev;
	struct mlx5_ib_cq *send_cq;
	struct mlx5_ib_cq *recv_cq;
	unsigned long flags;
	struct mlx5_ib_qp_base *base;
	int mlx5_st;
	void *qpc;
	u32 *in;
	int err;

	spin_lock_init(&qp->sq.lock);
	spin_lock_init(&qp->rq.lock);

	mlx5_st = to_mlx5_st(qp->type);
	if (mlx5_st < 0)
		return -EINVAL;

	if (attr->sq_sig_type == IB_SIGNAL_ALL_WR)
		qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;

	base = &qp->trans_qp.base;

	qp->has_rq = qp_has_rq(attr);
	err = set_rq_size(dev, &attr->cap, qp->has_rq, qp, NULL);
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
		return err;
	}

	err = _create_kernel_qp(dev, attr, qp, &in, &inlen, base);
	if (err)
		return err;

	if (is_sqp(attr->qp_type))
		qp->port = attr->port_num;

	qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);

	MLX5_SET(qpc, qpc, st, mlx5_st);
	MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);

	if (attr->qp_type != MLX5_IB_QPT_REG_UMR)
		MLX5_SET(qpc, qpc, pd, to_mpd(pd ? pd : devr->p0)->pdn);
	else
		MLX5_SET(qpc, qpc, latency_sensitive, 1);


	if (qp->flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
		MLX5_SET(qpc, qpc, block_lb_mc, 1);

	if (qp->rq.wqe_cnt) {
		MLX5_SET(qpc, qpc, log_rq_stride, qp->rq.wqe_shift - 4);
		MLX5_SET(qpc, qpc, log_rq_size, ilog2(qp->rq.wqe_cnt));
	}

	MLX5_SET(qpc, qpc, rq_type, get_rx_type(qp, attr));

	if (qp->sq.wqe_cnt)
		MLX5_SET(qpc, qpc, log_sq_size, ilog2(qp->sq.wqe_cnt));
	else
		MLX5_SET(qpc, qpc, no_sq, 1);

	if (attr->srq) {
2184
		MLX5_SET(qpc, qpc, xrcd, devr->xrcdn0);
2185 2186 2187
		MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
			 to_msrq(attr->srq)->msrq.srqn);
	} else {
2188
		MLX5_SET(qpc, qpc, xrcd, devr->xrcdn1);
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208
		MLX5_SET(qpc, qpc, srqn_rmpn_xrqn,
			 to_msrq(devr->s1)->msrq.srqn);
	}

	if (attr->send_cq)
		MLX5_SET(qpc, qpc, cqn_snd, to_mcq(attr->send_cq)->mcq.cqn);

	if (attr->recv_cq)
		MLX5_SET(qpc, qpc, cqn_rcv, to_mcq(attr->recv_cq)->mcq.cqn);

	MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);

	/* 0xffffff means we ask to work with cqe version 0 */
	if (MLX5_CAP_GEN(mdev, cqe_version) == MLX5_CQE_VERSION_V1)
		MLX5_SET(qpc, qpc, user_index, uidx);

	/* we use IB_QP_CREATE_IPOIB_UD_LSO to indicates ipoib qp */
	if (qp->flags & IB_QP_CREATE_IPOIB_UD_LSO)
		MLX5_SET(qpc, qpc, ulp_stateless_offload_mode, 1);

2209
	err = mlx5_qpc_create_qp(dev, &base->mqp, in, inlen, out);
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236
	kvfree(in);
	if (err)
		goto err_create;

	base->container_mibqp = qp;
	base->mqp.event = mlx5_ib_qp_event;

	get_cqs(qp->type, attr->send_cq, attr->recv_cq,
		&send_cq, &recv_cq);
	spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
	mlx5_ib_lock_cqs(send_cq, recv_cq);
	/* Maintain device to QPs access, needed for further handling via reset
	 * flow
	 */
	list_add_tail(&qp->qps_list, &dev->qp_list);
	/* Maintain CQ to QPs access, needed for further handling via reset flow
	 */
	if (send_cq)
		list_add_tail(&qp->cq_send_list, &send_cq->list_send_qp);
	if (recv_cq)
		list_add_tail(&qp->cq_recv_list, &recv_cq->list_recv_qp);
	mlx5_ib_unlock_cqs(send_cq, recv_cq);
	spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);

	return 0;

err_create:
2237
	destroy_qp(dev, qp, base, NULL);
2238 2239 2240
	return err;
}

2241 2242 2243 2244 2245 2246
static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
	__acquires(&send_cq->lock) __acquires(&recv_cq->lock)
{
	if (send_cq) {
		if (recv_cq) {
			if (send_cq->mcq.cqn < recv_cq->mcq.cqn)  {
2247
				spin_lock(&send_cq->lock);
2248 2249 2250
				spin_lock_nested(&recv_cq->lock,
						 SINGLE_DEPTH_NESTING);
			} else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
2251
				spin_lock(&send_cq->lock);
2252 2253
				__acquire(&recv_cq->lock);
			} else {
2254
				spin_lock(&recv_cq->lock);
2255 2256 2257 2258
				spin_lock_nested(&send_cq->lock,
						 SINGLE_DEPTH_NESTING);
			}
		} else {
2259
			spin_lock(&send_cq->lock);
E
Eli Cohen 已提交
2260
			__acquire(&recv_cq->lock);
2261 2262
		}
	} else if (recv_cq) {
2263
		spin_lock(&recv_cq->lock);
E
Eli Cohen 已提交
2264 2265 2266 2267
		__acquire(&send_cq->lock);
	} else {
		__acquire(&send_cq->lock);
		__acquire(&recv_cq->lock);
2268 2269 2270 2271 2272 2273 2274 2275 2276 2277
	}
}

static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
	__releases(&send_cq->lock) __releases(&recv_cq->lock)
{
	if (send_cq) {
		if (recv_cq) {
			if (send_cq->mcq.cqn < recv_cq->mcq.cqn)  {
				spin_unlock(&recv_cq->lock);
2278
				spin_unlock(&send_cq->lock);
2279 2280
			} else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
				__release(&recv_cq->lock);
2281
				spin_unlock(&send_cq->lock);
2282 2283
			} else {
				spin_unlock(&send_cq->lock);
2284
				spin_unlock(&recv_cq->lock);
2285 2286
			}
		} else {
E
Eli Cohen 已提交
2287
			__release(&recv_cq->lock);
2288
			spin_unlock(&send_cq->lock);
2289 2290
		}
	} else if (recv_cq) {
E
Eli Cohen 已提交
2291
		__release(&send_cq->lock);
2292
		spin_unlock(&recv_cq->lock);
E
Eli Cohen 已提交
2293 2294 2295
	} else {
		__release(&recv_cq->lock);
		__release(&send_cq->lock);
2296 2297 2298
	}
}

2299 2300
static void get_cqs(enum ib_qp_type qp_type,
		    struct ib_cq *ib_send_cq, struct ib_cq *ib_recv_cq,
2301 2302
		    struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
{
2303
	switch (qp_type) {
2304 2305 2306 2307 2308 2309
	case IB_QPT_XRC_TGT:
		*send_cq = NULL;
		*recv_cq = NULL;
		break;
	case MLX5_IB_QPT_REG_UMR:
	case IB_QPT_XRC_INI:
2310
		*send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
2311 2312 2313 2314
		*recv_cq = NULL;
		break;

	case IB_QPT_SMI:
H
Haggai Eran 已提交
2315
	case MLX5_IB_QPT_HW_GSI:
2316 2317 2318
	case IB_QPT_RC:
	case IB_QPT_UC:
	case IB_QPT_UD:
2319
	case IB_QPT_RAW_PACKET:
2320 2321
		*send_cq = ib_send_cq ? to_mcq(ib_send_cq) : NULL;
		*recv_cq = ib_recv_cq ? to_mcq(ib_recv_cq) : NULL;
2322 2323 2324 2325 2326 2327 2328 2329
		break;
	default:
		*send_cq = NULL;
		*recv_cq = NULL;
		break;
	}
}

2330
static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
A
Aviv Heller 已提交
2331 2332
				const struct mlx5_modify_raw_qp_param *raw_qp_param,
				u8 lag_tx_affinity);
2333

2334 2335
static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
			      struct ib_udata *udata)
2336 2337
{
	struct mlx5_ib_cq *send_cq, *recv_cq;
2338
	struct mlx5_ib_qp_base *base;
2339
	unsigned long flags;
2340 2341
	int err;

2342
	if (qp->is_rss) {
Y
Yishai Hadas 已提交
2343 2344 2345 2346
		destroy_rss_raw_qp_tir(dev, qp);
		return;
	}

2347
	base = (qp->type == IB_QPT_RAW_PACKET ||
2348
		qp->flags & IB_QP_CREATE_SOURCE_QPN) ?
2349 2350
		       &qp->raw_packet_qp.rq.base :
		       &qp->trans_qp.base;
2351

2352
	if (qp->state != IB_QPS_RESET) {
2353
		if (qp->type != IB_QPT_RAW_PACKET &&
2354
		    !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) {
2355
			err = mlx5_core_qp_modify(dev, MLX5_CMD_OP_2RST_QP, 0,
2356
						  NULL, &base->mqp, NULL);
2357
		} else {
2358 2359 2360 2361
			struct mlx5_modify_raw_qp_param raw_qp_param = {
				.operation = MLX5_CMD_OP_2RST_QP
			};

A
Aviv Heller 已提交
2362
			err = modify_raw_packet_qp(dev, qp, &raw_qp_param, 0);
2363 2364
		}
		if (err)
2365
			mlx5_ib_warn(dev, "mlx5_ib: modify QP 0x%06x to RESET failed\n",
2366
				     base->mqp.qpn);
2367
	}
2368

2369 2370
	get_cqs(qp->type, qp->ibqp.send_cq, qp->ibqp.recv_cq, &send_cq,
		&recv_cq);
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380

	spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
	mlx5_ib_lock_cqs(send_cq, recv_cq);
	/* del from lists under both locks above to protect reset flow paths */
	list_del(&qp->qps_list);
	if (send_cq)
		list_del(&qp->cq_send_list);

	if (recv_cq)
		list_del(&qp->cq_recv_list);
2381

2382
	if (!udata) {
2383
		__mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
2384 2385
				   qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
		if (send_cq != recv_cq)
2386 2387
			__mlx5_ib_cq_clean(send_cq, base->mqp.qpn,
					   NULL);
2388
	}
2389 2390
	mlx5_ib_unlock_cqs(send_cq, recv_cq);
	spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);
2391

2392
	if (qp->type == IB_QPT_RAW_PACKET ||
2393
	    qp->flags & IB_QP_CREATE_SOURCE_QPN) {
2394 2395
		destroy_raw_packet_qp(dev, qp);
	} else {
2396
		err = mlx5_core_destroy_qp(dev, &base->mqp);
2397 2398 2399 2400
		if (err)
			mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n",
				     base->mqp.qpn);
	}
2401

2402
	destroy_qp(dev, qp, base, udata);
2403 2404
}

2405 2406
static int create_dct(struct mlx5_ib_dev *dev, struct ib_pd *pd,
		      struct mlx5_ib_qp *qp,
2407
		      struct mlx5_create_qp_params *params)
2408
{
2409 2410 2411
	struct ib_qp_init_attr *attr = params->attr;
	struct mlx5_ib_create_qp *ucmd = params->ucmd;
	u32 uidx = params->uidx;
2412 2413
	void *dctc;

M
Mark Zhang 已提交
2414 2415 2416
	if (mlx5_lag_is_active(dev->mdev) && !MLX5_CAP_GEN(dev->mdev, lag_dct))
		return -EOPNOTSUPP;

2417
	qp->dct.in = kzalloc(MLX5_ST_SZ_BYTES(create_dct_in), GFP_KERNEL);
2418
	if (!qp->dct.in)
2419
		return -ENOMEM;
2420

2421
	MLX5_SET(create_dct_in, qp->dct.in, uid, to_mpd(pd)->uid);
2422 2423 2424 2425 2426 2427
	dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
	MLX5_SET(dctc, dctc, pd, to_mpd(pd)->pdn);
	MLX5_SET(dctc, dctc, srqn_xrqn, to_msrq(attr->srq)->msrq.srqn);
	MLX5_SET(dctc, dctc, cqn, to_mcq(attr->recv_cq)->mcq.cqn);
	MLX5_SET64(dctc, dctc, dc_access_key, ucmd->access_key);
	MLX5_SET(dctc, dctc, user_index, uidx);
2428 2429
	if (MLX5_CAP_GEN(dev->mdev, ece_support))
		MLX5_SET(dctc, dctc, ece, ucmd->ece_options);
2430

2431
	if (qp->flags_en & MLX5_QP_FLAG_SCATTER_CQE) {
2432 2433 2434 2435 2436
		int rcqe_sz = mlx5_ib_get_cqe_size(attr->recv_cq);

		if (rcqe_sz == 128)
			MLX5_SET(dctc, dctc, cs_res, MLX5_RES_SCAT_DATA64_CQE);
	}
2437

2438 2439
	qp->state = IB_QPS_RESET;

2440
	return 0;
2441 2442
}

2443 2444
static int check_qp_type(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
			 enum ib_qp_type *type)
2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
{
	if (attr->qp_type == IB_QPT_DRIVER && !MLX5_CAP_GEN(dev->mdev, dct))
		goto out;

	switch (attr->qp_type) {
	case IB_QPT_XRC_TGT:
	case IB_QPT_XRC_INI:
		if (!MLX5_CAP_GEN(dev->mdev, xrc))
			goto out;
		fallthrough;
	case IB_QPT_RC:
	case IB_QPT_UC:
	case IB_QPT_SMI:
	case MLX5_IB_QPT_HW_GSI:
	case IB_QPT_DRIVER:
	case IB_QPT_GSI:
2461 2462 2463 2464 2465
		if (dev->profile == &raw_eth_profile)
			goto out;
	case IB_QPT_RAW_PACKET:
	case IB_QPT_UD:
	case MLX5_IB_QPT_REG_UMR:
2466
		break;
2467 2468
	default:
		goto out;
2469 2470
	}

2471
	*type = attr->qp_type;
2472
	return 0;
2473 2474 2475 2476

out:
	mlx5_ib_dbg(dev, "Unsupported QP type %d\n", attr->qp_type);
	return -EOPNOTSUPP;
2477 2478
}

2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
static int check_valid_flow(struct mlx5_ib_dev *dev, struct ib_pd *pd,
			    struct ib_qp_init_attr *attr,
			    struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

	if (!udata) {
		/* Kernel create_qp callers */
		if (attr->rwq_ind_tbl)
			return -EOPNOTSUPP;

		switch (attr->qp_type) {
		case IB_QPT_RAW_PACKET:
		case IB_QPT_DRIVER:
			return -EOPNOTSUPP;
		default:
			return 0;
		}
	}

	/* Userspace create_qp callers */
	if (attr->qp_type == IB_QPT_RAW_PACKET && !ucontext->cqe_version) {
		mlx5_ib_dbg(dev,
			"Raw Packet QP is only supported for CQE version > 0\n");
		return -EINVAL;
	}

	if (attr->qp_type != IB_QPT_RAW_PACKET && attr->rwq_ind_tbl) {
		mlx5_ib_dbg(dev,
			    "Wrong QP type %d for the RWQ indirect table\n",
			    attr->qp_type);
		return -EINVAL;
	}

	/*
	 * We don't need to see this warning, it means that kernel code
	 * missing ib_pd. Placed here to catch developer's mistakes.
	 */
	WARN_ONCE(!pd && attr->qp_type != IB_QPT_XRC_TGT,
		  "There is a missing PD pointer assignment\n");
	return 0;
}

2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534
static void process_vendor_flag(struct mlx5_ib_dev *dev, int *flags, int flag,
				bool cond, struct mlx5_ib_qp *qp)
{
	if (!(*flags & flag))
		return;

	if (cond) {
		qp->flags_en |= flag;
		*flags &= ~flag;
		return;
	}

2535 2536 2537
	switch (flag) {
	case MLX5_QP_FLAG_SCATTER_CQE:
	case MLX5_QP_FLAG_ALLOW_SCATTER_CQE:
2538
		/*
2539 2540 2541 2542 2543
			 * We don't return error if these flags were provided,
			 * and mlx5 doesn't have right capability.
			 */
		*flags &= ~(MLX5_QP_FLAG_SCATTER_CQE |
			    MLX5_QP_FLAG_ALLOW_SCATTER_CQE);
2544
		return;
2545 2546
	default:
		break;
2547 2548 2549 2550 2551
	}
	mlx5_ib_dbg(dev, "Vendor create QP flag 0x%X is not supported\n", flag);
}

static int process_vendor_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
2552
				void *ucmd, struct ib_qp_init_attr *attr)
2553
{
2554 2555
	struct mlx5_core_dev *mdev = dev->mdev;
	bool cond;
2556 2557 2558 2559 2560 2561
	int flags;

	if (attr->rwq_ind_tbl)
		flags = ((struct mlx5_ib_create_qp_rss *)ucmd)->flags;
	else
		flags = ((struct mlx5_ib_create_qp *)ucmd)->flags;
2562 2563

	switch (flags & (MLX5_QP_FLAG_TYPE_DCT | MLX5_QP_FLAG_TYPE_DCI)) {
2564
	case MLX5_QP_FLAG_TYPE_DCI:
2565
		qp->type = MLX5_IB_QPT_DCI;
2566 2567
		break;
	case MLX5_QP_FLAG_TYPE_DCT:
2568
		qp->type = MLX5_IB_QPT_DCT;
2569
		break;
2570 2571 2572 2573 2574 2575 2576
	default:
		if (qp->type != IB_QPT_DRIVER)
			break;
		/*
		 * It is IB_QPT_DRIVER and or no subtype or
		 * wrong subtype were provided.
		 */
2577
		return -EINVAL;
2578
	}
2579 2580 2581 2582 2583 2584 2585

	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCI, true, qp);
	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TYPE_DCT, true, qp);

	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SIGNATURE, true, qp);
	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_SCATTER_CQE,
			    MLX5_CAP_GEN(mdev, sctr_data_cqe), qp);
2586 2587
	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_ALLOW_SCATTER_CQE,
			    MLX5_CAP_GEN(mdev, sctr_data_cqe), qp);
2588

2589
	if (qp->type == IB_QPT_RAW_PACKET) {
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600
		cond = MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan) ||
		       MLX5_CAP_ETH(mdev, tunnel_stateless_gre) ||
		       MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx);
		process_vendor_flag(dev, &flags, MLX5_QP_FLAG_TUNNEL_OFFLOADS,
				    cond, qp);
		process_vendor_flag(dev, &flags,
				    MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC, true,
				    qp);
		process_vendor_flag(dev, &flags,
				    MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC, true,
				    qp);
2601 2602
	}

2603
	if (qp->type == IB_QPT_RC)
2604 2605 2606 2607
		process_vendor_flag(dev, &flags,
				    MLX5_QP_FLAG_PACKET_BASED_CREDIT_MODE,
				    MLX5_CAP_GEN(mdev, qp_packet_based), qp);

2608 2609 2610
	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_BFREG_INDEX, true, qp);
	process_vendor_flag(dev, &flags, MLX5_QP_FLAG_UAR_PAGE_INDEX, true, qp);

2611 2612 2613 2614 2615 2616 2617 2618 2619
	cond = qp->flags_en & ~(MLX5_QP_FLAG_TUNNEL_OFFLOADS |
				MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_UC |
				MLX5_QP_FLAG_TIR_ALLOW_SELF_LB_MC);
	if (attr->rwq_ind_tbl && cond) {
		mlx5_ib_dbg(dev, "RSS RAW QP has unsupported flags 0x%X\n",
			    cond);
		return -EINVAL;
	}

2620 2621 2622 2623
	if (flags)
		mlx5_ib_dbg(dev, "udata has unsupported flags 0x%X\n", flags);

	return (flags) ? -EINVAL : 0;
2624
	}
2625

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
static void process_create_flag(struct mlx5_ib_dev *dev, int *flags, int flag,
				bool cond, struct mlx5_ib_qp *qp)
{
	if (!(*flags & flag))
		return;

	if (cond) {
		qp->flags |= flag;
		*flags &= ~flag;
		return;
	}

	if (flag == MLX5_IB_QP_CREATE_WC_TEST) {
		/*
		 * Special case, if condition didn't meet, it won't be error,
		 * just different in-kernel flow.
		 */
		*flags &= ~MLX5_IB_QP_CREATE_WC_TEST;
		return;
	}
	mlx5_ib_dbg(dev, "Verbs create QP flag 0x%X is not supported\n", flag);
}

static int process_create_flags(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
				struct ib_qp_init_attr *attr)
{
2652
	enum ib_qp_type qp_type = qp->type;
2653 2654 2655 2656
	struct mlx5_core_dev *mdev = dev->mdev;
	int create_flags = attr->create_flags;
	bool cond;

2657 2658 2659 2660
	if (qp->type == IB_QPT_UD && dev->profile == &raw_eth_profile)
		if (create_flags & ~MLX5_IB_QP_CREATE_WC_TEST)
			return -EINVAL;

2661
	if (qp_type == MLX5_IB_QPT_DCT)
2662 2663 2664 2665 2666
		return (create_flags) ? -EINVAL : 0;

	if (qp_type == IB_QPT_RAW_PACKET && attr->rwq_ind_tbl)
		return (create_flags) ? -EINVAL : 0;

2667 2668 2669 2670
	process_create_flag(dev, &create_flags, IB_QP_CREATE_NETIF_QP,
			    mlx5_get_flow_namespace(dev->mdev,
						    MLX5_FLOW_NAMESPACE_BYPASS),
			    qp);
2671 2672 2673
	process_create_flag(dev, &create_flags,
			    IB_QP_CREATE_INTEGRITY_EN,
			    MLX5_CAP_GEN(mdev, sho), qp);
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
	process_create_flag(dev, &create_flags,
			    IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
			    MLX5_CAP_GEN(mdev, block_lb_mc), qp);
	process_create_flag(dev, &create_flags, IB_QP_CREATE_CROSS_CHANNEL,
			    MLX5_CAP_GEN(mdev, cd), qp);
	process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_SEND,
			    MLX5_CAP_GEN(mdev, cd), qp);
	process_create_flag(dev, &create_flags, IB_QP_CREATE_MANAGED_RECV,
			    MLX5_CAP_GEN(mdev, cd), qp);

	if (qp_type == IB_QPT_UD) {
		process_create_flag(dev, &create_flags,
				    IB_QP_CREATE_IPOIB_UD_LSO,
				    MLX5_CAP_GEN(mdev, ipoib_basic_offloads),
				    qp);
		cond = MLX5_CAP_GEN(mdev, port_type) == MLX5_CAP_PORT_TYPE_IB;
		process_create_flag(dev, &create_flags, IB_QP_CREATE_SOURCE_QPN,
				    cond, qp);
	}

	if (qp_type == IB_QPT_RAW_PACKET) {
		cond = MLX5_CAP_GEN(mdev, eth_net_offloads) &&
		       MLX5_CAP_ETH(mdev, scatter_fcs);
		process_create_flag(dev, &create_flags,
				    IB_QP_CREATE_SCATTER_FCS, cond, qp);

		cond = MLX5_CAP_GEN(mdev, eth_net_offloads) &&
		       MLX5_CAP_ETH(mdev, vlan_cap);
		process_create_flag(dev, &create_flags,
				    IB_QP_CREATE_CVLAN_STRIPPING, cond, qp);
	}

	process_create_flag(dev, &create_flags,
			    IB_QP_CREATE_PCI_WRITE_END_PADDING,
			    MLX5_CAP_GEN(mdev, end_pad), qp);

	process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_WC_TEST,
			    qp_type != MLX5_IB_QPT_REG_UMR, qp);
	process_create_flag(dev, &create_flags, MLX5_IB_QP_CREATE_SQPN_QP1,
			    true, qp);

2715
	if (create_flags) {
2716 2717
		mlx5_ib_dbg(dev, "Create QP has unsupported flags 0x%X\n",
			    create_flags);
2718 2719 2720
		return -EOPNOTSUPP;
	}
	return 0;
2721 2722
}

2723 2724
static int process_udata_size(struct mlx5_ib_dev *dev,
			      struct mlx5_create_qp_params *params)
2725 2726
{
	size_t ucmd = sizeof(struct mlx5_ib_create_qp);
2727 2728
	struct ib_udata *udata = params->udata;
	size_t outlen = udata->outlen;
2729
	size_t inlen = udata->inlen;
2730

2731
	params->outlen = min(outlen, sizeof(struct mlx5_ib_create_qp_resp));
2732
	params->ucmd_size = ucmd;
2733
	if (!params->is_rss_raw) {
2734 2735 2736 2737 2738 2739 2740 2741 2742
		/* User has old rdma-core, which doesn't support ECE */
		size_t min_inlen =
			offsetof(struct mlx5_ib_create_qp, ece_options);

		/*
		 * We will check in check_ucmd_data() that user
		 * cleared everything after inlen.
		 */
		params->inlen = (inlen < min_inlen) ? 0 : min(inlen, ucmd);
2743 2744
		goto out;
	}
2745

2746
	/* RSS RAW QP */
2747
	if (inlen < offsetofend(struct mlx5_ib_create_qp_rss, flags))
2748 2749 2750 2751
		return -EINVAL;

	if (outlen < offsetofend(struct mlx5_ib_create_qp_resp, bfreg_index))
		return -EINVAL;
2752 2753

	ucmd = sizeof(struct mlx5_ib_create_qp_rss);
2754
	params->ucmd_size = ucmd;
2755
	if (inlen > ucmd && !ib_is_udata_cleared(udata, ucmd, inlen - ucmd))
2756 2757 2758 2759 2760
		return -EINVAL;

	params->inlen = min(ucmd, inlen);
out:
	if (!params->inlen)
2761
		mlx5_ib_dbg(dev, "udata is too small\n");
2762

2763
	return (params->inlen) ? 0 : -EINVAL;
2764 2765
}

2766 2767 2768
static int create_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
		     struct mlx5_ib_qp *qp,
		     struct mlx5_create_qp_params *params)
2769
{
2770 2771 2772 2773 2774 2775 2776
	int err;

	if (params->is_rss_raw) {
		err = create_rss_raw_qp_tir(dev, pd, qp, params);
		goto out;
	}

2777 2778
	switch (qp->type) {
	case MLX5_IB_QPT_DCT:
2779
		err = create_dct(dev, pd, qp, params);
2780 2781
		break;
	case IB_QPT_XRC_TGT:
2782
		err = create_xrc_tgt_qp(dev, qp, params);
2783 2784 2785 2786 2787 2788 2789 2790 2791
		break;
	case IB_QPT_GSI:
		err = mlx5_ib_create_gsi(pd, qp, params->attr);
		break;
	default:
		if (params->udata)
			err = create_user_qp(dev, pd, qp, params);
		else
			err = create_kernel_qp(dev, pd, qp, params);
2792
	}
2793

2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
out:
	if (err) {
		mlx5_ib_err(dev, "Create QP type %d failed\n", qp->type);
		return err;
	}

	if (is_qp0(qp->type))
		qp->ibqp.qp_num = 0;
	else if (is_qp1(qp->type))
		qp->ibqp.qp_num = 1;
	else
		qp->ibqp.qp_num = qp->trans_qp.base.mqp.qpn;

	mlx5_ib_dbg(dev,
2808
		"QP type %d, ib qpn 0x%X, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x, ece 0x%x\n",
2809 2810 2811 2812
		qp->type, qp->ibqp.qp_num, qp->trans_qp.base.mqp.qpn,
		params->attr->recv_cq ? to_mcq(params->attr->recv_cq)->mcq.cqn :
					-1,
		params->attr->send_cq ? to_mcq(params->attr->send_cq)->mcq.cqn :
2813 2814
					-1,
		params->resp.ece_options);
2815 2816

	return 0;
2817 2818
}

2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static int check_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
			 struct ib_qp_init_attr *attr)
{
	int ret = 0;

	switch (qp->type) {
	case MLX5_IB_QPT_DCT:
		ret = (!attr->srq || !attr->recv_cq) ? -EINVAL : 0;
		break;
	case MLX5_IB_QPT_DCI:
		ret = (attr->cap.max_recv_wr || attr->cap.max_recv_sge) ?
			      -EINVAL :
			      0;
		break;
2833 2834 2835
	case IB_QPT_RAW_PACKET:
		ret = (attr->rwq_ind_tbl && attr->send_cq) ? -EINVAL : 0;
		break;
2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
	default:
		break;
	}

	if (ret)
		mlx5_ib_dbg(dev, "QP type %d has wrong attributes\n", qp->type);

	return ret;
}

2846 2847
static int get_qp_uidx(struct mlx5_ib_qp *qp,
		       struct mlx5_create_qp_params *params)
2848
{
2849 2850
	struct mlx5_ib_create_qp *ucmd = params->ucmd;
	struct ib_udata *udata = params->udata;
2851 2852 2853
	struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);

2854
	if (params->is_rss_raw)
2855 2856
		return 0;

2857
	return get_qp_user_index(ucontext, ucmd, sizeof(*ucmd), &params->uidx);
2858 2859
}

2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878
static int mlx5_ib_destroy_dct(struct mlx5_ib_qp *mqp)
{
	struct mlx5_ib_dev *dev = to_mdev(mqp->ibqp.device);

	if (mqp->state == IB_QPS_RTR) {
		int err;

		err = mlx5_core_destroy_dct(dev, &mqp->dct.mdct);
		if (err) {
			mlx5_ib_warn(dev, "failed to destroy DCT %d\n", err);
			return err;
		}
	}

	kfree(mqp->dct.in);
	kfree(mqp);
	return 0;
}

2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
static int check_ucmd_data(struct mlx5_ib_dev *dev,
			   struct mlx5_create_qp_params *params)
{
	struct ib_udata *udata = params->udata;
	size_t size, last;
	int ret;

	if (params->is_rss_raw)
		/*
		 * These QPs don't have "reserved" field in their
		 * create_qp input struct, so their data is always valid.
		 */
		last = sizeof(struct mlx5_ib_create_qp_rss);
	else
2893
		last = offsetof(struct mlx5_ib_create_qp, reserved);
2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907

	if (udata->inlen <= last)
		return 0;

	/*
	 * User provides different create_qp structures based on the
	 * flow and we need to know if he cleared memory after our
	 * struct create_qp ends.
	 */
	size = udata->inlen - last;
	ret = ib_is_udata_cleared(params->udata, last, size);
	if (!ret)
		mlx5_ib_dbg(
			dev,
2908
			"udata is not cleared, inlen = %zu, ucmd = %zu, last = %zu, size = %zu\n",
2909 2910 2911 2912
			udata->inlen, params->ucmd_size, last, size);
	return ret ? 0 : -EINVAL;
}

2913
struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attr,
2914 2915
				struct ib_udata *udata)
{
2916
	struct mlx5_create_qp_params params = {};
2917 2918
	struct mlx5_ib_dev *dev;
	struct mlx5_ib_qp *qp;
2919
	enum ib_qp_type type;
2920 2921
	int err;

2922
	dev = pd ? to_mdev(pd->device) :
2923
		   to_mdev(to_mxrcd(attr->xrcd)->ibxrcd.device);
2924

2925 2926
	err = check_qp_type(dev, attr, &type);
	if (err)
2927 2928
		return ERR_PTR(err);

2929
	err = check_valid_flow(dev, pd, attr, udata);
2930 2931
	if (err)
		return ERR_PTR(err);
2932

2933 2934 2935 2936
	params.udata = udata;
	params.uidx = MLX5_IB_DEFAULT_UIDX;
	params.attr = attr;
	params.is_rss_raw = !!attr->rwq_ind_tbl;
2937

2938
	if (udata) {
2939 2940 2941
		err = process_udata_size(dev, &params);
		if (err)
			return ERR_PTR(err);
2942

2943 2944 2945 2946 2947
		err = check_ucmd_data(dev, &params);
		if (err)
			return ERR_PTR(err);

		params.ucmd = kzalloc(params.ucmd_size, GFP_KERNEL);
2948
		if (!params.ucmd)
2949 2950
			return ERR_PTR(-ENOMEM);

2951
		err = ib_copy_from_udata(params.ucmd, udata, params.inlen);
2952
		if (err)
2953
			goto free_ucmd;
2954 2955
	}

2956
	qp = kzalloc(sizeof(*qp), GFP_KERNEL);
2957 2958 2959 2960
	if (!qp) {
		err = -ENOMEM;
		goto free_ucmd;
	}
2961

2962
	mutex_init(&qp->mutex);
2963
	qp->type = type;
2964
	if (udata) {
2965
		err = process_vendor_flags(dev, qp, params.ucmd, attr);
2966
		if (err)
2967
			goto free_qp;
2968

2969
		err = get_qp_uidx(qp, &params);
2970 2971
		if (err)
			goto free_qp;
2972
	}
2973
	err = process_create_flags(dev, qp, attr);
2974 2975
	if (err)
		goto free_qp;
2976

2977
	err = check_qp_attr(dev, qp, attr);
2978 2979 2980
	if (err)
		goto free_qp;

2981 2982
	err = create_qp(dev, pd, qp, &params);
	if (err)
2983
		goto free_qp;
2984

2985
	kfree(params.ucmd);
2986
	params.ucmd = NULL;
2987

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
	if (udata)
		/*
		 * It is safe to copy response for all user create QP flows,
		 * including MLX5_IB_QPT_DCT, which doesn't need it.
		 * In that case, resp will be filled with zeros.
		 */
		err = ib_copy_to_udata(udata, &params.resp, params.outlen);
	if (err)
		goto destroy_qp;

2998
	return &qp->ibqp;
2999

3000
destroy_qp:
3001 3002
	switch (qp->type) {
	case MLX5_IB_QPT_DCT:
3003
		mlx5_ib_destroy_dct(qp);
3004 3005 3006 3007 3008
		break;
	case IB_QPT_GSI:
		mlx5_ib_destroy_gsi(qp);
		break;
	default:
3009
		/*
3010
		 * These lines below are temp solution till QP allocation
3011 3012 3013 3014
		 * will be moved to be under IB/core responsiblity.
		 */
		qp->ibqp.send_cq = attr->send_cq;
		qp->ibqp.recv_cq = attr->recv_cq;
3015
		qp->ibqp.pd = pd;
3016
		destroy_qp_common(dev, qp, udata);
3017 3018
	}

3019
	qp = NULL;
3020 3021
free_qp:
	kfree(qp);
3022
free_ucmd:
3023
	kfree(params.ucmd);
3024
	return ERR_PTR(err);
3025 3026
}

3027
int mlx5_ib_destroy_qp(struct ib_qp *qp, struct ib_udata *udata)
3028 3029 3030 3031
{
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
	struct mlx5_ib_qp *mqp = to_mqp(qp);

H
Haggai Eran 已提交
3032
	if (unlikely(qp->qp_type == IB_QPT_GSI))
3033
		return mlx5_ib_destroy_gsi(mqp);
H
Haggai Eran 已提交
3034

3035
	if (mqp->type == MLX5_IB_QPT_DCT)
3036 3037
		return mlx5_ib_destroy_dct(mqp);

3038
	destroy_qp_common(dev, mqp, udata);
3039 3040 3041 3042 3043 3044

	kfree(mqp);

	return 0;
}

3045 3046 3047
static int set_qpc_atomic_flags(struct mlx5_ib_qp *qp,
				const struct ib_qp_attr *attr, int attr_mask,
				void *qpc)
3048
{
3049
	struct mlx5_ib_dev *dev = to_mdev(qp->ibqp.device);
3050 3051
	u8 dest_rd_atomic;
	u32 access_flags;
3052

3053 3054 3055
	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
		dest_rd_atomic = attr->max_dest_rd_atomic;
	else
3056
		dest_rd_atomic = qp->trans_qp.resp_depth;
3057 3058 3059 3060

	if (attr_mask & IB_QP_ACCESS_FLAGS)
		access_flags = attr->qp_access_flags;
	else
3061
		access_flags = qp->trans_qp.atomic_rd_en;
3062 3063 3064 3065

	if (!dest_rd_atomic)
		access_flags &= IB_ACCESS_REMOTE_WRITE;

3066 3067
	MLX5_SET(qpc, qpc, rre, !!(access_flags & IB_ACCESS_REMOTE_READ));

3068
	if (access_flags & IB_ACCESS_REMOTE_ATOMIC) {
3069 3070 3071 3072 3073 3074
		int atomic_mode;

		atomic_mode = get_atomic_mode(dev, qp->ibqp.qp_type);
		if (atomic_mode < 0)
			return -EOPNOTSUPP;

3075 3076
		MLX5_SET(qpc, qpc, rae, 1);
		MLX5_SET(qpc, qpc, atomic_mode, atomic_mode);
3077 3078
	}

3079
	MLX5_SET(qpc, qpc, rwe, !!(access_flags & IB_ACCESS_REMOTE_WRITE));
3080
	return 0;
3081 3082 3083 3084 3085 3086 3087 3088
}

enum {
	MLX5_PATH_FLAG_FL	= 1 << 0,
	MLX5_PATH_FLAG_FREE_AR	= 1 << 1,
	MLX5_PATH_FLAG_COUNTER	= 1 << 2,
};

M
Mark Zhang 已提交
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
static int ib_to_mlx5_rate_map(u8 rate)
{
	switch (rate) {
	case IB_RATE_PORT_CURRENT:
		return 0;
	case IB_RATE_56_GBPS:
		return 1;
	case IB_RATE_25_GBPS:
		return 2;
	case IB_RATE_100_GBPS:
		return 3;
	case IB_RATE_200_GBPS:
		return 4;
	case IB_RATE_50_GBPS:
		return 5;
	default:
		return rate + MLX5_STAT_RATE_OFFSET;
	};

	return 0;
}

3111 3112
static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
{
M
Mark Zhang 已提交
3113 3114
	u32 stat_rate_support;

3115
	if (rate == IB_RATE_PORT_CURRENT)
3116
		return 0;
3117

M
Michael Guralnik 已提交
3118
	if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_600_GBPS)
3119 3120
		return -EINVAL;

M
Mark Zhang 已提交
3121
	stat_rate_support = MLX5_CAP_GEN(dev->mdev, stat_rate_support);
3122
	while (rate != IB_RATE_PORT_CURRENT &&
M
Mark Zhang 已提交
3123
	       !(1 << ib_to_mlx5_rate_map(rate) & stat_rate_support))
3124 3125
		--rate;

M
Mark Zhang 已提交
3126
	return ib_to_mlx5_rate_map(rate);
3127 3128
}

3129
static int modify_raw_packet_eth_prio(struct mlx5_core_dev *dev,
3130 3131
				      struct mlx5_ib_sq *sq, u8 sl,
				      struct ib_pd *pd)
3132 3133 3134 3135 3136 3137 3138
{
	void *in;
	void *tisc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
3139
	in = kvzalloc(inlen, GFP_KERNEL);
3140 3141 3142 3143
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tis_in, in, bitmask.prio, 1);
3144
	MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
3145 3146 3147 3148

	tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
	MLX5_SET(tisc, tisc, prio, ((sl & 0x7) << 1));

3149
	err = mlx5_core_modify_tis(dev, sq->tisn, in);
3150 3151 3152 3153 3154 3155

	kvfree(in);

	return err;
}

A
Aviv Heller 已提交
3156
static int modify_raw_packet_tx_affinity(struct mlx5_core_dev *dev,
3157 3158
					 struct mlx5_ib_sq *sq, u8 tx_affinity,
					 struct ib_pd *pd)
A
Aviv Heller 已提交
3159 3160 3161 3162 3163 3164 3165
{
	void *in;
	void *tisc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_tis_in);
3166
	in = kvzalloc(inlen, GFP_KERNEL);
A
Aviv Heller 已提交
3167 3168 3169 3170
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_tis_in, in, bitmask.lag_tx_port_affinity, 1);
3171
	MLX5_SET(modify_tis_in, in, uid, to_mpd(pd)->uid);
A
Aviv Heller 已提交
3172 3173 3174 3175

	tisc = MLX5_ADDR_OF(modify_tis_in, in, ctx);
	MLX5_SET(tisc, tisc, lag_tx_port_affinity, tx_affinity);

3176
	err = mlx5_core_modify_tis(dev, sq->tisn, in);
A
Aviv Heller 已提交
3177 3178 3179 3180 3181 3182

	kvfree(in);

	return err;
}

3183
static void mlx5_set_path_udp_sport(void *path, const struct rdma_ah_attr *ah,
3184 3185 3186 3187 3188 3189 3190 3191
				    u32 lqpn, u32 rqpn)

{
	u32 fl = ah->grh.flow_label;

	if (!fl)
		fl = rdma_calc_flow_label(lqpn, rqpn);

3192
	MLX5_SET(ads, path, udp_sport, rdma_flow_label_to_udp_sport(fl));
3193 3194
}

3195
static int mlx5_set_path(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
3196 3197 3198
			 const struct rdma_ah_attr *ah, void *path, u8 port,
			 int attr_mask, u32 path_flags,
			 const struct ib_qp_attr *attr, bool alt)
3199
{
3200
	const struct ib_global_route *grh = rdma_ah_read_grh(ah);
3201
	int err;
3202
	enum ib_gid_type gid_type;
3203 3204
	u8 ah_flags = rdma_ah_get_ah_flags(ah);
	u8 sl = rdma_ah_get_sl(ah);
3205 3206

	if (attr_mask & IB_QP_PKEY_INDEX)
3207 3208
		MLX5_SET(ads, path, pkey_index,
			 alt ? attr->alt_pkey_index : attr->pkey_index);
3209

3210 3211
	if (ah_flags & IB_AH_GRH) {
		if (grh->sgid_index >=
3212
		    dev->mdev->port_caps[port - 1].gid_table_len) {
3213
			pr_err("sgid_index (%u) too large. max is %d\n",
3214
			       grh->sgid_index,
3215
			       dev->mdev->port_caps[port - 1].gid_table_len);
3216 3217
			return -EINVAL;
		}
3218
	}
3219 3220

	if (ah->type == RDMA_AH_ATTR_TYPE_ROCE) {
3221
		if (!(ah_flags & IB_AH_GRH))
3222
			return -EINVAL;
3223

3224 3225
		ether_addr_copy(MLX5_ADDR_OF(ads, path, rmac_47_32),
				ah->roce.dmac);
3226 3227 3228 3229 3230 3231 3232 3233 3234
		if ((qp->ibqp.qp_type == IB_QPT_RC ||
		     qp->ibqp.qp_type == IB_QPT_UC ||
		     qp->ibqp.qp_type == IB_QPT_XRC_INI ||
		     qp->ibqp.qp_type == IB_QPT_XRC_TGT) &&
		    (grh->sgid_attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) &&
		    (attr_mask & IB_QP_DEST_QPN))
			mlx5_set_path_udp_sport(path, ah,
						qp->ibqp.qp_num,
						attr->dest_qp_num);
3235
		MLX5_SET(ads, path, eth_prio, sl & 0x7);
3236
		gid_type = ah->grh.sgid_attr->gid_type;
3237
		if (gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP)
3238
			MLX5_SET(ads, path, dscp, grh->traffic_class >> 2);
3239
	} else {
3240 3241 3242 3243 3244 3245 3246
		MLX5_SET(ads, path, fl, !!(path_flags & MLX5_PATH_FLAG_FL));
		MLX5_SET(ads, path, free_ar,
			 !!(path_flags & MLX5_PATH_FLAG_FREE_AR));
		MLX5_SET(ads, path, rlid, rdma_ah_get_dlid(ah));
		MLX5_SET(ads, path, mlid, rdma_ah_get_path_bits(ah));
		MLX5_SET(ads, path, grh, !!(ah_flags & IB_AH_GRH));
		MLX5_SET(ads, path, sl, sl);
3247 3248
	}

3249
	if (ah_flags & IB_AH_GRH) {
3250 3251 3252 3253 3254 3255
		MLX5_SET(ads, path, src_addr_index, grh->sgid_index);
		MLX5_SET(ads, path, hop_limit, grh->hop_limit);
		MLX5_SET(ads, path, tclass, grh->traffic_class);
		MLX5_SET(ads, path, flow_label, grh->flow_label);
		memcpy(MLX5_ADDR_OF(ads, path, rgid_rip), grh->dgid.raw,
		       sizeof(grh->dgid.raw));
3256 3257
	}

3258
	err = ib_rate_to_mlx5(dev, rdma_ah_get_static_rate(ah));
3259 3260
	if (err < 0)
		return err;
3261 3262
	MLX5_SET(ads, path, stat_rate, err);
	MLX5_SET(ads, path, vhca_port_num, port);
3263 3264

	if (attr_mask & IB_QP_TIMEOUT)
3265 3266
		MLX5_SET(ads, path, ack_timeout,
			 alt ? attr->alt_timeout : attr->timeout);
3267

3268 3269 3270
	if ((qp->ibqp.qp_type == IB_QPT_RAW_PACKET) && qp->sq.wqe_cnt)
		return modify_raw_packet_eth_prio(dev->mdev,
						  &qp->raw_packet_qp.sq,
3271
						  sl & 0xf, qp->ibqp.pd);
3272

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282
	return 0;
}

static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
	[MLX5_QP_STATE_INIT] = {
		[MLX5_QP_STATE_INIT] = {
			[MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
3283 3284
					  MLX5_QP_OPTPAR_PRI_PORT	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3285 3286
			[MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
3287 3288
					  MLX5_QP_OPTPAR_PRI_PORT	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3289 3290 3291
			[MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX	|
					  MLX5_QP_OPTPAR_Q_KEY		|
					  MLX5_QP_OPTPAR_PRI_PORT,
3292 3293 3294 3295
			[MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
3296 3297
					  MLX5_QP_OPTPAR_PRI_PORT	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3298 3299 3300 3301 3302 3303
		},
		[MLX5_QP_STATE_RTR] = {
			[MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH  |
					  MLX5_QP_OPTPAR_RRE            |
					  MLX5_QP_OPTPAR_RAE            |
					  MLX5_QP_OPTPAR_RWE            |
3304 3305
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3306 3307
			[MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH  |
					  MLX5_QP_OPTPAR_RWE            |
3308 3309
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3310 3311 3312 3313
			[MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX     |
					  MLX5_QP_OPTPAR_Q_KEY,
			[MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX	|
					   MLX5_QP_OPTPAR_Q_KEY,
3314 3315 3316 3317
			[MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
					  MLX5_QP_OPTPAR_RRE            |
					  MLX5_QP_OPTPAR_RAE            |
					  MLX5_QP_OPTPAR_RWE            |
3318 3319
					  MLX5_QP_OPTPAR_PKEY_INDEX	|
					  MLX5_QP_OPTPAR_LAG_TX_AFF,
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333
		},
	},
	[MLX5_QP_STATE_RTR] = {
		[MLX5_QP_STATE_RTS] = {
			[MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH	|
					  MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PM_STATE	|
					  MLX5_QP_OPTPAR_RNR_TIMEOUT,
			[MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH	|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PM_STATE,
			[MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
3334 3335 3336 3337 3338 3339
			[MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH	|
					  MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_PM_STATE	|
					  MLX5_QP_OPTPAR_RNR_TIMEOUT,
3340 3341 3342 3343 3344 3345 3346 3347
		},
	},
	[MLX5_QP_STATE_RTS] = {
		[MLX5_QP_STATE_RTS] = {
			[MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_RNR_TIMEOUT	|
3348 3349
					  MLX5_QP_OPTPAR_PM_STATE	|
					  MLX5_QP_OPTPAR_ALT_ADDR_PATH,
3350
			[MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE		|
3351 3352
					  MLX5_QP_OPTPAR_PM_STATE	|
					  MLX5_QP_OPTPAR_ALT_ADDR_PATH,
3353 3354 3355
			[MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY		|
					  MLX5_QP_OPTPAR_SRQN		|
					  MLX5_QP_OPTPAR_CQN_RCV,
3356 3357 3358 3359 3360 3361
			[MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_RRE		|
					  MLX5_QP_OPTPAR_RAE		|
					  MLX5_QP_OPTPAR_RWE		|
					  MLX5_QP_OPTPAR_RNR_TIMEOUT	|
					  MLX5_QP_OPTPAR_PM_STATE	|
					  MLX5_QP_OPTPAR_ALT_ADDR_PATH,
3362 3363 3364 3365 3366 3367
		},
	},
	[MLX5_QP_STATE_SQER] = {
		[MLX5_QP_STATE_RTS] = {
			[MLX5_QP_ST_UD]	 = MLX5_QP_OPTPAR_Q_KEY,
			[MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
3368
			[MLX5_QP_ST_UC]	 = MLX5_QP_OPTPAR_RWE,
3369 3370 3371 3372
			[MLX5_QP_ST_RC]	 = MLX5_QP_OPTPAR_RNR_TIMEOUT	|
					   MLX5_QP_OPTPAR_RWE		|
					   MLX5_QP_OPTPAR_RAE		|
					   MLX5_QP_OPTPAR_RRE,
3373 3374 3375 3376
			[MLX5_QP_ST_XRC]  = MLX5_QP_OPTPAR_RNR_TIMEOUT	|
					   MLX5_QP_OPTPAR_RWE		|
					   MLX5_QP_OPTPAR_RAE		|
					   MLX5_QP_OPTPAR_RRE,
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445
		},
	},
};

static int ib_nr_to_mlx5_nr(int ib_mask)
{
	switch (ib_mask) {
	case IB_QP_STATE:
		return 0;
	case IB_QP_CUR_STATE:
		return 0;
	case IB_QP_EN_SQD_ASYNC_NOTIFY:
		return 0;
	case IB_QP_ACCESS_FLAGS:
		return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
			MLX5_QP_OPTPAR_RAE;
	case IB_QP_PKEY_INDEX:
		return MLX5_QP_OPTPAR_PKEY_INDEX;
	case IB_QP_PORT:
		return MLX5_QP_OPTPAR_PRI_PORT;
	case IB_QP_QKEY:
		return MLX5_QP_OPTPAR_Q_KEY;
	case IB_QP_AV:
		return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
			MLX5_QP_OPTPAR_PRI_PORT;
	case IB_QP_PATH_MTU:
		return 0;
	case IB_QP_TIMEOUT:
		return MLX5_QP_OPTPAR_ACK_TIMEOUT;
	case IB_QP_RETRY_CNT:
		return MLX5_QP_OPTPAR_RETRY_COUNT;
	case IB_QP_RNR_RETRY:
		return MLX5_QP_OPTPAR_RNR_RETRY;
	case IB_QP_RQ_PSN:
		return 0;
	case IB_QP_MAX_QP_RD_ATOMIC:
		return MLX5_QP_OPTPAR_SRA_MAX;
	case IB_QP_ALT_PATH:
		return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
	case IB_QP_MIN_RNR_TIMER:
		return MLX5_QP_OPTPAR_RNR_TIMEOUT;
	case IB_QP_SQ_PSN:
		return 0;
	case IB_QP_MAX_DEST_RD_ATOMIC:
		return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
			MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
	case IB_QP_PATH_MIG_STATE:
		return MLX5_QP_OPTPAR_PM_STATE;
	case IB_QP_CAP:
		return 0;
	case IB_QP_DEST_QPN:
		return 0;
	}
	return 0;
}

static int ib_mask_to_mlx5_opt(int ib_mask)
{
	int result = 0;
	int i;

	for (i = 0; i < 8 * sizeof(int); i++) {
		if ((1 << i) & ib_mask)
			result |= ib_nr_to_mlx5_nr(1 << i);
	}

	return result;
}

3446 3447 3448
static int modify_raw_packet_qp_rq(
	struct mlx5_ib_dev *dev, struct mlx5_ib_rq *rq, int new_state,
	const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
3449 3450 3451 3452 3453 3454 3455
{
	void *in;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
3456
	in = kvzalloc(inlen, GFP_KERNEL);
3457 3458 3459 3460
	if (!in)
		return -ENOMEM;

	MLX5_SET(modify_rq_in, in, rq_state, rq->state);
3461
	MLX5_SET(modify_rq_in, in, uid, to_mpd(pd)->uid);
3462 3463 3464 3465

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);
	MLX5_SET(rqc, rqc, state, new_state);

3466 3467 3468
	if (raw_qp_param->set_mask & MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID) {
		if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
			MLX5_SET64(modify_rq_in, in, modify_bitmask,
3469
				   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
3470 3471
			MLX5_SET(rqc, rqc, counter_set_id, raw_qp_param->rq_q_ctr_id);
		} else
3472 3473 3474
			dev_info_once(
				&dev->ib_dev.dev,
				"RAW PACKET QP counters are not supported on current FW\n");
3475 3476
	}

3477
	err = mlx5_core_modify_rq(dev->mdev, rq->base.mqp.qpn, in);
3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
	if (err)
		goto out;

	rq->state = new_state;

out:
	kvfree(in);
	return err;
}

3488 3489 3490
static int modify_raw_packet_qp_sq(
	struct mlx5_core_dev *dev, struct mlx5_ib_sq *sq, int new_state,
	const struct mlx5_modify_raw_qp_param *raw_qp_param, struct ib_pd *pd)
3491
{
3492
	struct mlx5_ib_qp *ibqp = sq->base.container_mibqp;
3493 3494 3495
	struct mlx5_rate_limit old_rl = ibqp->rl;
	struct mlx5_rate_limit new_rl = old_rl;
	bool new_rate_added = false;
3496
	u16 rl_index = 0;
3497 3498 3499 3500 3501 3502
	void *in;
	void *sqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(modify_sq_in);
3503
	in = kvzalloc(inlen, GFP_KERNEL);
3504 3505 3506
	if (!in)
		return -ENOMEM;

3507
	MLX5_SET(modify_sq_in, in, uid, to_mpd(pd)->uid);
3508 3509 3510 3511 3512
	MLX5_SET(modify_sq_in, in, sq_state, sq->state);

	sqc = MLX5_ADDR_OF(modify_sq_in, in, ctx);
	MLX5_SET(sqc, sqc, state, new_state);

3513 3514 3515 3516 3517
	if (raw_qp_param->set_mask & MLX5_RAW_QP_RATE_LIMIT) {
		if (new_state != MLX5_SQC_STATE_RDY)
			pr_warn("%s: Rate limit can only be changed when SQ is moving to RDY\n",
				__func__);
		else
3518
			new_rl = raw_qp_param->rl;
3519 3520
	}

3521 3522 3523
	if (!mlx5_rl_are_equal(&old_rl, &new_rl)) {
		if (new_rl.rate) {
			err = mlx5_rl_add_rate(dev, &rl_index, &new_rl);
3524
			if (err) {
3525 3526 3527 3528 3529
				pr_err("Failed configuring rate limit(err %d): \
				       rate %u, max_burst_sz %u, typical_pkt_sz %u\n",
				       err, new_rl.rate, new_rl.max_burst_sz,
				       new_rl.typical_pkt_sz);

3530 3531
				goto out;
			}
3532
			new_rate_added = true;
3533 3534 3535
		}

		MLX5_SET64(modify_sq_in, in, modify_bitmask, 1);
3536
		/* index 0 means no limit */
3537 3538 3539
		MLX5_SET(sqc, sqc, packet_pacing_rate_limit_index, rl_index);
	}

3540
	err = mlx5_core_modify_sq(dev, sq->base.mqp.qpn, in);
3541 3542
	if (err) {
		/* Remove new rate from table if failed */
3543 3544
		if (new_rate_added)
			mlx5_rl_remove_rate(dev, &new_rl);
3545
		goto out;
3546 3547 3548
	}

	/* Only remove the old rate after new rate was set */
3549 3550
	if ((old_rl.rate && !mlx5_rl_are_equal(&old_rl, &new_rl)) ||
	    (new_state != MLX5_SQC_STATE_RDY)) {
3551
		mlx5_rl_remove_rate(dev, &old_rl);
3552 3553 3554
		if (new_state != MLX5_SQC_STATE_RDY)
			memset(&new_rl, 0, sizeof(new_rl));
	}
3555

3556
	ibqp->rl = new_rl;
3557 3558 3559 3560 3561 3562 3563 3564
	sq->state = new_state;

out:
	kvfree(in);
	return err;
}

static int modify_raw_packet_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
A
Aviv Heller 已提交
3565 3566
				const struct mlx5_modify_raw_qp_param *raw_qp_param,
				u8 tx_affinity)
3567 3568 3569 3570
{
	struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
	struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
	struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
3571 3572
	int modify_rq = !!qp->rq.wqe_cnt;
	int modify_sq = !!qp->sq.wqe_cnt;
3573 3574 3575 3576
	int rq_state;
	int sq_state;
	int err;

3577
	switch (raw_qp_param->operation) {
3578 3579
	case MLX5_CMD_OP_RST2INIT_QP:
		rq_state = MLX5_RQC_STATE_RDY;
M
Maor Gottlieb 已提交
3580
		sq_state = MLX5_SQC_STATE_RST;
3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
		break;
	case MLX5_CMD_OP_2ERR_QP:
		rq_state = MLX5_RQC_STATE_ERR;
		sq_state = MLX5_SQC_STATE_ERR;
		break;
	case MLX5_CMD_OP_2RST_QP:
		rq_state = MLX5_RQC_STATE_RST;
		sq_state = MLX5_SQC_STATE_RST;
		break;
	case MLX5_CMD_OP_RTR2RTS_QP:
	case MLX5_CMD_OP_RTS2RTS_QP:
M
Maor Gottlieb 已提交
3592 3593 3594 3595 3596
		if (raw_qp_param->set_mask & ~MLX5_RAW_QP_RATE_LIMIT)
			return -EINVAL;

		modify_rq = 0;
		sq_state = MLX5_SQC_STATE_RDY;
3597 3598 3599
		break;
	case MLX5_CMD_OP_INIT2INIT_QP:
	case MLX5_CMD_OP_INIT2RTR_QP:
3600 3601 3602 3603
		if (raw_qp_param->set_mask)
			return -EINVAL;
		else
			return 0;
3604 3605 3606 3607 3608
	default:
		WARN_ON(1);
		return -EINVAL;
	}

3609
	if (modify_rq) {
3610 3611
		err =  modify_raw_packet_qp_rq(dev, rq, rq_state, raw_qp_param,
					       qp->ibqp.pd);
3612 3613 3614 3615
		if (err)
			return err;
	}

3616
	if (modify_sq) {
3617 3618
		struct mlx5_flow_handle *flow_rule;

A
Aviv Heller 已提交
3619 3620
		if (tx_affinity) {
			err = modify_raw_packet_tx_affinity(dev->mdev, sq,
3621 3622
							    tx_affinity,
							    qp->ibqp.pd);
A
Aviv Heller 已提交
3623 3624 3625 3626
			if (err)
				return err;
		}

3627 3628 3629
		flow_rule = create_flow_rule_vport_sq(dev, sq,
						      raw_qp_param->port);
		if (IS_ERR(flow_rule))
3630
			return PTR_ERR(flow_rule);
3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645

		err = modify_raw_packet_qp_sq(dev->mdev, sq, sq_state,
					      raw_qp_param, qp->ibqp.pd);
		if (err) {
			if (flow_rule)
				mlx5_del_flow_rules(flow_rule);
			return err;
		}

		if (flow_rule) {
			destroy_flow_rule_vport_sq(sq);
			sq->flow_rule = flow_rule;
		}

		return err;
A
Aviv Heller 已提交
3646
	}
3647 3648 3649 3650

	return 0;
}

3651 3652
static unsigned int get_tx_affinity_rr(struct mlx5_ib_dev *dev,
				       struct ib_udata *udata)
3653
{
3654 3655
	struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
3656 3657
	u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
	atomic_t *tx_port_affinity;
3658

3659 3660 3661 3662 3663 3664 3665 3666 3667
	if (ucontext)
		tx_port_affinity = &ucontext->tx_port_affinity;
	else
		tx_port_affinity = &dev->port[port_num].roce.tx_port_affinity;

	return (unsigned int)atomic_add_return(1, tx_port_affinity) %
		MLX5_MAX_PORTS + 1;
}

3668 3669 3670 3671 3672 3673
static bool qp_supports_affinity(struct mlx5_ib_qp *qp)
{
	if ((qp->type == IB_QPT_RC) || (qp->type == IB_QPT_UD) ||
	    (qp->type == IB_QPT_UC) || (qp->type == IB_QPT_RAW_PACKET) ||
	    (qp->type == IB_QPT_XRC_INI) || (qp->type == IB_QPT_XRC_TGT) ||
	    (qp->type == MLX5_IB_QPT_DCI))
3674 3675 3676 3677
		return true;
	return false;
}

3678 3679 3680
static unsigned int get_tx_affinity(struct ib_qp *qp,
				    const struct ib_qp_attr *attr,
				    int attr_mask, u8 init,
3681 3682 3683 3684 3685 3686 3687 3688 3689
				    struct ib_udata *udata)
{
	struct mlx5_ib_ucontext *ucontext = rdma_udata_to_drv_context(
		udata, struct mlx5_ib_ucontext, ibucontext);
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
	struct mlx5_ib_qp *mqp = to_mqp(qp);
	struct mlx5_ib_qp_base *qp_base;
	unsigned int tx_affinity;

3690
	if (!(mlx5_ib_lag_should_assign_affinity(dev) &&
3691
	      qp_supports_affinity(mqp)))
3692 3693
		return 0;

3694 3695 3696 3697 3698 3699 3700 3701 3702
	if (mqp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
		tx_affinity = mqp->gsi_lag_port;
	else if (init)
		tx_affinity = get_tx_affinity_rr(dev, udata);
	else if ((attr_mask & IB_QP_AV) && attr->xmit_slave)
		tx_affinity =
			mlx5_lag_get_slave_port(dev->mdev, attr->xmit_slave);
	else
		return 0;
3703 3704 3705

	qp_base = &mqp->trans_qp.base;
	if (ucontext)
3706
		mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x ucontext %p\n",
3707 3708
			    tx_affinity, qp_base->mqp.qpn, ucontext);
	else
3709
		mlx5_ib_dbg(dev, "Set tx affinity 0x%x to qpn 0x%x\n",
3710 3711
			    tx_affinity, qp_base->mqp.qpn);
	return tx_affinity;
3712 3713
}

M
Mark Zhang 已提交
3714 3715 3716 3717
static int __mlx5_ib_qp_set_counter(struct ib_qp *qp,
				    struct rdma_counter *counter)
{
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
3718
	u32 in[MLX5_ST_SZ_DW(rts2rts_qp_in)] = {};
M
Mark Zhang 已提交
3719 3720 3721
	struct mlx5_ib_qp *mqp = to_mqp(qp);
	struct mlx5_ib_qp_base *base;
	u32 set_id;
3722
	u32 *qpc;
M
Mark Zhang 已提交
3723

3724
	if (counter)
M
Mark Zhang 已提交
3725
		set_id = counter->id;
3726 3727
	else
		set_id = mlx5_ib_get_counters_id(dev, mqp->port - 1);
M
Mark Zhang 已提交
3728 3729

	base = &mqp->trans_qp.base;
3730 3731 3732 3733 3734 3735 3736 3737 3738
	MLX5_SET(rts2rts_qp_in, in, opcode, MLX5_CMD_OP_RTS2RTS_QP);
	MLX5_SET(rts2rts_qp_in, in, qpn, base->mqp.qpn);
	MLX5_SET(rts2rts_qp_in, in, uid, base->mqp.uid);
	MLX5_SET(rts2rts_qp_in, in, opt_param_mask,
		 MLX5_QP_OPTPAR_COUNTER_SET_ID);

	qpc = MLX5_ADDR_OF(rts2rts_qp_in, in, qpc);
	MLX5_SET(qpc, qpc, counter_set_id, set_id);
	return mlx5_cmd_exec_in(dev->mdev, rts2rts_qp, in);
M
Mark Zhang 已提交
3739 3740
}

3741 3742
static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
			       const struct ib_qp_attr *attr, int attr_mask,
3743 3744 3745
			       enum ib_qp_state cur_state,
			       enum ib_qp_state new_state,
			       const struct mlx5_ib_modify_qp *ucmd,
3746
			       struct mlx5_ib_modify_qp_resp *resp,
3747
			       struct ib_udata *udata)
3748
{
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785
	static const u16 optab[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE] = {
		[MLX5_QP_STATE_RST] = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
			[MLX5_QP_STATE_INIT]	= MLX5_CMD_OP_RST2INIT_QP,
		},
		[MLX5_QP_STATE_INIT]  = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
			[MLX5_QP_STATE_INIT]	= MLX5_CMD_OP_INIT2INIT_QP,
			[MLX5_QP_STATE_RTR]	= MLX5_CMD_OP_INIT2RTR_QP,
		},
		[MLX5_QP_STATE_RTR]   = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
			[MLX5_QP_STATE_RTS]	= MLX5_CMD_OP_RTR2RTS_QP,
		},
		[MLX5_QP_STATE_RTS]   = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
			[MLX5_QP_STATE_RTS]	= MLX5_CMD_OP_RTS2RTS_QP,
		},
		[MLX5_QP_STATE_SQD] = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
		},
		[MLX5_QP_STATE_SQER] = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
			[MLX5_QP_STATE_RTS]	= MLX5_CMD_OP_SQERR2RTS_QP,
		},
		[MLX5_QP_STATE_ERR] = {
			[MLX5_QP_STATE_RST]	= MLX5_CMD_OP_2RST_QP,
			[MLX5_QP_STATE_ERR]	= MLX5_CMD_OP_2ERR_QP,
		}
	};

3786 3787
	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
	struct mlx5_ib_qp *qp = to_mqp(ibqp);
3788
	struct mlx5_ib_qp_base *base = &qp->trans_qp.base;
3789 3790 3791
	struct mlx5_ib_cq *send_cq, *recv_cq;
	struct mlx5_ib_pd *pd;
	enum mlx5_qp_state mlx5_cur, mlx5_new;
3792
	void *qpc, *pri_path, *alt_path;
3793
	enum mlx5_qp_optpar optpar = 0;
M
Mark Zhang 已提交
3794
	u32 set_id = 0;
3795 3796
	int mlx5_st;
	int err;
3797
	u16 op;
A
Aviv Heller 已提交
3798
	u8 tx_affinity = 0;
3799

3800
	mlx5_st = to_mlx5_st(qp->type);
3801 3802 3803
	if (mlx5_st < 0)
		return -EINVAL;

3804 3805
	qpc = kzalloc(MLX5_ST_SZ_BYTES(qpc), GFP_KERNEL);
	if (!qpc)
3806 3807
		return -ENOMEM;

3808
	pd = to_mpd(qp->ibqp.pd);
3809
	MLX5_SET(qpc, qpc, st, mlx5_st);
3810 3811

	if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
3812
		MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
3813 3814 3815
	} else {
		switch (attr->path_mig_state) {
		case IB_MIG_MIGRATED:
3816
			MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
3817 3818
			break;
		case IB_MIG_REARM:
3819
			MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_REARM);
3820 3821
			break;
		case IB_MIG_ARMED:
3822
			MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_ARMED);
3823 3824 3825 3826
			break;
		}
	}

3827
	tx_affinity = get_tx_affinity(ibqp, attr, attr_mask,
3828 3829
				      cur_state == IB_QPS_RESET &&
				      new_state == IB_QPS_INIT, udata);
3830 3831 3832 3833 3834

	MLX5_SET(qpc, qpc, lag_tx_port_affinity, tx_affinity);
	if (tx_affinity && new_state == IB_QPS_RTR &&
	    MLX5_CAP_GEN(dev->mdev, init2_lag_tx_port_affinity))
		optpar |= MLX5_QP_OPTPAR_LAG_TX_AFF;
A
Aviv Heller 已提交
3835

H
Haggai Eran 已提交
3836
	if (is_sqp(ibqp->qp_type)) {
3837 3838
		MLX5_SET(qpc, qpc, mtu, IB_MTU_256);
		MLX5_SET(qpc, qpc, log_msg_max, 8);
3839
	} else if ((ibqp->qp_type == IB_QPT_UD &&
3840
		    !(qp->flags & IB_QP_CREATE_SOURCE_QPN)) ||
3841
		   ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
3842 3843
		MLX5_SET(qpc, qpc, mtu, IB_MTU_4096);
		MLX5_SET(qpc, qpc, log_msg_max, 12);
3844 3845 3846 3847 3848 3849 3850
	} else if (attr_mask & IB_QP_PATH_MTU) {
		if (attr->path_mtu < IB_MTU_256 ||
		    attr->path_mtu > IB_MTU_4096) {
			mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
			err = -EINVAL;
			goto out;
		}
3851 3852 3853
		MLX5_SET(qpc, qpc, mtu, attr->path_mtu);
		MLX5_SET(qpc, qpc, log_msg_max,
			 MLX5_CAP_GEN(dev->mdev, log_max_msg));
3854 3855 3856
	}

	if (attr_mask & IB_QP_DEST_QPN)
3857 3858 3859 3860
		MLX5_SET(qpc, qpc, remote_qpn, attr->dest_qp_num);

	pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
	alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path);
3861 3862

	if (attr_mask & IB_QP_PKEY_INDEX)
3863
		MLX5_SET(ads, pri_path, pkey_index, attr->pkey_index);
3864 3865 3866 3867

	/* todo implement counter_index functionality */

	if (is_sqp(ibqp->qp_type))
3868
		MLX5_SET(ads, pri_path, vhca_port_num, qp->port);
3869 3870

	if (attr_mask & IB_QP_PORT)
3871
		MLX5_SET(ads, pri_path, vhca_port_num, attr->port_num);
3872 3873

	if (attr_mask & IB_QP_AV) {
3874 3875 3876
		err = mlx5_set_path(dev, qp, &attr->ah_attr, pri_path,
				    attr_mask & IB_QP_PORT ? attr->port_num :
							     qp->port,
3877
				    attr_mask, 0, attr, false);
3878 3879 3880 3881 3882
		if (err)
			goto out;
	}

	if (attr_mask & IB_QP_TIMEOUT)
3883
		MLX5_SET(ads, pri_path, ack_timeout, attr->timeout);
3884 3885

	if (attr_mask & IB_QP_ALT_PATH) {
3886
		err = mlx5_set_path(dev, qp, &attr->alt_ah_attr, alt_path,
3887
				    attr->alt_port_num,
3888 3889
				    attr_mask | IB_QP_PKEY_INDEX |
					    IB_QP_TIMEOUT,
3890
				    0, attr, true);
3891 3892 3893 3894
		if (err)
			goto out;
	}

3895 3896
	get_cqs(qp->ibqp.qp_type, qp->ibqp.send_cq, qp->ibqp.recv_cq,
		&send_cq, &recv_cq);
3897

3898 3899 3900 3901 3902 3903 3904
	MLX5_SET(qpc, qpc, pd, pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
	if (send_cq)
		MLX5_SET(qpc, qpc, cqn_snd, send_cq->mcq.cqn);
	if (recv_cq)
		MLX5_SET(qpc, qpc, cqn_rcv, recv_cq->mcq.cqn);

	MLX5_SET(qpc, qpc, log_ack_req_freq, MLX5_IB_ACK_REQ_FREQ);
3905 3906

	if (attr_mask & IB_QP_RNR_RETRY)
3907
		MLX5_SET(qpc, qpc, rnr_retry, attr->rnr_retry);
3908 3909

	if (attr_mask & IB_QP_RETRY_CNT)
3910
		MLX5_SET(qpc, qpc, retry_count, attr->retry_cnt);
3911

3912 3913
	if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC && attr->max_rd_atomic)
		MLX5_SET(qpc, qpc, log_sra_max, ilog2(attr->max_rd_atomic));
3914 3915

	if (attr_mask & IB_QP_SQ_PSN)
3916
		MLX5_SET(qpc, qpc, next_send_psn, attr->sq_psn);
3917

3918 3919 3920
	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC && attr->max_dest_rd_atomic)
		MLX5_SET(qpc, qpc, log_rra_max,
			 ilog2(attr->max_dest_rd_atomic));
3921

3922
	if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
3923
		err = set_qpc_atomic_flags(qp, attr, attr_mask, qpc);
3924 3925 3926
		if (err)
			goto out;
	}
3927 3928

	if (attr_mask & IB_QP_MIN_RNR_TIMER)
3929
		MLX5_SET(qpc, qpc, min_rnr_nak, attr->min_rnr_timer);
3930 3931

	if (attr_mask & IB_QP_RQ_PSN)
3932
		MLX5_SET(qpc, qpc, next_rcv_psn, attr->rq_psn);
3933 3934

	if (attr_mask & IB_QP_QKEY)
3935
		MLX5_SET(qpc, qpc, q_key, attr->qkey);
3936 3937

	if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3938
		MLX5_SET64(qpc, qpc, dbr_addr, qp->db.dma);
3939

M
Mark Bloch 已提交
3940 3941 3942
	if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
		u8 port_num = (attr_mask & IB_QP_PORT ? attr->port_num :
			       qp->port) - 1;
3943 3944

		/* Underlay port should be used - index 0 function per port */
3945
		if (qp->flags & IB_QP_CREATE_SOURCE_QPN)
3946 3947
			port_num = 0;

M
Mark Zhang 已提交
3948 3949 3950
		if (ibqp->counter)
			set_id = ibqp->counter->id;
		else
3951
			set_id = mlx5_ib_get_counters_id(dev, port_num);
3952
		MLX5_SET(qpc, qpc, counter_set_id, set_id);
M
Mark Bloch 已提交
3953 3954
	}

3955
	if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
3956
		MLX5_SET(qpc, qpc, rlky, 1);
3957

3958
	if (qp->flags & MLX5_IB_QP_CREATE_SQPN_QP1)
3959
		MLX5_SET(qpc, qpc, deth_sqpn, 1);
3960 3961 3962 3963

	mlx5_cur = to_mlx5_state(cur_state);
	mlx5_new = to_mlx5_state(new_state);

3964
	if (mlx5_cur >= MLX5_QP_NUM_STATE || mlx5_new >= MLX5_QP_NUM_STATE ||
3965 3966
	    !optab[mlx5_cur][mlx5_new]) {
		err = -EINVAL;
3967
		goto out;
3968
	}
3969 3970

	op = optab[mlx5_cur][mlx5_new];
3971
	optpar |= ib_mask_to_mlx5_opt(attr_mask);
3972
	optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
3973

3974
	if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
3975
	    qp->flags & IB_QP_CREATE_SOURCE_QPN) {
3976 3977 3978
		struct mlx5_modify_raw_qp_param raw_qp_param = {};

		raw_qp_param.operation = op;
3979
		if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
M
Mark Zhang 已提交
3980
			raw_qp_param.rq_q_ctr_id = set_id;
3981 3982
			raw_qp_param.set_mask |= MLX5_RAW_QP_MOD_SET_RQ_Q_CTR_ID;
		}
3983

3984 3985 3986
		if (attr_mask & IB_QP_PORT)
			raw_qp_param.port = attr->port_num;

3987
		if (attr_mask & IB_QP_RATE_LIMIT) {
3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011
			raw_qp_param.rl.rate = attr->rate_limit;

			if (ucmd->burst_info.max_burst_sz) {
				if (attr->rate_limit &&
				    MLX5_CAP_QOS(dev->mdev, packet_pacing_burst_bound)) {
					raw_qp_param.rl.max_burst_sz =
						ucmd->burst_info.max_burst_sz;
				} else {
					err = -EINVAL;
					goto out;
				}
			}

			if (ucmd->burst_info.typical_pkt_sz) {
				if (attr->rate_limit &&
				    MLX5_CAP_QOS(dev->mdev, packet_pacing_typical_size)) {
					raw_qp_param.rl.typical_pkt_sz =
						ucmd->burst_info.typical_pkt_sz;
				} else {
					err = -EINVAL;
					goto out;
				}
			}

4012 4013 4014
			raw_qp_param.set_mask |= MLX5_RAW_QP_RATE_LIMIT;
		}

A
Aviv Heller 已提交
4015
		err = modify_raw_packet_qp(dev, qp, &raw_qp_param, tx_affinity);
4016
	} else {
4017 4018 4019 4020 4021 4022 4023
		if (udata) {
			/* For the kernel flows, the resp will stay zero */
			resp->ece_options =
				MLX5_CAP_GEN(dev->mdev, ece_support) ?
					ucmd->ece_options : 0;
			resp->response_length = sizeof(*resp);
		}
4024
		err = mlx5_core_qp_modify(dev, op, optpar, qpc, &base->mqp,
4025
					  &resp->ece_options);
4026 4027
	}

4028 4029 4030 4031 4032 4033
	if (err)
		goto out;

	qp->state = new_state;

	if (attr_mask & IB_QP_ACCESS_FLAGS)
4034
		qp->trans_qp.atomic_rd_en = attr->qp_access_flags;
4035
	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
4036
		qp->trans_qp.resp_depth = attr->max_dest_rd_atomic;
4037 4038 4039
	if (attr_mask & IB_QP_PORT)
		qp->port = attr->port_num;
	if (attr_mask & IB_QP_ALT_PATH)
4040
		qp->trans_qp.alt_port = attr->alt_port_num;
4041 4042 4043 4044 4045

	/*
	 * If we moved a kernel QP to RESET, clean up all old CQ
	 * entries and reinitialize the QP.
	 */
4046 4047
	if (new_state == IB_QPS_RESET &&
	    !ibqp->uobject && ibqp->qp_type != IB_QPT_XRC_TGT) {
4048
		mlx5_ib_cq_clean(recv_cq, base->mqp.qpn,
4049 4050
				 ibqp->srq ? to_msrq(ibqp->srq) : NULL);
		if (send_cq != recv_cq)
4051
			mlx5_ib_cq_clean(send_cq, base->mqp.qpn, NULL);
4052 4053 4054 4055 4056 4057

		qp->rq.head = 0;
		qp->rq.tail = 0;
		qp->sq.head = 0;
		qp->sq.tail = 0;
		qp->sq.cur_post = 0;
4058 4059
		if (qp->sq.wqe_cnt)
			qp->sq.cur_edge = get_sq_edge(&qp->sq, 0);
4060
		qp->sq.last_poll = 0;
4061 4062 4063 4064
		qp->db.db[MLX5_RCV_DBR] = 0;
		qp->db.db[MLX5_SND_DBR] = 0;
	}

M
Mark Zhang 已提交
4065 4066 4067 4068 4069 4070
	if ((new_state == IB_QPS_RTS) && qp->counter_pending) {
		err = __mlx5_ib_qp_set_counter(ibqp, ibqp->counter);
		if (!err)
			qp->counter_pending = 0;
	}

4071
out:
4072
	kfree(qpc);
4073 4074 4075
	return err;
}

4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095
static inline bool is_valid_mask(int mask, int req, int opt)
{
	if ((mask & req) != req)
		return false;

	if (mask & ~(req | opt))
		return false;

	return true;
}

/* check valid transition for driver QP types
 * for now the only QP type that this function supports is DCI
 */
static bool modify_dci_qp_is_ok(enum ib_qp_state cur_state, enum ib_qp_state new_state,
				enum ib_qp_attr_mask attr_mask)
{
	int req = IB_QP_STATE;
	int opt = 0;

4096 4097 4098
	if (new_state == IB_QPS_RESET) {
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
4099 4100 4101 4102 4103 4104 4105
		req |= IB_QP_PKEY_INDEX | IB_QP_PORT;
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
		opt = IB_QP_PKEY_INDEX | IB_QP_PORT;
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
		req |= IB_QP_PATH_MTU;
4106
		opt = IB_QP_PKEY_INDEX | IB_QP_AV;
4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
		req |= IB_QP_TIMEOUT | IB_QP_RETRY_CNT | IB_QP_RNR_RETRY |
		       IB_QP_MAX_QP_RD_ATOMIC | IB_QP_SQ_PSN;
		opt = IB_QP_MIN_RNR_TIMER;
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) {
		opt = IB_QP_MIN_RNR_TIMER;
		return is_valid_mask(attr_mask, req, opt);
	} else if (cur_state != IB_QPS_RESET && new_state == IB_QPS_ERR) {
		return is_valid_mask(attr_mask, req, opt);
	}
	return false;
}

4122 4123 4124 4125 4126 4127 4128 4129
/* mlx5_ib_modify_dct: modify a DCT QP
 * valid transitions are:
 * RESET to INIT: must set access_flags, pkey_index and port
 * INIT  to RTR : must set min_rnr_timer, tclass, flow_label,
 *			   mtu, gid_index and hop_limit
 * Other transitions and attributes are illegal
 */
static int mlx5_ib_modify_dct(struct ib_qp *ibqp, struct ib_qp_attr *attr,
4130 4131
			      int attr_mask, struct mlx5_ib_modify_qp *ucmd,
			      struct ib_udata *udata)
4132 4133 4134 4135 4136 4137
{
	struct mlx5_ib_qp *qp = to_mqp(ibqp);
	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
	enum ib_qp_state cur_state, new_state;
	int required = IB_QP_STATE;
	void *dctc;
4138
	int err;
4139 4140 4141 4142 4143 4144 4145 4146

	if (!(attr_mask & IB_QP_STATE))
		return -EINVAL;

	cur_state = qp->state;
	new_state = attr->qp_state;

	dctc = MLX5_ADDR_OF(create_dct_in, qp->dct.in, dct_context_entry);
4147 4148 4149 4150 4151 4152 4153 4154 4155
	if (MLX5_CAP_GEN(dev->mdev, ece_support) && ucmd->ece_options)
		/*
		 * DCT doesn't initialize QP till modify command is executed,
		 * so we need to overwrite previously set ECE field if user
		 * provided any value except zero, which means not set/not
		 * valid.
		 */
		MLX5_SET(dctc, dctc, ece, ucmd->ece_options);

4156
	if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
4157 4158
		u16 set_id;

4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
		required |= IB_QP_ACCESS_FLAGS | IB_QP_PKEY_INDEX | IB_QP_PORT;
		if (!is_valid_mask(attr_mask, required, 0))
			return -EINVAL;

		if (attr->port_num == 0 ||
		    attr->port_num > MLX5_CAP_GEN(dev->mdev, num_ports)) {
			mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
				    attr->port_num, dev->num_ports);
			return -EINVAL;
		}
		if (attr->qp_access_flags & IB_ACCESS_REMOTE_READ)
			MLX5_SET(dctc, dctc, rre, 1);
		if (attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE)
			MLX5_SET(dctc, dctc, rwe, 1);
		if (attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC) {
4174 4175 4176 4177
			int atomic_mode;

			atomic_mode = get_atomic_mode(dev, MLX5_IB_QPT_DCT);
			if (atomic_mode < 0)
4178
				return -EOPNOTSUPP;
4179 4180

			MLX5_SET(dctc, dctc, atomic_mode, atomic_mode);
4181 4182 4183
			MLX5_SET(dctc, dctc, rae, 1);
		}
		MLX5_SET(dctc, dctc, pkey_index, attr->pkey_index);
M
Mark Zhang 已提交
4184 4185 4186 4187 4188
		if (mlx5_lag_is_active(dev->mdev))
			MLX5_SET(dctc, dctc, port,
				 get_tx_affinity_rr(dev, udata));
		else
			MLX5_SET(dctc, dctc, port, attr->port_num);
4189 4190 4191

		set_id = mlx5_ib_get_counters_id(dev, attr->port_num - 1);
		MLX5_SET(dctc, dctc, counter_set_id, set_id);
4192 4193
	} else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
		struct mlx5_ib_modify_qp_resp resp = {};
4194 4195
		u32 out[MLX5_ST_SZ_DW(create_dct_out)] = {};
		u32 min_resp_len = offsetofend(typeof(resp), dctn);
4196 4197 4198

		if (udata->outlen < min_resp_len)
			return -EINVAL;
4199 4200 4201 4202 4203 4204 4205 4206
		/*
		 * If we don't have enough space for the ECE options,
		 * simply indicate it with resp.response_length.
		 */
		resp.response_length = (udata->outlen < sizeof(resp)) ?
					       min_resp_len :
					       sizeof(resp);

4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
		required |= IB_QP_MIN_RNR_TIMER | IB_QP_AV | IB_QP_PATH_MTU;
		if (!is_valid_mask(attr_mask, required, 0))
			return -EINVAL;
		MLX5_SET(dctc, dctc, min_rnr_nak, attr->min_rnr_timer);
		MLX5_SET(dctc, dctc, tclass, attr->ah_attr.grh.traffic_class);
		MLX5_SET(dctc, dctc, flow_label, attr->ah_attr.grh.flow_label);
		MLX5_SET(dctc, dctc, mtu, attr->path_mtu);
		MLX5_SET(dctc, dctc, my_addr_index, attr->ah_attr.grh.sgid_index);
		MLX5_SET(dctc, dctc, hop_limit, attr->ah_attr.grh.hop_limit);

4217
		err = mlx5_core_create_dct(dev, &qp->dct.mdct, qp->dct.in,
4218 4219
					   MLX5_ST_SZ_BYTES(create_dct_in), out,
					   sizeof(out));
4220 4221 4222
		if (err)
			return err;
		resp.dctn = qp->dct.mdct.mqp.qpn;
4223 4224
		if (MLX5_CAP_GEN(dev->mdev, ece_support))
			resp.ece_options = MLX5_GET(create_dct_out, out, ece);
4225 4226
		err = ib_copy_to_udata(udata, &resp, resp.response_length);
		if (err) {
4227
			mlx5_core_destroy_dct(dev, &qp->dct.mdct);
4228 4229 4230 4231 4232 4233
			return err;
		}
	} else {
		mlx5_ib_warn(dev, "Modify DCT: Invalid transition from %d to %d\n", cur_state, new_state);
		return -EINVAL;
	}
4234 4235 4236

	qp->state = new_state;
	return 0;
4237 4238
}

4239 4240 4241 4242
int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
		      int attr_mask, struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
4243
	struct mlx5_ib_modify_qp_resp resp = {};
4244
	struct mlx5_ib_qp *qp = to_mqp(ibqp);
4245
	struct mlx5_ib_modify_qp ucmd = {};
H
Haggai Eran 已提交
4246
	enum ib_qp_type qp_type;
4247 4248 4249 4250
	enum ib_qp_state cur_state, new_state;
	int err = -EINVAL;
	int port;

4251 4252 4253
	if (attr_mask & ~(IB_QP_ATTR_STANDARD_BITS | IB_QP_RATE_LIMIT))
		return -EOPNOTSUPP;

Y
Yishai Hadas 已提交
4254 4255 4256
	if (ibqp->rwq_ind_tbl)
		return -ENOSYS;

4257
	if (udata && udata->inlen) {
4258
		if (udata->inlen < offsetofend(typeof(ucmd), ece_options))
4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272 4273
			return -EINVAL;

		if (udata->inlen > sizeof(ucmd) &&
		    !ib_is_udata_cleared(udata, sizeof(ucmd),
					 udata->inlen - sizeof(ucmd)))
			return -EOPNOTSUPP;

		if (ib_copy_from_udata(&ucmd, udata,
				       min(udata->inlen, sizeof(ucmd))))
			return -EFAULT;

		if (ucmd.comp_mask ||
		    memchr_inv(&ucmd.burst_info.reserved, 0,
			       sizeof(ucmd.burst_info.reserved)))
			return -EOPNOTSUPP;
4274

4275 4276
	}

H
Haggai Eran 已提交
4277 4278 4279
	if (unlikely(ibqp->qp_type == IB_QPT_GSI))
		return mlx5_ib_gsi_modify_qp(ibqp, attr, attr_mask);

4280 4281
	qp_type = (unlikely(ibqp->qp_type == MLX5_IB_QPT_HW_GSI)) ? IB_QPT_GSI :
								    qp->type;
4282

4283 4284
	if (qp_type == MLX5_IB_QPT_DCT)
		return mlx5_ib_modify_dct(ibqp, attr, attr_mask, &ucmd, udata);
H
Haggai Eran 已提交
4285

4286 4287 4288 4289 4290
	mutex_lock(&qp->mutex);

	cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
	new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;

4291 4292 4293 4294
	if (!(cur_state == new_state && cur_state == IB_QPS_RESET)) {
		port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
	}

4295
	if (qp->flags & IB_QP_CREATE_SOURCE_QPN) {
4296 4297 4298 4299 4300 4301
		if (attr_mask & ~(IB_QP_STATE | IB_QP_CUR_STATE)) {
			mlx5_ib_dbg(dev, "invalid attr_mask 0x%x when underlay QP is used\n",
				    attr_mask);
			goto out;
		}
	} else if (qp_type != MLX5_IB_QPT_REG_UMR &&
4302
		   qp_type != MLX5_IB_QPT_DCI &&
4303 4304
		   !ib_modify_qp_is_ok(cur_state, new_state, qp_type,
				       attr_mask)) {
4305 4306
		mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
			    cur_state, new_state, ibqp->qp_type, attr_mask);
4307
		goto out;
4308 4309 4310 4311 4312
	} else if (qp_type == MLX5_IB_QPT_DCI &&
		   !modify_dci_qp_is_ok(cur_state, new_state, attr_mask)) {
		mlx5_ib_dbg(dev, "invalid QP state transition from %d to %d, qp_type %d, attr_mask 0x%x\n",
			    cur_state, new_state, qp_type, attr_mask);
		goto out;
4313
	}
4314 4315

	if ((attr_mask & IB_QP_PORT) &&
4316
	    (attr->port_num == 0 ||
4317
	     attr->port_num > dev->num_ports)) {
4318 4319
		mlx5_ib_dbg(dev, "invalid port number %d. number of ports is %d\n",
			    attr->port_num, dev->num_ports);
4320
		goto out;
4321
	}
4322 4323 4324

	if (attr_mask & IB_QP_PKEY_INDEX) {
		port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
4325
		if (attr->pkey_index >=
4326 4327 4328
		    dev->mdev->port_caps[port - 1].pkey_table_len) {
			mlx5_ib_dbg(dev, "invalid pkey index %d\n",
				    attr->pkey_index);
4329
			goto out;
4330
		}
4331 4332 4333
	}

	if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
4334
	    attr->max_rd_atomic >
4335 4336 4337
	    (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_res_qp))) {
		mlx5_ib_dbg(dev, "invalid max_rd_atomic value %d\n",
			    attr->max_rd_atomic);
4338
		goto out;
4339
	}
4340 4341

	if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
4342
	    attr->max_dest_rd_atomic >
4343 4344 4345
	    (1 << MLX5_CAP_GEN(dev->mdev, log_max_ra_req_qp))) {
		mlx5_ib_dbg(dev, "invalid max_dest_rd_atomic value %d\n",
			    attr->max_dest_rd_atomic);
4346
		goto out;
4347
	}
4348 4349 4350 4351 4352 4353

	if (cur_state == new_state && cur_state == IB_QPS_RESET) {
		err = 0;
		goto out;
	}

4354
	err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state,
4355 4356 4357 4358 4359
				  new_state, &ucmd, &resp, udata);

	/* resp.response_length is set in ECE supported flows only */
	if (!err && resp.response_length &&
	    udata->outlen >= resp.response_length)
4360 4361
		/* Return -EFAULT to the user and expect him to destroy QP. */
		err = ib_copy_to_udata(udata, &resp, resp.response_length);
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392

out:
	mutex_unlock(&qp->mutex);
	return err;
}

static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
{
	switch (mlx5_state) {
	case MLX5_QP_STATE_RST:      return IB_QPS_RESET;
	case MLX5_QP_STATE_INIT:     return IB_QPS_INIT;
	case MLX5_QP_STATE_RTR:      return IB_QPS_RTR;
	case MLX5_QP_STATE_RTS:      return IB_QPS_RTS;
	case MLX5_QP_STATE_SQ_DRAINING:
	case MLX5_QP_STATE_SQD:      return IB_QPS_SQD;
	case MLX5_QP_STATE_SQER:     return IB_QPS_SQE;
	case MLX5_QP_STATE_ERR:      return IB_QPS_ERR;
	default:		     return -1;
	}
}

static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
{
	switch (mlx5_mig_state) {
	case MLX5_QP_PM_ARMED:		return IB_MIG_ARMED;
	case MLX5_QP_PM_REARM:		return IB_MIG_REARM;
	case MLX5_QP_PM_MIGRATED:	return IB_MIG_MIGRATED;
	default: return -1;
	}
}

4393
static void to_rdma_ah_attr(struct mlx5_ib_dev *ibdev,
4394
			    struct rdma_ah_attr *ah_attr, void *path)
4395
{
4396 4397
	int port = MLX5_GET(ads, path, vhca_port_num);
	int static_rate;
4398

4399
	memset(ah_attr, 0, sizeof(*ah_attr));
4400

4401
	if (!port || port > ibdev->num_ports)
4402 4403
		return;

4404
	ah_attr->type = rdma_ah_find_type(&ibdev->ib_dev, port);
4405

4406 4407
	rdma_ah_set_port_num(ah_attr, port);
	rdma_ah_set_sl(ah_attr, MLX5_GET(ads, path, sl));
4408

4409 4410
	rdma_ah_set_dlid(ah_attr, MLX5_GET(ads, path, rlid));
	rdma_ah_set_path_bits(ah_attr, MLX5_GET(ads, path, mlid));
4411

4412 4413 4414
	static_rate = MLX5_GET(ads, path, stat_rate);
	rdma_ah_set_static_rate(ah_attr, static_rate ? static_rate - 5 : 0);
	if (MLX5_GET(ads, path, grh) ||
4415
	    ah_attr->type == RDMA_AH_ATTR_TYPE_ROCE) {
4416 4417 4418 4419
		rdma_ah_set_grh(ah_attr, NULL, MLX5_GET(ads, path, flow_label),
				MLX5_GET(ads, path, src_addr_index),
				MLX5_GET(ads, path, hop_limit),
				MLX5_GET(ads, path, tclass));
4420
		rdma_ah_set_dgid_raw(ah_attr, MLX5_ADDR_OF(ads, path, rgid_rip));
4421 4422 4423
	}
}

4424 4425 4426 4427 4428 4429
static int query_raw_packet_qp_sq_state(struct mlx5_ib_dev *dev,
					struct mlx5_ib_sq *sq,
					u8 *sq_state)
{
	int err;

4430
	err = mlx5_core_query_sq_state(dev->mdev, sq->base.mqp.qpn, sq_state);
4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
	if (err)
		goto out;
	sq->state = *sq_state;

out:
	return err;
}

static int query_raw_packet_qp_rq_state(struct mlx5_ib_dev *dev,
					struct mlx5_ib_rq *rq,
					u8 *rq_state)
{
	void *out;
	void *rqc;
	int inlen;
	int err;

	inlen = MLX5_ST_SZ_BYTES(query_rq_out);
4449
	out = kvzalloc(inlen, GFP_KERNEL);
4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
	if (!out)
		return -ENOMEM;

	err = mlx5_core_query_rq(dev->mdev, rq->base.mqp.qpn, out);
	if (err)
		goto out;

	rqc = MLX5_ADDR_OF(query_rq_out, out, rq_context);
	*rq_state = MLX5_GET(rqc, rqc, state);
	rq->state = *rq_state;

out:
	kvfree(out);
	return err;
}

static int sqrq_state_to_qp_state(u8 sq_state, u8 rq_state,
				  struct mlx5_ib_qp *qp, u8 *qp_state)
{
	static const u8 sqrq_trans[MLX5_RQ_NUM_STATE][MLX5_SQ_NUM_STATE] = {
		[MLX5_RQC_STATE_RST] = {
			[MLX5_SQC_STATE_RST]	= IB_QPS_RESET,
			[MLX5_SQC_STATE_RDY]	= MLX5_QP_STATE_BAD,
			[MLX5_SQC_STATE_ERR]	= MLX5_QP_STATE_BAD,
			[MLX5_SQ_STATE_NA]	= IB_QPS_RESET,
		},
		[MLX5_RQC_STATE_RDY] = {
M
Maor Gottlieb 已提交
4477
			[MLX5_SQC_STATE_RST]	= MLX5_QP_STATE,
4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488
			[MLX5_SQC_STATE_RDY]	= MLX5_QP_STATE,
			[MLX5_SQC_STATE_ERR]	= IB_QPS_SQE,
			[MLX5_SQ_STATE_NA]	= MLX5_QP_STATE,
		},
		[MLX5_RQC_STATE_ERR] = {
			[MLX5_SQC_STATE_RST]    = MLX5_QP_STATE_BAD,
			[MLX5_SQC_STATE_RDY]	= MLX5_QP_STATE_BAD,
			[MLX5_SQC_STATE_ERR]	= IB_QPS_ERR,
			[MLX5_SQ_STATE_NA]	= IB_QPS_ERR,
		},
		[MLX5_RQ_STATE_NA] = {
M
Maor Gottlieb 已提交
4489
			[MLX5_SQC_STATE_RST]    = MLX5_QP_STATE,
4490 4491 4492 4493 4494 4495 4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539
			[MLX5_SQC_STATE_RDY]	= MLX5_QP_STATE,
			[MLX5_SQC_STATE_ERR]	= MLX5_QP_STATE,
			[MLX5_SQ_STATE_NA]	= MLX5_QP_STATE_BAD,
		},
	};

	*qp_state = sqrq_trans[rq_state][sq_state];

	if (*qp_state == MLX5_QP_STATE_BAD) {
		WARN(1, "Buggy Raw Packet QP state, SQ 0x%x state: 0x%x, RQ 0x%x state: 0x%x",
		     qp->raw_packet_qp.sq.base.mqp.qpn, sq_state,
		     qp->raw_packet_qp.rq.base.mqp.qpn, rq_state);
		return -EINVAL;
	}

	if (*qp_state == MLX5_QP_STATE)
		*qp_state = qp->state;

	return 0;
}

static int query_raw_packet_qp_state(struct mlx5_ib_dev *dev,
				     struct mlx5_ib_qp *qp,
				     u8 *raw_packet_qp_state)
{
	struct mlx5_ib_raw_packet_qp *raw_packet_qp = &qp->raw_packet_qp;
	struct mlx5_ib_sq *sq = &raw_packet_qp->sq;
	struct mlx5_ib_rq *rq = &raw_packet_qp->rq;
	int err;
	u8 sq_state = MLX5_SQ_STATE_NA;
	u8 rq_state = MLX5_RQ_STATE_NA;

	if (qp->sq.wqe_cnt) {
		err = query_raw_packet_qp_sq_state(dev, sq, &sq_state);
		if (err)
			return err;
	}

	if (qp->rq.wqe_cnt) {
		err = query_raw_packet_qp_rq_state(dev, rq, &rq_state);
		if (err)
			return err;
	}

	return sqrq_state_to_qp_state(sq_state, rq_state, qp,
				      raw_packet_qp_state);
}

static int query_qp_attr(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp,
			 struct ib_qp_attr *qp_attr)
4540
{
4541
	int outlen = MLX5_ST_SZ_BYTES(query_qp_out);
4542
	void *qpc, *pri_path, *alt_path;
4543
	u32 *outb;
4544
	int err;
4545

4546
	outb = kzalloc(outlen, GFP_KERNEL);
4547 4548 4549
	if (!outb)
		return -ENOMEM;

4550
	err = mlx5_core_qp_query(dev, &qp->trans_qp.base.mqp, outb, outlen);
4551
	if (err)
4552
		goto out;
4553

4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
	qpc = MLX5_ADDR_OF(query_qp_out, outb, qpc);

	qp->state = to_ib_qp_state(MLX5_GET(qpc, qpc, state));
	if (MLX5_GET(qpc, qpc, state) == MLX5_QP_STATE_SQ_DRAINING)
		qp_attr->sq_draining = 1;

	qp_attr->path_mtu = MLX5_GET(qpc, qpc, mtu);
	qp_attr->path_mig_state = to_ib_mig_state(MLX5_GET(qpc, qpc, pm_state));
	qp_attr->qkey = MLX5_GET(qpc, qpc, q_key);
	qp_attr->rq_psn = MLX5_GET(qpc, qpc, next_rcv_psn);
	qp_attr->sq_psn = MLX5_GET(qpc, qpc, next_send_psn);
	qp_attr->dest_qp_num = MLX5_GET(qpc, qpc, remote_qpn);
4566

4567 4568 4569 4570 4571 4572
	if (MLX5_GET(qpc, qpc, rre))
		qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_READ;
	if (MLX5_GET(qpc, qpc, rwe))
		qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_WRITE;
	if (MLX5_GET(qpc, qpc, rae))
		qp_attr->qp_access_flags |= IB_ACCESS_REMOTE_ATOMIC;
4573

4574 4575 4576 4577 4578 4579 4580 4581
	qp_attr->max_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_sra_max);
	qp_attr->max_dest_rd_atomic = 1 << MLX5_GET(qpc, qpc, log_rra_max);
	qp_attr->min_rnr_timer = MLX5_GET(qpc, qpc, min_rnr_nak);
	qp_attr->retry_cnt = MLX5_GET(qpc, qpc, retry_count);
	qp_attr->rnr_retry = MLX5_GET(qpc, qpc, rnr_retry);

	pri_path = MLX5_ADDR_OF(qpc, qpc, primary_address_path);
	alt_path = MLX5_ADDR_OF(qpc, qpc, secondary_address_path);
4582 4583

	if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
		to_rdma_ah_attr(dev, &qp_attr->ah_attr, pri_path);
		to_rdma_ah_attr(dev, &qp_attr->alt_ah_attr, alt_path);
		qp_attr->alt_pkey_index = MLX5_GET(ads, alt_path, pkey_index);
		qp_attr->alt_port_num = MLX5_GET(ads, alt_path, vhca_port_num);
	}

	qp_attr->pkey_index = MLX5_GET(ads, pri_path, pkey_index);
	qp_attr->port_num = MLX5_GET(ads, pri_path, vhca_port_num);
	qp_attr->timeout = MLX5_GET(ads, pri_path, ack_timeout);
	qp_attr->alt_timeout = MLX5_GET(ads, alt_path, ack_timeout);
4594 4595 4596 4597 4598 4599

out:
	kfree(outb);
	return err;
}

4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
static int mlx5_ib_dct_query_qp(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *mqp,
				struct ib_qp_attr *qp_attr, int qp_attr_mask,
				struct ib_qp_init_attr *qp_init_attr)
{
	struct mlx5_core_dct	*dct = &mqp->dct.mdct;
	u32 *out;
	u32 access_flags = 0;
	int outlen = MLX5_ST_SZ_BYTES(query_dct_out);
	void *dctc;
	int err;
	int supported_mask = IB_QP_STATE |
			     IB_QP_ACCESS_FLAGS |
			     IB_QP_PORT |
			     IB_QP_MIN_RNR_TIMER |
			     IB_QP_AV |
			     IB_QP_PATH_MTU |
			     IB_QP_PKEY_INDEX;

	if (qp_attr_mask & ~supported_mask)
		return -EINVAL;
	if (mqp->state != IB_QPS_RTR)
		return -EINVAL;

	out = kzalloc(outlen, GFP_KERNEL);
	if (!out)
		return -ENOMEM;

4627
	err = mlx5_core_dct_query(dev, dct, out, outlen);
4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664
	if (err)
		goto out;

	dctc = MLX5_ADDR_OF(query_dct_out, out, dct_context_entry);

	if (qp_attr_mask & IB_QP_STATE)
		qp_attr->qp_state = IB_QPS_RTR;

	if (qp_attr_mask & IB_QP_ACCESS_FLAGS) {
		if (MLX5_GET(dctc, dctc, rre))
			access_flags |= IB_ACCESS_REMOTE_READ;
		if (MLX5_GET(dctc, dctc, rwe))
			access_flags |= IB_ACCESS_REMOTE_WRITE;
		if (MLX5_GET(dctc, dctc, rae))
			access_flags |= IB_ACCESS_REMOTE_ATOMIC;
		qp_attr->qp_access_flags = access_flags;
	}

	if (qp_attr_mask & IB_QP_PORT)
		qp_attr->port_num = MLX5_GET(dctc, dctc, port);
	if (qp_attr_mask & IB_QP_MIN_RNR_TIMER)
		qp_attr->min_rnr_timer = MLX5_GET(dctc, dctc, min_rnr_nak);
	if (qp_attr_mask & IB_QP_AV) {
		qp_attr->ah_attr.grh.traffic_class = MLX5_GET(dctc, dctc, tclass);
		qp_attr->ah_attr.grh.flow_label = MLX5_GET(dctc, dctc, flow_label);
		qp_attr->ah_attr.grh.sgid_index = MLX5_GET(dctc, dctc, my_addr_index);
		qp_attr->ah_attr.grh.hop_limit = MLX5_GET(dctc, dctc, hop_limit);
	}
	if (qp_attr_mask & IB_QP_PATH_MTU)
		qp_attr->path_mtu = MLX5_GET(dctc, dctc, mtu);
	if (qp_attr_mask & IB_QP_PKEY_INDEX)
		qp_attr->pkey_index = MLX5_GET(dctc, dctc, pkey_index);
out:
	kfree(out);
	return err;
}

4665 4666 4667 4668 4669 4670 4671 4672
int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
		     int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
{
	struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
	struct mlx5_ib_qp *qp = to_mqp(ibqp);
	int err = 0;
	u8 raw_packet_qp_state;

Y
Yishai Hadas 已提交
4673 4674 4675
	if (ibqp->rwq_ind_tbl)
		return -ENOSYS;

H
Haggai Eran 已提交
4676 4677 4678 4679
	if (unlikely(ibqp->qp_type == IB_QPT_GSI))
		return mlx5_ib_gsi_query_qp(ibqp, qp_attr, qp_attr_mask,
					    qp_init_attr);

4680 4681 4682 4683
	/* Not all of output fields are applicable, make sure to zero them */
	memset(qp_init_attr, 0, sizeof(*qp_init_attr));
	memset(qp_attr, 0, sizeof(*qp_attr));

4684
	if (unlikely(qp->type == MLX5_IB_QPT_DCT))
4685 4686 4687
		return mlx5_ib_dct_query_qp(dev, qp, qp_attr,
					    qp_attr_mask, qp_init_attr);

4688 4689
	mutex_lock(&qp->mutex);

4690
	if (qp->ibqp.qp_type == IB_QPT_RAW_PACKET ||
4691
	    qp->flags & IB_QP_CREATE_SOURCE_QPN) {
4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703
		err = query_raw_packet_qp_state(dev, qp, &raw_packet_qp_state);
		if (err)
			goto out;
		qp->state = raw_packet_qp_state;
		qp_attr->port_num = 1;
	} else {
		err = query_qp_attr(dev, qp, qp_attr);
		if (err)
			goto out;
	}

	qp_attr->qp_state	     = qp->state;
4704 4705 4706 4707 4708
	qp_attr->cur_qp_state	     = qp_attr->qp_state;
	qp_attr->cap.max_recv_wr     = qp->rq.wqe_cnt;
	qp_attr->cap.max_recv_sge    = qp->rq.max_gs;

	if (!ibqp->uobject) {
4709
		qp_attr->cap.max_send_wr  = qp->sq.max_post;
4710
		qp_attr->cap.max_send_sge = qp->sq.max_gs;
4711
		qp_init_attr->qp_context = ibqp->qp_context;
4712 4713 4714 4715 4716
	} else {
		qp_attr->cap.max_send_wr  = 0;
		qp_attr->cap.max_send_sge = 0;
	}

4717 4718 4719 4720 4721
	qp_init_attr->qp_type = ibqp->qp_type;
	qp_init_attr->recv_cq = ibqp->recv_cq;
	qp_init_attr->send_cq = ibqp->send_cq;
	qp_init_attr->srq = ibqp->srq;
	qp_attr->cap.max_inline_data = qp->max_inline_data;
4722 4723 4724

	qp_init_attr->cap	     = qp_attr->cap;

4725
	qp_init_attr->create_flags = qp->flags;
4726

4727 4728 4729 4730 4731 4732 4733 4734
	qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
		IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;

out:
	mutex_unlock(&qp->mutex);
	return err;
}

4735
int mlx5_ib_alloc_xrcd(struct ib_xrcd *ibxrcd, struct ib_udata *udata)
4736
{
4737 4738
	struct mlx5_ib_dev *dev = to_mdev(ibxrcd->device);
	struct mlx5_ib_xrcd *xrcd = to_mxrcd(ibxrcd);
4739

4740
	if (!MLX5_CAP_GEN(dev->mdev, xrc))
4741
		return -EOPNOTSUPP;
4742

4743
	return mlx5_cmd_xrcd_alloc(dev->mdev, &xrcd->xrcdn, 0);
4744 4745
}

4746
int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd, struct ib_udata *udata)
4747 4748 4749 4750
{
	struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
	u32 xrcdn = to_mxrcd(xrcd)->xrcdn;

4751
	return mlx5_cmd_xrcd_dealloc(dev->mdev, xrcdn, 0);
4752
}
4753

4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775
static void mlx5_ib_wq_event(struct mlx5_core_qp *core_qp, int type)
{
	struct mlx5_ib_rwq *rwq = to_mibrwq(core_qp);
	struct mlx5_ib_dev *dev = to_mdev(rwq->ibwq.device);
	struct ib_event event;

	if (rwq->ibwq.event_handler) {
		event.device     = rwq->ibwq.device;
		event.element.wq = &rwq->ibwq;
		switch (type) {
		case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
			event.event = IB_EVENT_WQ_FATAL;
			break;
		default:
			mlx5_ib_warn(dev, "Unexpected event type %d on WQ %06x\n", type, core_qp->qpn);
			return;
		}

		rwq->ibwq.event_handler(&event, rwq->ibwq.wq_context);
	}
}

4776 4777 4778 4779 4780 4781 4782 4783
static int set_delay_drop(struct mlx5_ib_dev *dev)
{
	int err = 0;

	mutex_lock(&dev->delay_drop.lock);
	if (dev->delay_drop.activate)
		goto out;

4784
	err = mlx5_core_set_delay_drop(dev, dev->delay_drop.timeout);
4785 4786 4787 4788 4789 4790
	if (err)
		goto out;

	dev->delay_drop.activate = true;
out:
	mutex_unlock(&dev->delay_drop.lock);
4791 4792 4793

	if (!err)
		atomic_inc(&dev->delay_drop.rqs_cnt);
4794 4795 4796
	return err;
}

4797 4798 4799 4800
static int  create_rq(struct mlx5_ib_rwq *rwq, struct ib_pd *pd,
		      struct ib_wq_init_attr *init_attr)
{
	struct mlx5_ib_dev *dev;
4801
	int has_net_offloads;
4802 4803 4804 4805 4806 4807 4808 4809 4810 4811
	__be64 *rq_pas0;
	void *in;
	void *rqc;
	void *wq;
	int inlen;
	int err;

	dev = to_mdev(pd->device);

	inlen = MLX5_ST_SZ_BYTES(create_rq_in) + sizeof(u64) * rwq->rq_num_pas;
4812
	in = kvzalloc(inlen, GFP_KERNEL);
4813 4814 4815
	if (!in)
		return -ENOMEM;

4816
	MLX5_SET(create_rq_in, in, uid, to_mpd(pd)->uid);
4817 4818 4819 4820 4821 4822 4823 4824
	rqc = MLX5_ADDR_OF(create_rq_in, in, ctx);
	MLX5_SET(rqc,  rqc, mem_rq_type,
		 MLX5_RQC_MEM_RQ_TYPE_MEMORY_RQ_INLINE);
	MLX5_SET(rqc, rqc, user_index, rwq->user_index);
	MLX5_SET(rqc,  rqc, cqn, to_mcq(init_attr->cq)->mcq.cqn);
	MLX5_SET(rqc,  rqc, state, MLX5_RQC_STATE_RST);
	MLX5_SET(rqc,  rqc, flush_in_error_en, 1);
	wq = MLX5_ADDR_OF(rqc, rqc, wq);
4825 4826 4827
	MLX5_SET(wq, wq, wq_type,
		 rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ ?
		 MLX5_WQ_TYPE_CYCLIC_STRIDING_RQ : MLX5_WQ_TYPE_CYCLIC);
4828 4829 4830 4831 4832 4833 4834 4835 4836
	if (init_attr->create_flags & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
		if (!MLX5_CAP_GEN(dev->mdev, end_pad)) {
			mlx5_ib_dbg(dev, "Scatter end padding is not supported\n");
			err = -EOPNOTSUPP;
			goto out;
		} else {
			MLX5_SET(wq, wq, end_padding_mode, MLX5_WQ_END_PAD_MODE_ALIGN);
		}
	}
4837
	MLX5_SET(wq, wq, log_wq_stride, rwq->log_rq_stride);
4838
	if (rwq->create_flags & MLX5_IB_WQ_FLAGS_STRIDING_RQ) {
4839 4840 4841 4842 4843 4844 4845 4846
		/*
		 * In Firmware number of strides in each WQE is:
		 *   "512 * 2^single_wqe_log_num_of_strides"
		 * Values 3 to 8 are accepted as 10 to 15, 9 to 18 are
		 * accepted as 0 to 9
		 */
		static const u8 fw_map[] = { 10, 11, 12, 13, 14, 15, 0, 1,
					     2,  3,  4,  5,  6,  7,  8, 9 };
4847 4848 4849 4850
		MLX5_SET(wq, wq, two_byte_shift_en, rwq->two_byte_shift_en);
		MLX5_SET(wq, wq, log_wqe_stride_size,
			 rwq->single_stride_log_num_of_bytes -
			 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES);
4851 4852 4853
		MLX5_SET(wq, wq, log_wqe_num_of_strides,
			 fw_map[rwq->log_num_strides -
				MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES]);
4854
	}
4855 4856 4857 4858 4859 4860
	MLX5_SET(wq, wq, log_wq_sz, rwq->log_rq_size);
	MLX5_SET(wq, wq, pd, to_mpd(pd)->pdn);
	MLX5_SET(wq, wq, page_offset, rwq->rq_page_offset);
	MLX5_SET(wq, wq, log_wq_pg_sz, rwq->log_page_size);
	MLX5_SET(wq, wq, wq_signature, rwq->wq_sig);
	MLX5_SET64(wq, wq, dbr_addr, rwq->db.dma);
4861
	has_net_offloads = MLX5_CAP_GEN(dev->mdev, eth_net_offloads);
4862
	if (init_attr->create_flags & IB_WQ_FLAGS_CVLAN_STRIPPING) {
4863
		if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
4864 4865 4866 4867 4868 4869 4870
			mlx5_ib_dbg(dev, "VLAN offloads are not supported\n");
			err = -EOPNOTSUPP;
			goto out;
		}
	} else {
		MLX5_SET(rqc, rqc, vsd, 1);
	}
4871 4872 4873 4874 4875 4876 4877 4878
	if (init_attr->create_flags & IB_WQ_FLAGS_SCATTER_FCS) {
		if (!(has_net_offloads && MLX5_CAP_ETH(dev->mdev, scatter_fcs))) {
			mlx5_ib_dbg(dev, "Scatter FCS is not supported\n");
			err = -EOPNOTSUPP;
			goto out;
		}
		MLX5_SET(rqc, rqc, scatter_fcs, 1);
	}
4879 4880 4881 4882 4883 4884 4885 4886 4887
	if (init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
		if (!(dev->ib_dev.attrs.raw_packet_caps &
		      IB_RAW_PACKET_CAP_DELAY_DROP)) {
			mlx5_ib_dbg(dev, "Delay drop is not supported\n");
			err = -EOPNOTSUPP;
			goto out;
		}
		MLX5_SET(rqc, rqc, delay_drop_en, 1);
	}
4888 4889
	rq_pas0 = (__be64 *)MLX5_ADDR_OF(wq, wq, pas);
	mlx5_ib_populate_pas(dev, rwq->umem, rwq->page_shift, rq_pas0, 0);
4890
	err = mlx5_core_create_rq_tracked(dev, in, inlen, &rwq->core_qp);
4891 4892 4893 4894 4895
	if (!err && init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP) {
		err = set_delay_drop(dev);
		if (err) {
			mlx5_ib_warn(dev, "Failed to enable delay drop err=%d\n",
				     err);
4896
			mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
4897 4898 4899 4900
		} else {
			rwq->create_flags |= MLX5_IB_WQ_FLAGS_DELAY_DROP;
		}
	}
4901
out:
4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919
	kvfree(in);
	return err;
}

static int set_user_rq_size(struct mlx5_ib_dev *dev,
			    struct ib_wq_init_attr *wq_init_attr,
			    struct mlx5_ib_create_wq *ucmd,
			    struct mlx5_ib_rwq *rwq)
{
	/* Sanity check RQ size before proceeding */
	if (wq_init_attr->max_wr > (1 << MLX5_CAP_GEN(dev->mdev, log_max_wq_sz)))
		return -EINVAL;

	if (!ucmd->rq_wqe_count)
		return -EINVAL;

	rwq->wqe_count = ucmd->rq_wqe_count;
	rwq->wqe_shift = ucmd->rq_wqe_shift;
4920 4921 4922
	if (check_shl_overflow(rwq->wqe_count, rwq->wqe_shift, &rwq->buf_size))
		return -EINVAL;

4923 4924 4925 4926 4927
	rwq->log_rq_stride = rwq->wqe_shift;
	rwq->log_rq_size = ilog2(rwq->wqe_count);
	return 0;
}

4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940
static bool log_of_strides_valid(struct mlx5_ib_dev *dev, u32 log_num_strides)
{
	if ((log_num_strides > MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES) ||
	    (log_num_strides < MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES))
		return false;

	if (!MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) &&
	    (log_num_strides < MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES))
		return false;

	return true;
}

4941 4942 4943 4944 4945 4946 4947 4948 4949 4950
static int prepare_user_rq(struct ib_pd *pd,
			   struct ib_wq_init_attr *init_attr,
			   struct ib_udata *udata,
			   struct mlx5_ib_rwq *rwq)
{
	struct mlx5_ib_dev *dev = to_mdev(pd->device);
	struct mlx5_ib_create_wq ucmd = {};
	int err;
	size_t required_cmd_sz;

4951 4952
	required_cmd_sz = offsetofend(struct mlx5_ib_create_wq,
				      single_stride_log_num_of_bytes);
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969
	if (udata->inlen < required_cmd_sz) {
		mlx5_ib_dbg(dev, "invalid inlen\n");
		return -EINVAL;
	}

	if (udata->inlen > sizeof(ucmd) &&
	    !ib_is_udata_cleared(udata, sizeof(ucmd),
				 udata->inlen - sizeof(ucmd))) {
		mlx5_ib_dbg(dev, "inlen is not supported\n");
		return -EOPNOTSUPP;
	}

	if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen))) {
		mlx5_ib_dbg(dev, "copy failed\n");
		return -EFAULT;
	}

4970
	if (ucmd.comp_mask & (~MLX5_IB_CREATE_WQ_STRIDING_RQ)) {
4971 4972
		mlx5_ib_dbg(dev, "invalid comp mask\n");
		return -EOPNOTSUPP;
4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987
	} else if (ucmd.comp_mask & MLX5_IB_CREATE_WQ_STRIDING_RQ) {
		if (!MLX5_CAP_GEN(dev->mdev, striding_rq)) {
			mlx5_ib_dbg(dev, "Striding RQ is not supported\n");
			return -EOPNOTSUPP;
		}
		if ((ucmd.single_stride_log_num_of_bytes <
		    MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES) ||
		    (ucmd.single_stride_log_num_of_bytes >
		     MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES)) {
			mlx5_ib_dbg(dev, "Invalid log stride size (%u. Range is %u - %u)\n",
				    ucmd.single_stride_log_num_of_bytes,
				    MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES,
				    MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES);
			return -EINVAL;
		}
4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
		if (!log_of_strides_valid(dev,
					  ucmd.single_wqe_log_num_of_strides)) {
			mlx5_ib_dbg(
				dev,
				"Invalid log num strides (%u. Range is %u - %u)\n",
				ucmd.single_wqe_log_num_of_strides,
				MLX5_CAP_GEN(dev->mdev, ext_stride_num_range) ?
					MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES :
					MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES,
				MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES);
4998 4999 5000 5001 5002 5003 5004
			return -EINVAL;
		}
		rwq->single_stride_log_num_of_bytes =
			ucmd.single_stride_log_num_of_bytes;
		rwq->log_num_strides = ucmd.single_wqe_log_num_of_strides;
		rwq->two_byte_shift_en = !!ucmd.two_byte_shift_en;
		rwq->create_flags |= MLX5_IB_WQ_FLAGS_STRIDING_RQ;
5005 5006 5007 5008 5009 5010 5011 5012
	}

	err = set_user_rq_size(dev, init_attr, &ucmd, rwq);
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
		return err;
	}

5013
	err = create_user_rq(dev, pd, udata, rwq, &ucmd);
5014 5015
	if (err) {
		mlx5_ib_dbg(dev, "err %d\n", err);
5016
		return err;
5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034 5035
	}

	rwq->user_index = ucmd.user_index;
	return 0;
}

struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
				struct ib_wq_init_attr *init_attr,
				struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev;
	struct mlx5_ib_rwq *rwq;
	struct mlx5_ib_create_wq_resp resp = {};
	size_t min_resp_len;
	int err;

	if (!udata)
		return ERR_PTR(-ENOSYS);

5036
	min_resp_len = offsetofend(struct mlx5_ib_create_wq_resp, reserved);
5037 5038 5039
	if (udata->outlen && udata->outlen < min_resp_len)
		return ERR_PTR(-EINVAL);

5040 5041 5042 5043
	if (!capable(CAP_SYS_RAWIO) &&
	    init_attr->create_flags & IB_WQ_FLAGS_DELAY_DROP)
		return ERR_PTR(-EPERM);

5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062
	dev = to_mdev(pd->device);
	switch (init_attr->wq_type) {
	case IB_WQT_RQ:
		rwq = kzalloc(sizeof(*rwq), GFP_KERNEL);
		if (!rwq)
			return ERR_PTR(-ENOMEM);
		err = prepare_user_rq(pd, init_attr, udata, rwq);
		if (err)
			goto err;
		err = create_rq(rwq, pd, init_attr);
		if (err)
			goto err_user_rq;
		break;
	default:
		mlx5_ib_dbg(dev, "unsupported wq type %d\n",
			    init_attr->wq_type);
		return ERR_PTR(-EINVAL);
	}

5063
	rwq->ibwq.wq_num = rwq->core_qp.qpn;
5064 5065
	rwq->ibwq.state = IB_WQS_RESET;
	if (udata->outlen) {
5066 5067
		resp.response_length = offsetofend(
			struct mlx5_ib_create_wq_resp, response_length);
5068 5069 5070 5071 5072
		err = ib_copy_to_udata(udata, &resp, resp.response_length);
		if (err)
			goto err_copy;
	}

5073 5074
	rwq->core_qp.event = mlx5_ib_wq_event;
	rwq->ibwq.event_handler = init_attr->event_handler;
5075 5076 5077
	return &rwq->ibwq;

err_copy:
5078
	mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
5079
err_user_rq:
5080
	destroy_user_rq(dev, pd, rwq, udata);
5081 5082 5083 5084 5085
err:
	kfree(rwq);
	return ERR_PTR(err);
}

5086
int mlx5_ib_destroy_wq(struct ib_wq *wq, struct ib_udata *udata)
5087 5088 5089
{
	struct mlx5_ib_dev *dev = to_mdev(wq->device);
	struct mlx5_ib_rwq *rwq = to_mrwq(wq);
5090
	int ret;
5091

5092 5093 5094
	ret = mlx5_core_destroy_rq_tracked(dev, &rwq->core_qp);
	if (ret)
		return ret;
5095
	destroy_user_rq(dev, wq->pd, rwq, udata);
5096
	kfree(rwq);
5097
	return 0;
5098 5099
}

5100 5101 5102
int mlx5_ib_create_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_table,
				 struct ib_rwq_ind_table_init_attr *init_attr,
				 struct ib_udata *udata)
5103
{
5104 5105 5106
	struct mlx5_ib_rwq_ind_table *rwq_ind_tbl =
		to_mrwq_ind_table(ib_rwq_ind_table);
	struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_table->device);
5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118
	int sz = 1 << init_attr->log_ind_tbl_size;
	struct mlx5_ib_create_rwq_ind_tbl_resp resp = {};
	size_t min_resp_len;
	int inlen;
	int err;
	int i;
	u32 *in;
	void *rqtc;

	if (udata->inlen > 0 &&
	    !ib_is_udata_cleared(udata, 0,
				 udata->inlen))
5119
		return -EOPNOTSUPP;
5120

5121 5122 5123 5124 5125
	if (init_attr->log_ind_tbl_size >
	    MLX5_CAP_GEN(dev->mdev, log_max_rqt_size)) {
		mlx5_ib_dbg(dev, "log_ind_tbl_size = %d is bigger than supported = %d\n",
			    init_attr->log_ind_tbl_size,
			    MLX5_CAP_GEN(dev->mdev, log_max_rqt_size));
5126
		return -EINVAL;
5127 5128
	}

5129 5130
	min_resp_len =
		offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp, reserved);
5131
	if (udata->outlen && udata->outlen < min_resp_len)
5132
		return -EINVAL;
5133 5134

	inlen = MLX5_ST_SZ_BYTES(create_rqt_in) + sizeof(u32) * sz;
5135
	in = kvzalloc(inlen, GFP_KERNEL);
5136 5137
	if (!in)
		return -ENOMEM;
5138 5139 5140 5141 5142 5143 5144 5145 5146

	rqtc = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);

	MLX5_SET(rqtc, rqtc, rqt_actual_size, sz);
	MLX5_SET(rqtc, rqtc, rqt_max_size, sz);

	for (i = 0; i < sz; i++)
		MLX5_SET(rqtc, rqtc, rq_num[i], init_attr->ind_tbl[i]->wq_num);

5147 5148 5149
	rwq_ind_tbl->uid = to_mpd(init_attr->ind_tbl[0]->pd)->uid;
	MLX5_SET(create_rqt_in, in, uid, rwq_ind_tbl->uid);

5150 5151 5152
	err = mlx5_core_create_rqt(dev->mdev, in, inlen, &rwq_ind_tbl->rqtn);
	kvfree(in);
	if (err)
5153
		return err;
5154 5155 5156

	rwq_ind_tbl->ib_rwq_ind_tbl.ind_tbl_num = rwq_ind_tbl->rqtn;
	if (udata->outlen) {
5157 5158 5159
		resp.response_length =
			offsetofend(struct mlx5_ib_create_rwq_ind_tbl_resp,
				    response_length);
5160 5161 5162 5163 5164
		err = ib_copy_to_udata(udata, &resp, resp.response_length);
		if (err)
			goto err_copy;
	}

5165
	return 0;
5166 5167

err_copy:
5168
	mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
5169
	return err;
5170 5171 5172 5173 5174 5175 5176
}

int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
{
	struct mlx5_ib_rwq_ind_table *rwq_ind_tbl = to_mrwq_ind_table(ib_rwq_ind_tbl);
	struct mlx5_ib_dev *dev = to_mdev(ib_rwq_ind_tbl->device);

5177
	return mlx5_cmd_destroy_rqt(dev->mdev, rwq_ind_tbl->rqtn, rwq_ind_tbl->uid);
5178 5179
}

5180 5181 5182 5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193
int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
		      u32 wq_attr_mask, struct ib_udata *udata)
{
	struct mlx5_ib_dev *dev = to_mdev(wq->device);
	struct mlx5_ib_rwq *rwq = to_mrwq(wq);
	struct mlx5_ib_modify_wq ucmd = {};
	size_t required_cmd_sz;
	int curr_wq_state;
	int wq_state;
	int inlen;
	int err;
	void *rqc;
	void *in;

5194
	required_cmd_sz = offsetofend(struct mlx5_ib_modify_wq, reserved);
5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209
	if (udata->inlen < required_cmd_sz)
		return -EINVAL;

	if (udata->inlen > sizeof(ucmd) &&
	    !ib_is_udata_cleared(udata, sizeof(ucmd),
				 udata->inlen - sizeof(ucmd)))
		return -EOPNOTSUPP;

	if (ib_copy_from_udata(&ucmd, udata, min(sizeof(ucmd), udata->inlen)))
		return -EFAULT;

	if (ucmd.comp_mask || ucmd.reserved)
		return -EOPNOTSUPP;

	inlen = MLX5_ST_SZ_BYTES(modify_rq_in);
5210
	in = kvzalloc(inlen, GFP_KERNEL);
5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224
	if (!in)
		return -ENOMEM;

	rqc = MLX5_ADDR_OF(modify_rq_in, in, ctx);

	curr_wq_state = (wq_attr_mask & IB_WQ_CUR_STATE) ?
		wq_attr->curr_wq_state : wq->state;
	wq_state = (wq_attr_mask & IB_WQ_STATE) ?
		wq_attr->wq_state : curr_wq_state;
	if (curr_wq_state == IB_WQS_ERR)
		curr_wq_state = MLX5_RQC_STATE_ERR;
	if (wq_state == IB_WQS_ERR)
		wq_state = MLX5_RQC_STATE_ERR;
	MLX5_SET(modify_rq_in, in, rq_state, curr_wq_state);
5225
	MLX5_SET(modify_rq_in, in, uid, to_mpd(wq->pd)->uid);
5226 5227
	MLX5_SET(rqc, rqc, state, wq_state);

5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
	if (wq_attr_mask & IB_WQ_FLAGS) {
		if (wq_attr->flags_mask & IB_WQ_FLAGS_CVLAN_STRIPPING) {
			if (!(MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
			      MLX5_CAP_ETH(dev->mdev, vlan_cap))) {
				mlx5_ib_dbg(dev, "VLAN offloads are not "
					    "supported\n");
				err = -EOPNOTSUPP;
				goto out;
			}
			MLX5_SET64(modify_rq_in, in, modify_bitmask,
				   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD);
			MLX5_SET(rqc, rqc, vsd,
				 (wq_attr->flags & IB_WQ_FLAGS_CVLAN_STRIPPING) ? 0 : 1);
		}
5242 5243 5244 5245 5246 5247

		if (wq_attr->flags_mask & IB_WQ_FLAGS_PCI_WRITE_END_PADDING) {
			mlx5_ib_dbg(dev, "Modifying scatter end padding is not supported\n");
			err = -EOPNOTSUPP;
			goto out;
		}
5248 5249
	}

5250
	if (curr_wq_state == IB_WQS_RESET && wq_state == IB_WQS_RDY) {
5251 5252 5253
		u16 set_id;

		set_id = mlx5_ib_get_counters_id(dev, 0);
5254 5255 5256
		if (MLX5_CAP_GEN(dev->mdev, modify_rq_counter_set_id)) {
			MLX5_SET64(modify_rq_in, in, modify_bitmask,
				   MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID);
5257
			MLX5_SET(rqc, rqc, counter_set_id, set_id);
5258
		} else
5259 5260 5261
			dev_info_once(
				&dev->ib_dev.dev,
				"Receive WQ counters are not supported on current FW\n");
5262 5263
	}

5264
	err = mlx5_core_modify_rq(dev->mdev, rwq->core_qp.qpn, in);
5265 5266 5267
	if (!err)
		rwq->ibwq.state = (wq_state == MLX5_RQC_STATE_ERR) ? IB_WQS_ERR : wq_state;

5268 5269
out:
	kvfree(in);
5270 5271
	return err;
}
5272 5273 5274 5275 5276 5277 5278 5279 5280 5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330

struct mlx5_ib_drain_cqe {
	struct ib_cqe cqe;
	struct completion done;
};

static void mlx5_ib_drain_qp_done(struct ib_cq *cq, struct ib_wc *wc)
{
	struct mlx5_ib_drain_cqe *cqe = container_of(wc->wr_cqe,
						     struct mlx5_ib_drain_cqe,
						     cqe);

	complete(&cqe->done);
}

/* This function returns only once the drained WR was completed */
static void handle_drain_completion(struct ib_cq *cq,
				    struct mlx5_ib_drain_cqe *sdrain,
				    struct mlx5_ib_dev *dev)
{
	struct mlx5_core_dev *mdev = dev->mdev;

	if (cq->poll_ctx == IB_POLL_DIRECT) {
		while (wait_for_completion_timeout(&sdrain->done, HZ / 10) <= 0)
			ib_process_cq_direct(cq, -1);
		return;
	}

	if (mdev->state == MLX5_DEVICE_STATE_INTERNAL_ERROR) {
		struct mlx5_ib_cq *mcq = to_mcq(cq);
		bool triggered = false;
		unsigned long flags;

		spin_lock_irqsave(&dev->reset_flow_resource_lock, flags);
		/* Make sure that the CQ handler won't run if wasn't run yet */
		if (!mcq->mcq.reset_notify_added)
			mcq->mcq.reset_notify_added = 1;
		else
			triggered = true;
		spin_unlock_irqrestore(&dev->reset_flow_resource_lock, flags);

		if (triggered) {
			/* Wait for any scheduled/running task to be ended */
			switch (cq->poll_ctx) {
			case IB_POLL_SOFTIRQ:
				irq_poll_disable(&cq->iop);
				irq_poll_enable(&cq->iop);
				break;
			case IB_POLL_WORKQUEUE:
				cancel_work_sync(&cq->work);
				break;
			default:
				WARN_ON_ONCE(1);
			}
		}

		/* Run the CQ handler - this makes sure that the drain WR will
		 * be processed if wasn't processed yet.
		 */
5331
		mcq->mcq.comp(&mcq->mcq, NULL);
5332 5333 5334 5335 5336 5337 5338 5339 5340 5341
	}

	wait_for_completion(&sdrain->done);
}

void mlx5_ib_drain_sq(struct ib_qp *qp)
{
	struct ib_cq *cq = qp->send_cq;
	struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
	struct mlx5_ib_drain_cqe sdrain;
5342
	const struct ib_send_wr *bad_swr;
5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362
	struct ib_rdma_wr swr = {
		.wr = {
			.next = NULL,
			{ .wr_cqe	= &sdrain.cqe, },
			.opcode	= IB_WR_RDMA_WRITE,
		},
	};
	int ret;
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
	struct mlx5_core_dev *mdev = dev->mdev;

	ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
	if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
		WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
		return;
	}

	sdrain.cqe.done = mlx5_ib_drain_qp_done;
	init_completion(&sdrain.done);

5363
	ret = mlx5_ib_post_send_drain(qp, &swr.wr, &bad_swr);
5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376
	if (ret) {
		WARN_ONCE(ret, "failed to drain send queue: %d\n", ret);
		return;
	}

	handle_drain_completion(cq, &sdrain, dev);
}

void mlx5_ib_drain_rq(struct ib_qp *qp)
{
	struct ib_cq *cq = qp->recv_cq;
	struct ib_qp_attr attr = { .qp_state = IB_QPS_ERR };
	struct mlx5_ib_drain_cqe rdrain;
5377 5378
	struct ib_recv_wr rwr = {};
	const struct ib_recv_wr *bad_rwr;
5379 5380 5381 5382 5383 5384 5385 5386 5387 5388 5389 5390 5391 5392
	int ret;
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
	struct mlx5_core_dev *mdev = dev->mdev;

	ret = ib_modify_qp(qp, &attr, IB_QP_STATE);
	if (ret && mdev->state != MLX5_DEVICE_STATE_INTERNAL_ERROR) {
		WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
		return;
	}

	rwr.wr_cqe = &rdrain.cqe;
	rdrain.cqe.done = mlx5_ib_drain_qp_done;
	init_completion(&rdrain.done);

5393
	ret = mlx5_ib_post_recv_drain(qp, &rwr, &bad_rwr);
5394 5395 5396 5397 5398 5399 5400
	if (ret) {
		WARN_ONCE(ret, "failed to drain recv queue: %d\n", ret);
		return;
	}

	handle_drain_completion(cq, &rdrain, dev);
}
M
Mark Zhang 已提交
5401 5402 5403 5404 5405 5406 5407

/**
 * Bind a qp to a counter. If @counter is NULL then bind the qp to
 * the default counter
 */
int mlx5_ib_qp_set_counter(struct ib_qp *qp, struct rdma_counter *counter)
{
5408
	struct mlx5_ib_dev *dev = to_mdev(qp->device);
M
Mark Zhang 已提交
5409 5410 5411 5412 5413 5414 5415 5416 5417
	struct mlx5_ib_qp *mqp = to_mqp(qp);
	int err = 0;

	mutex_lock(&mqp->mutex);
	if (mqp->state == IB_QPS_RESET) {
		qp->counter = counter;
		goto out;
	}

5418 5419 5420 5421 5422
	if (!MLX5_CAP_GEN(dev->mdev, rts2rts_qp_counters_set_id)) {
		err = -EOPNOTSUPP;
		goto out;
	}

M
Mark Zhang 已提交
5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434 5435 5436 5437
	if (mqp->state == IB_QPS_RTS) {
		err = __mlx5_ib_qp_set_counter(qp, counter);
		if (!err)
			qp->counter = counter;

		goto out;
	}

	mqp->counter_pending = 1;
	qp->counter = counter;

out:
	mutex_unlock(&mqp->mutex);
	return err;
}