tlbex.c 59.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7
/*
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 *
 * Synthesize TLB refill handlers at runtime.
 *
R
Ralf Baechle 已提交
8 9
 * Copyright (C) 2004, 2005, 2006, 2008	 Thiemo Seufer
 * Copyright (C) 2005, 2007, 2008, 2009	 Maciej W. Rozycki
10
 * Copyright (C) 2006  Ralf Baechle (ralf@linux-mips.org)
D
David Daney 已提交
11
 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
12
 * Copyright (C) 2011  MIPS Technologies, Inc.
13 14 15 16 17 18 19 20 21
 *
 * ... and the days got worse and worse and now you see
 * I've gone completly out of my mind.
 *
 * They're coming to take me a away haha
 * they're coming to take me a away hoho hihi haha
 * to the funny farm where code is beautiful all the time ...
 *
 * (Condolences to Napoleon XIV)
L
Linus Torvalds 已提交
22 23
 */

24
#include <linux/bug.h>
L
Linus Torvalds 已提交
25 26
#include <linux/kernel.h>
#include <linux/types.h>
27
#include <linux/smp.h>
L
Linus Torvalds 已提交
28 29
#include <linux/string.h>
#include <linux/init.h>
30
#include <linux/cache.h>
L
Linus Torvalds 已提交
31

32 33
#include <asm/cacheflush.h>
#include <asm/pgtable.h>
L
Linus Torvalds 已提交
34
#include <asm/war.h>
35
#include <asm/uasm.h>
36
#include <asm/setup.h>
37

38 39 40 41 42 43 44 45 46
/*
 * TLB load/store/modify handlers.
 *
 * Only the fastpath gets synthesized at runtime, the slowpath for
 * do_page_fault remains normal asm.
 */
extern void tlb_do_page_fault_0(void);
extern void tlb_do_page_fault_1(void);

47 48 49 50 51 52 53 54 55 56 57 58
struct work_registers {
	int r1;
	int r2;
	int r3;
};

struct tlb_reg_save {
	unsigned long a;
	unsigned long b;
} ____cacheline_aligned_in_smp;

static struct tlb_reg_save handler_reg_save[NR_CPUS];
59

60
static inline int r45k_bvahwbug(void)
L
Linus Torvalds 已提交
61 62 63 64 65
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

66
static inline int r4k_250MHZhwbug(void)
L
Linus Torvalds 已提交
67 68 69 70 71
{
	/* XXX: We should probe for the presence of this bug, but we don't. */
	return 0;
}

72
static inline int __maybe_unused bcm1250_m3_war(void)
L
Linus Torvalds 已提交
73 74 75 76
{
	return BCM1250_M3_WAR;
}

77
static inline int __maybe_unused r10000_llsc_war(void)
L
Linus Torvalds 已提交
78 79 80 81
{
	return R10000_LLSC_WAR;
}

82 83 84 85 86 87 88 89 90 91 92 93
static int use_bbit_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON:
	case CPU_CAVIUM_OCTEON_PLUS:
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}

94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
static int use_lwx_insns(void)
{
	switch (current_cpu_type()) {
	case CPU_CAVIUM_OCTEON2:
		return 1;
	default:
		return 0;
	}
}
#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
    CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
static bool scratchpad_available(void)
{
	return true;
}
static int scratchpad_offset(int i)
{
	/*
	 * CVMSEG starts at address -32768 and extends for
	 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
	 */
	i += 1; /* Kernel use starts at the top and works down. */
	return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
}
#else
static bool scratchpad_available(void)
{
	return false;
}
static int scratchpad_offset(int i)
{
	BUG();
126 127
	/* Really unreachable, but evidently some GCC want this. */
	return 0;
128 129
}
#endif
130 131 132 133 134 135 136 137 138
/*
 * Found by experiment: At least some revisions of the 4kc throw under
 * some circumstances a machine check exception, triggered by invalid
 * values in the index register.  Delaying the tlbp instruction until
 * after the next branch,  plus adding an additional nop in front of
 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
 * why; it's not an issue caused by the core RTL.
 *
 */
139
static int m4kc_tlbp_war(void)
140 141 142 143 144
{
	return (current_cpu_data.processor_id & 0xffff00) ==
	       (PRID_COMP_MIPS | PRID_IMP_4KC);
}

145
/* Handle labels (which must be positive integers). */
L
Linus Torvalds 已提交
146
enum label_id {
147
	label_second_part = 1,
L
Linus Torvalds 已提交
148 149 150
	label_leave,
	label_vmalloc,
	label_vmalloc_done,
151 152
	label_tlbw_hazard_0,
	label_split = label_tlbw_hazard_0 + 8,
153 154
	label_tlbl_goaround1,
	label_tlbl_goaround2,
L
Linus Torvalds 已提交
155 156 157 158 159
	label_nopage_tlbl,
	label_nopage_tlbs,
	label_nopage_tlbm,
	label_smp_pgtable_change,
	label_r3000_write_probe_fail,
160
	label_large_segbits_fault,
161
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
162 163
	label_tlb_huge_update,
#endif
L
Linus Torvalds 已提交
164 165
};

166 167 168 169
UASM_L_LA(_second_part)
UASM_L_LA(_leave)
UASM_L_LA(_vmalloc)
UASM_L_LA(_vmalloc_done)
170
/* _tlbw_hazard_x is handled differently.  */
171
UASM_L_LA(_split)
172 173
UASM_L_LA(_tlbl_goaround1)
UASM_L_LA(_tlbl_goaround2)
174 175 176 177 178
UASM_L_LA(_nopage_tlbl)
UASM_L_LA(_nopage_tlbs)
UASM_L_LA(_nopage_tlbm)
UASM_L_LA(_smp_pgtable_change)
UASM_L_LA(_r3000_write_probe_fail)
179
UASM_L_LA(_large_segbits_fault)
180
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
181 182
UASM_L_LA(_tlb_huge_update)
#endif
183

184
static int hazard_instance;
185

186
static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
187 188 189 190 191 192 193 194 195 196
{
	switch (instance) {
	case 0 ... 7:
		uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
		return;
	default:
		BUG();
	}
}

197
static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
198 199 200 201 202 203 204 205 206 207
{
	switch (instance) {
	case 0 ... 7:
		uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
		break;
	default:
		BUG();
	}
}

208
/*
R
Ralf Baechle 已提交
209 210
 * pgtable bits are assigned dynamically depending on processor feature
 * and statically based on kernel configuration.  This spits out the actual
R
Ralf Baechle 已提交
211
 * values the kernel is using.	Required to make sense from disassembled
R
Ralf Baechle 已提交
212
 * TLB exception handlers.
213
 */
R
Ralf Baechle 已提交
214 215 216 217 218 219 220 221 222 223 224 225 226 227
static void output_pgtable_bits_defines(void)
{
#define pr_define(fmt, ...)					\
	pr_debug("#define " fmt, ##__VA_ARGS__)

	pr_debug("#include <asm/asm.h>\n");
	pr_debug("#include <asm/regdef.h>\n");
	pr_debug("\n");

	pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
	pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
	pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
	pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
	pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
228
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
R
Ralf Baechle 已提交
229
	pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
230
	pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
R
Ralf Baechle 已提交
231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
#endif
	if (cpu_has_rixi) {
#ifdef _PAGE_NO_EXEC_SHIFT
		pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
#endif
#ifdef _PAGE_NO_READ_SHIFT
		pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
#endif
	}
	pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
	pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
	pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
	pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
	pr_debug("\n");
}

static inline void dump_handler(const char *symbol, const u32 *handler, int count)
248 249 250
{
	int i;

R
Ralf Baechle 已提交
251 252
	pr_debug("LEAF(%s)\n", symbol);

253 254 255 256
	pr_debug("\t.set push\n");
	pr_debug("\t.set noreorder\n");

	for (i = 0; i < count; i++)
R
Ralf Baechle 已提交
257
		pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
258

R
Ralf Baechle 已提交
259 260 261
	pr_debug("\t.set\tpop\n");

	pr_debug("\tEND(%s)\n", symbol);
262 263
}

L
Linus Torvalds 已提交
264 265 266 267 268
/* The only general purpose registers allowed in TLB handlers. */
#define K0		26
#define K1		27

/* Some CP0 registers */
269 270 271 272 273
#define C0_INDEX	0, 0
#define C0_ENTRYLO0	2, 0
#define C0_TCBIND	2, 2
#define C0_ENTRYLO1	3, 0
#define C0_CONTEXT	4, 0
D
David Daney 已提交
274
#define C0_PAGEMASK	5, 0
275 276 277 278
#define C0_BADVADDR	8, 0
#define C0_ENTRYHI	10, 0
#define C0_EPC		14, 0
#define C0_XCONTEXT	20, 0
L
Linus Torvalds 已提交
279

280
#ifdef CONFIG_64BIT
281
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
L
Linus Torvalds 已提交
282
#else
283
# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291 292 293
#endif

/* The worst case length of the handler is around 18 instructions for
 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
 * Maximum space available is 32 instructions for R3000 and 64
 * instructions for R4000.
 *
 * We deliberately chose a buffer size of 128, so we won't scribble
 * over anything important on overflow before we panic.
 */
294
static u32 tlb_handler[128];
L
Linus Torvalds 已提交
295 296

/* simply assume worst case size for labels and relocs */
297 298
static struct uasm_label labels[128];
static struct uasm_reloc relocs[128];
L
Linus Torvalds 已提交
299

300
static int check_for_high_segbits;
301

302
static unsigned int kscratch_used_mask;
303

304 305 306 307 308 309 310 311 312 313 314
static inline int __maybe_unused c0_kscratch(void)
{
	switch (current_cpu_type()) {
	case CPU_XLP:
	case CPU_XLR:
		return 22;
	default:
		return 31;
	}
}

315
static int allocate_kscratch(void)
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
{
	int r;
	unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;

	r = ffs(a);

	if (r == 0)
		return -1;

	r--; /* make it zero based */

	kscratch_used_mask |= (1 << r);

	return r;
}

332 333
static int scratch_reg;
static int pgd_reg;
334 335
enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};

336
static struct work_registers build_get_work_registers(u32 **p)
337 338 339 340 341 342 343
{
	struct work_registers r;

	int smp_processor_id_reg;
	int smp_processor_id_sel;
	int smp_processor_id_shift;

344
	if (scratch_reg >= 0) {
345
		/* Save in CPU local C0_KScratch? */
346
		UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
		r.r1 = K0;
		r.r2 = K1;
		r.r3 = 1;
		return r;
	}

	if (num_possible_cpus() > 1) {
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
		smp_processor_id_shift = 51;
		smp_processor_id_reg = 20; /* XContext */
		smp_processor_id_sel = 0;
#else
# ifdef CONFIG_32BIT
		smp_processor_id_shift = 25;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
# ifdef CONFIG_64BIT
		smp_processor_id_shift = 26;
		smp_processor_id_reg = 4; /* Context */
		smp_processor_id_sel = 0;
# endif
#endif
		/* Get smp_processor_id */
		UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel);
		UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift);

		/* handler_reg_save index in K0 */
		UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));

		UASM_i_LA(p, K1, (long)&handler_reg_save);
		UASM_i_ADDU(p, K0, K0, K1);
	} else {
		UASM_i_LA(p, K0, (long)&handler_reg_save);
	}
	/* K0 now points to save area, save $1 and $2  */
	UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);

	r.r1 = K1;
	r.r2 = 1;
	r.r3 = 2;
	return r;
}

392
static void build_restore_work_registers(u32 **p)
393
{
394
	if (scratch_reg >= 0) {
395
		UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
396 397 398 399 400 401 402
		return;
	}
	/* K0 already points to save area, restore $1 and $2  */
	UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
	UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
}

403
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
404

405 406 407
/*
 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
 * we cannot do r3000 under these circumstances.
408 409 410
 *
 * Declare pgd_current here instead of including mmu_context.h to avoid type
 * conflicts for tlbmiss_handler_setup_pgd
411
 */
412
extern unsigned long pgd_current[];
413

L
Linus Torvalds 已提交
414 415 416
/*
 * The R3000 TLB handler is simple.
 */
417
static void build_r3000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
418 419 420 421 422 423 424
{
	long pgdc = (long)pgd_current;
	u32 *p;

	memset(tlb_handler, 0, sizeof(tlb_handler));
	p = tlb_handler;

425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
	uasm_i_mfc0(&p, K0, C0_BADVADDR);
	uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
	uasm_i_srl(&p, K0, K0, 22); /* load delay */
	uasm_i_sll(&p, K0, K0, 2);
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_mfc0(&p, K0, C0_CONTEXT);
	uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
	uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
	uasm_i_addu(&p, K1, K1, K0);
	uasm_i_lw(&p, K0, 0, K1);
	uasm_i_nop(&p); /* load delay */
	uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
	uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
	uasm_i_tlbwr(&p); /* cp0 delay */
	uasm_i_jr(&p, K1);
	uasm_i_rfe(&p); /* branch delay */
L
Linus Torvalds 已提交
442 443 444 445

	if (p > tlb_handler + 32)
		panic("TLB refill handler space exceeded");

446 447
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 (unsigned int)(p - tlb_handler));
L
Linus Torvalds 已提交
448

449
	memcpy((void *)ebase, tlb_handler, 0x80);
450

R
Ralf Baechle 已提交
451
	dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
L
Linus Torvalds 已提交
452
}
453
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
454 455 456 457 458 459 460 461

/*
 * The R4000 TLB handler is much more complicated. We have two
 * consecutive handler areas with 32 instructions space each.
 * Since they aren't used at the same time, we can overflow in the
 * other one.To keep things simple, we first assume linear space,
 * then we relocate it to the final handler layout as needed.
 */
462
static u32 final_handler[64];
L
Linus Torvalds 已提交
463 464 465 466 467 468 469

/*
 * Hazards
 *
 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
 * 2. A timing hazard exists for the TLBP instruction.
 *
R
Ralf Baechle 已提交
470 471
 *	stalling_instruction
 *	TLBP
L
Linus Torvalds 已提交
472 473 474 475 476 477 478 479 480 481
 *
 * The JTLB is being read for the TLBP throughout the stall generated by the
 * previous instruction. This is not really correct as the stalling instruction
 * can modify the address used to access the JTLB.  The failure symptom is that
 * the TLBP instruction will use an address created for the stalling instruction
 * and not the address held in C0_ENHI and thus report the wrong results.
 *
 * The software work-around is to not allow the instruction preceding the TLBP
 * to stall - make it an NOP or some other instruction guaranteed not to stall.
 *
R
Ralf Baechle 已提交
482
 * Errata 2 will not be fixed.	This errata is also on the R5000.
L
Linus Torvalds 已提交
483 484 485
 *
 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
 */
486
static void __maybe_unused build_tlb_probe_entry(u32 **p)
L
Linus Torvalds 已提交
487
{
488
	switch (current_cpu_type()) {
489
	/* Found by experiment: R4600 v2.0/R4700 needs this, too.  */
490
	case CPU_R4600:
491
	case CPU_R4700:
L
Linus Torvalds 已提交
492 493
	case CPU_R5000:
	case CPU_NEVADA:
494 495
		uasm_i_nop(p);
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
496 497 498
		break;

	default:
499
		uasm_i_tlbp(p);
L
Linus Torvalds 已提交
500 501 502 503 504 505
		break;
	}
}

/*
 * Write random or indexed TLB entry, and care about the hazards from
L
Lucas De Marchi 已提交
506
 * the preceding mtc0 and for the following eret.
L
Linus Torvalds 已提交
507 508 509
 */
enum tlb_write_entry { tlb_random, tlb_indexed };

510 511 512
static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
				  struct uasm_reloc **r,
				  enum tlb_write_entry wmode)
L
Linus Torvalds 已提交
513 514 515 516
{
	void(*tlbw)(u32 **) = NULL;

	switch (wmode) {
517 518
	case tlb_random: tlbw = uasm_i_tlbwr; break;
	case tlb_indexed: tlbw = uasm_i_tlbwi; break;
L
Linus Torvalds 已提交
519 520
	}

521
	if (cpu_has_mips_r2) {
522 523 524 525 526 527 528 529 530 531 532
		/*
		 * The architecture spec says an ehb is required here,
		 * but a number of cores do not have the hazard and
		 * using an ehb causes an expensive pipeline stall.
		 */
		switch (current_cpu_type()) {
		case CPU_M14KC:
		case CPU_74K:
			break;

		default:
533
			uasm_i_ehb(p);
534 535
			break;
		}
536 537 538 539
		tlbw(p);
		return;
	}

540
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
541 542 543 544 545 546 547 548 549 550
	case CPU_R4000PC:
	case CPU_R4000SC:
	case CPU_R4000MC:
	case CPU_R4400PC:
	case CPU_R4400SC:
	case CPU_R4400MC:
		/*
		 * This branch uses up a mtc0 hazard nop slot and saves
		 * two nops after the tlbw instruction.
		 */
551
		uasm_bgezl_hazard(p, r, hazard_instance);
L
Linus Torvalds 已提交
552
		tlbw(p);
553 554
		uasm_bgezl_label(l, p, hazard_instance);
		hazard_instance++;
555
		uasm_i_nop(p);
L
Linus Torvalds 已提交
556 557 558 559
		break;

	case CPU_R4600:
	case CPU_R4700:
560
		uasm_i_nop(p);
561
		tlbw(p);
562
		uasm_i_nop(p);
563 564
		break;

565 566 567 568 569 570 571
	case CPU_R5000:
	case CPU_NEVADA:
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		uasm_i_nop(p); /* QED specifies 2 nops hazard */
		tlbw(p);
		break;

572
	case CPU_R4300:
L
Linus Torvalds 已提交
573 574
	case CPU_5KC:
	case CPU_TX49XX:
575
	case CPU_PR4450:
576
	case CPU_XLR:
577
		uasm_i_nop(p);
L
Linus Torvalds 已提交
578 579 580 581 582
		tlbw(p);
		break;

	case CPU_R10000:
	case CPU_R12000:
K
Kumba 已提交
583
	case CPU_R14000:
L
Linus Torvalds 已提交
584
	case CPU_4KC:
585
	case CPU_4KEC:
586
	case CPU_M14KC:
587
	case CPU_M14KEC:
L
Linus Torvalds 已提交
588
	case CPU_SB1:
A
Andrew Isaacson 已提交
589
	case CPU_SB1A:
L
Linus Torvalds 已提交
590 591 592
	case CPU_4KSC:
	case CPU_20KC:
	case CPU_25KF:
593 594 595 596 597
	case CPU_BMIPS32:
	case CPU_BMIPS3300:
	case CPU_BMIPS4350:
	case CPU_BMIPS4380:
	case CPU_BMIPS5000:
598
	case CPU_LOONGSON2:
599
	case CPU_R5500:
600
		if (m4kc_tlbp_war())
601
			uasm_i_nop(p);
602
	case CPU_ALCHEMY:
L
Linus Torvalds 已提交
603 604 605 606
		tlbw(p);
		break;

	case CPU_RM7000:
607 608 609 610
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
611 612 613 614 615 616 617 618
		tlbw(p);
		break;

	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4181:
	case CPU_VR4181A:
619 620
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
621
		tlbw(p);
622 623
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
624 625 626 627
		break;

	case CPU_VR4131:
	case CPU_VR4133:
628
	case CPU_R5432:
629 630
		uasm_i_nop(p);
		uasm_i_nop(p);
L
Linus Torvalds 已提交
631 632 633
		tlbw(p);
		break;

634 635 636 637 638
	case CPU_JZRISC:
		tlbw(p);
		uasm_i_nop(p);
		break;

L
Linus Torvalds 已提交
639 640 641 642 643 644 645
	default:
		panic("No TLB refill handler yet (CPU type: %d)",
		      current_cpu_data.cputype);
		break;
	}
}

646 647
static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
							unsigned int reg)
D
David Daney 已提交
648
{
649
	if (cpu_has_rixi) {
650
		UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
651 652
	} else {
#ifdef CONFIG_64BIT_PHYS_ADDR
653
		uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
654 655 656 657 658
#else
		UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
#endif
	}
}
D
David Daney 已提交
659

660
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
661

662 663 664
static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
				   unsigned int tmp, enum label_id lid,
				   int restore_scratch)
665
{
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	if (restore_scratch) {
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		} else {
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
			uasm_il_b(p, r, lid);
		}
681
		if (scratch_reg >= 0)
682
			UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
683 684
		else
			UASM_i_LW(p, 1, scratchpad_offset(0), 0);
D
David Daney 已提交
685
	} else {
686 687 688 689 690 691 692 693 694 695 696 697 698 699
		/* Reset default page size */
		if (PM_DEFAULT_MASK >> 16) {
			uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
			uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else if (PM_DEFAULT_MASK) {
			uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, tmp, C0_PAGEMASK);
		} else {
			uasm_il_b(p, r, lid);
			uasm_i_mtc0(p, 0, C0_PAGEMASK);
		}
D
David Daney 已提交
700 701 702
	}
}

703 704 705 706 707
static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
				       struct uasm_reloc **r,
				       unsigned int tmp,
				       enum tlb_write_entry wmode,
				       int restore_scratch)
708 709 710 711 712 713 714 715
{
	/* Set huge page tlb entry size */
	uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
	uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
	uasm_i_mtc0(p, tmp, C0_PAGEMASK);

	build_tlb_write_entry(p, l, r, wmode);

716
	build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
717 718
}

D
David Daney 已提交
719 720 721
/*
 * Check if Huge PTE is present, if so then jump to LABEL.
 */
722
static void
D
David Daney 已提交
723
build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
724
		  unsigned int pmd, int lid)
D
David Daney 已提交
725 726
{
	UASM_i_LW(p, tmp, 0, pmd);
727 728 729 730 731 732
	if (use_bbit_insns()) {
		uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
	} else {
		uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
		uasm_il_bnez(p, r, tmp, lid);
	}
D
David Daney 已提交
733 734
}

735 736
static void build_huge_update_entries(u32 **p, unsigned int pte,
				      unsigned int tmp)
D
David Daney 已提交
737 738 739 740 741 742 743 744 745 746 747 748 749 750
{
	int small_sequence;

	/*
	 * A huge PTE describes an area the size of the
	 * configured huge page size. This is twice the
	 * of the large TLB entry size we intend to use.
	 * A TLB entry half the size of the configured
	 * huge page size is configured into entrylo0
	 * and entrylo1 to cover the contiguous huge PTE
	 * address space.
	 */
	small_sequence = (HPAGE_SIZE >> 7) < 0x10000;

R
Ralf Baechle 已提交
751
	/* We can clobber tmp.	It isn't used after this.*/
D
David Daney 已提交
752 753 754
	if (!small_sequence)
		uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));

755
	build_convert_pte_to_entrylo(p, pte);
756
	UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
D
David Daney 已提交
757 758 759 760 761 762
	/* convert to entrylo1 */
	if (small_sequence)
		UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
	else
		UASM_i_ADDU(p, pte, pte, tmp);

763
	UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
D
David Daney 已提交
764 765
}

766 767 768 769
static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
				    struct uasm_label **l,
				    unsigned int pte,
				    unsigned int ptr)
D
David Daney 已提交
770 771 772 773 774 775 776 777 778
{
#ifdef CONFIG_SMP
	UASM_i_SC(p, pte, 0, ptr);
	uasm_il_beqz(p, r, pte, label_tlb_huge_update);
	UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
#else
	UASM_i_SW(p, pte, 0, ptr);
#endif
	build_huge_update_entries(p, pte, ptr);
779
	build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
D
David Daney 已提交
780
}
781
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
D
David Daney 已提交
782

783
#ifdef CONFIG_64BIT
L
Linus Torvalds 已提交
784 785 786 787
/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pmd entry.
 */
788
static void
789
build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
L
Linus Torvalds 已提交
790 791
		 unsigned int tmp, unsigned int ptr)
{
792
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
L
Linus Torvalds 已提交
793
	long pgdc = (long)pgd_current;
794
#endif
L
Linus Torvalds 已提交
795 796 797
	/*
	 * The vmalloc handling is not in the hotpath.
	 */
798
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816

	if (check_for_high_segbits) {
		/*
		 * The kernel currently implicitely assumes that the
		 * MIPS SEGBITS parameter for the processor is
		 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
		 * allocate virtual addresses outside the maximum
		 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
		 * that doesn't prevent user code from accessing the
		 * higher xuseg addresses.  Here, we make sure that
		 * everything but the lower xuseg addresses goes down
		 * the module_alloc/vmalloc path.
		 */
		uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, ptr, label_vmalloc);
	} else {
		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}
817
	/* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
L
Linus Torvalds 已提交
818

819
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
820 821
	if (pgd_reg != -1) {
		/* pgd is in pgd_reg */
822
		UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
823 824 825 826 827 828 829 830 831
	} else {
		/*
		 * &pgd << 11 stored in CONTEXT [23..63].
		 */
		UASM_i_MFC0(p, ptr, C0_CONTEXT);

		/* Clear lower 23 bits of context. */
		uasm_i_dins(p, ptr, 0, 0, 23);

R
Ralf Baechle 已提交
832
		/* 1 0	1 0 1  << 6  xkphys cached */
833 834 835
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}
836
#elif defined(CONFIG_SMP)
R
Ralf Baechle 已提交
837
# ifdef	 CONFIG_MIPS_MT_SMTC
838 839 840
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
841
	uasm_i_mfc0(p, ptr, C0_TCBIND);
842
	uasm_i_dsrl_safe(p, ptr, ptr, 19);
843
# else
L
Linus Torvalds 已提交
844
	/*
845
	 * 64 bit SMP running in XKPHYS has smp_processor_id() << 3
L
Linus Torvalds 已提交
846 847
	 * stored in CONTEXT.
	 */
848
	uasm_i_dmfc0(p, ptr, C0_CONTEXT);
849
	uasm_i_dsrl_safe(p, ptr, ptr, 23);
850
# endif
851 852 853 854
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_daddu(p, ptr, ptr, tmp);
	uasm_i_dmfc0(p, tmp, C0_BADVADDR);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
855
#else
856 857
	UASM_i_LA_mostly(p, ptr, pgdc);
	uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
L
Linus Torvalds 已提交
858 859
#endif

860
	uasm_l_vmalloc_done(l, *p);
R
Ralf Baechle 已提交
861

862 863
	/* get pgd offset in bytes */
	uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
864 865 866

	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
867
#ifndef __PAGETABLE_PMD_FOLDED
868 869
	uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
870
	uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
871 872
	uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
	uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
873
#endif
L
Linus Torvalds 已提交
874 875 876 877 878 879
}

/*
 * BVADDR is the faulting address, PTR is scratch.
 * PTR will hold the pgd for vmalloc.
 */
880
static void
881
build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
882 883
			unsigned int bvaddr, unsigned int ptr,
			enum vmalloc64_mode mode)
L
Linus Torvalds 已提交
884 885
{
	long swpd = (long)swapper_pg_dir;
886 887 888 889
	int single_insn_swpd;
	int did_vmalloc_branch = 0;

	single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
L
Linus Torvalds 已提交
890

891
	uasm_l_vmalloc(l, *p);
L
Linus Torvalds 已提交
892

893
	if (mode != not_refill && check_for_high_segbits) {
894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915
		if (single_insn_swpd) {
			uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
			did_vmalloc_branch = 1;
			/* fall through */
		} else {
			uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
		}
	}
	if (!did_vmalloc_branch) {
		if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
			uasm_il_b(p, r, label_vmalloc_done);
			uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
		} else {
			UASM_i_LA_mostly(p, ptr, swpd);
			uasm_il_b(p, r, label_vmalloc_done);
			if (uasm_in_compat_space_p(swpd))
				uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
			else
				uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
		}
	}
916
	if (mode != not_refill && check_for_high_segbits) {
917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
		uasm_l_large_segbits_fault(l, *p);
		/*
		 * We get here if we are an xsseg address, or if we are
		 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
		 *
		 * Ignoring xsseg (assume disabled so would generate
		 * (address errors?), the only remaining possibility
		 * is the upper xuseg addresses.  On processors with
		 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
		 * addresses would have taken an address error. We try
		 * to mimic that here by taking a load/istream page
		 * fault.
		 */
		UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
		uasm_i_jr(p, ptr);
932 933

		if (mode == refill_scratch) {
934
			if (scratch_reg >= 0)
935
				UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
936 937 938 939 940
			else
				UASM_i_LW(p, 1, scratchpad_offset(0), 0);
		} else {
			uasm_i_nop(p);
		}
L
Linus Torvalds 已提交
941 942 943
	}
}

944
#else /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
945 946 947 948 949

/*
 * TMP and PTR are scratch.
 * TMP will be clobbered, PTR will hold the pgd entry.
 */
950
static void __maybe_unused
L
Linus Torvalds 已提交
951 952 953 954 955 956
build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
{
	long pgdc = (long)pgd_current;

	/* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
#ifdef CONFIG_SMP
R
Ralf Baechle 已提交
957
#ifdef	CONFIG_MIPS_MT_SMTC
958 959 960
	/*
	 * SMTC uses TCBind value as "CPU" index
	 */
961 962 963
	uasm_i_mfc0(p, ptr, C0_TCBIND);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 19);
964 965
#else
	/*
T
Tony Wu 已提交
966
	 * smp_processor_id() << 2 is stored in CONTEXT.
R
Ralf Baechle 已提交
967
	 */
968 969 970
	uasm_i_mfc0(p, ptr, C0_CONTEXT);
	UASM_i_LA_mostly(p, tmp, pgdc);
	uasm_i_srl(p, ptr, ptr, 23);
971
#endif
972
	uasm_i_addu(p, ptr, tmp, ptr);
L
Linus Torvalds 已提交
973
#else
974
	UASM_i_LA_mostly(p, ptr, pgdc);
L
Linus Torvalds 已提交
975
#endif
976 977 978 979 980
	uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
	uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
	uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
L
Linus Torvalds 已提交
981 982
}

983
#endif /* !CONFIG_64BIT */
L
Linus Torvalds 已提交
984

985
static void build_adjust_context(u32 **p, unsigned int ctx)
L
Linus Torvalds 已提交
986
{
R
Ralf Baechle 已提交
987
	unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
L
Linus Torvalds 已提交
988 989
	unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);

990
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
	case CPU_VR41XX:
	case CPU_VR4111:
	case CPU_VR4121:
	case CPU_VR4122:
	case CPU_VR4131:
	case CPU_VR4181:
	case CPU_VR4181A:
	case CPU_VR4133:
		shift += 2;
		break;

	default:
		break;
	}

	if (shift)
1007 1008
		UASM_i_SRL(p, ctx, ctx, shift);
	uasm_i_andi(p, ctx, ctx, mask);
L
Linus Torvalds 已提交
1009 1010
}

1011
static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
L
Linus Torvalds 已提交
1012 1013 1014 1015 1016 1017 1018 1019
{
	/*
	 * Bug workaround for the Nevada. It seems as if under certain
	 * circumstances the move from cp0_context might produce a
	 * bogus result when the mfc0 instruction and its consumer are
	 * in a different cacheline or a load instruction, probably any
	 * memory reference, is between them.
	 */
1020
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
1021
	case CPU_NEVADA:
1022
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1023 1024 1025 1026 1027
		GET_CONTEXT(p, tmp); /* get context reg */
		break;

	default:
		GET_CONTEXT(p, tmp); /* get context reg */
1028
		UASM_i_LW(p, ptr, 0, ptr);
L
Linus Torvalds 已提交
1029 1030 1031 1032
		break;
	}

	build_adjust_context(p, tmp);
1033
	UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
L
Linus Torvalds 已提交
1034 1035
}

1036
static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
L
Linus Torvalds 已提交
1037 1038 1039 1040 1041 1042 1043
{
	/*
	 * 64bit address support (36bit on a 32bit CPU) in a 32bit
	 * Kernel is a special case. Only a few CPUs use it.
	 */
#ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits) {
1044 1045
		uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
		uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
1046
		if (cpu_has_rixi) {
1047
			UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1048
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1049
			UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1050
		} else {
1051
			uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1052
			UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1053
			uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1054
		}
1055
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1056 1057 1058 1059 1060
	} else {
		int pte_off_even = sizeof(pte_t) / 2;
		int pte_off_odd = pte_off_even + sizeof(pte_t);

		/* The pte entries are pre-shifted */
1061
		uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
1062
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1063
		uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
1064
		UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1065 1066
	}
#else
1067 1068
	UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
	UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
L
Linus Torvalds 已提交
1069 1070
	if (r45k_bvahwbug())
		build_tlb_probe_entry(p);
1071
	if (cpu_has_rixi) {
1072
		UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
1073 1074 1075
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1076
		UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
1077 1078 1079 1080 1081 1082 1083 1084 1085
	} else {
		UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
		if (r4k_250MHZhwbug())
			UASM_i_MTC0(p, 0, C0_ENTRYLO0);
		UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
		UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
		if (r45k_bvahwbug())
			uasm_i_mfc0(p, tmp, C0_INDEX);
	}
L
Linus Torvalds 已提交
1086
	if (r4k_250MHZhwbug())
1087 1088
		UASM_i_MTC0(p, 0, C0_ENTRYLO1);
	UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
L
Linus Torvalds 已提交
1089 1090 1091
#endif
}

1092 1093 1094 1095 1096
struct mips_huge_tlb_info {
	int huge_pte;
	int restore_scratch;
};

1097
static struct mips_huge_tlb_info
1098 1099
build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
			       struct uasm_reloc **r, unsigned int tmp,
1100
			       unsigned int ptr, int c0_scratch_reg)
1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
{
	struct mips_huge_tlb_info rv;
	unsigned int even, odd;
	int vmalloc_branch_delay_filled = 0;
	const int scratch = 1; /* Our extra working register */

	rv.huge_pte = scratch;
	rv.restore_scratch = 0;

	if (check_for_high_segbits) {
		UASM_i_MFC0(p, tmp, C0_BADVADDR);

		if (pgd_reg != -1)
1114
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1115 1116 1117
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

1118 1119
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		uasm_i_dsrl_safe(p, scratch, tmp,
				 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
		uasm_il_bnez(p, r, scratch, label_vmalloc);

		if (pgd_reg == -1) {
			vmalloc_branch_delay_filled = 1;
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);
		}
	} else {
		if (pgd_reg != -1)
1134
			UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
1135 1136 1137 1138 1139
		else
			UASM_i_MFC0(p, ptr, C0_CONTEXT);

		UASM_i_MFC0(p, tmp, C0_BADVADDR);

1140 1141
		if (c0_scratch_reg >= 0)
			UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153
		else
			UASM_i_SW(p, scratch, scratchpad_offset(0), 0);

		if (pgd_reg == -1)
			/* Clear lower 23 bits of context. */
			uasm_i_dins(p, ptr, 0, 0, 23);

		uasm_il_bltz(p, r, tmp, label_vmalloc);
	}

	if (pgd_reg == -1) {
		vmalloc_branch_delay_filled = 1;
R
Ralf Baechle 已提交
1154
		/* 1 0	1 0 1  << 6  xkphys cached */
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		uasm_i_ori(p, ptr, ptr, 0x540);
		uasm_i_drotr(p, ptr, ptr, 11);
	}

#ifdef __PAGETABLE_PMD_FOLDED
#define LOC_PTEP scratch
#else
#define LOC_PTEP ptr
#endif

	if (!vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

	uasm_l_vmalloc_done(l, *p);

	/*
R
Ralf Baechle 已提交
1172 1173 1174
	 *			   tmp		ptr
	 * fall-through case =	 badvaddr  *pgd_current
	 * vmalloc case	     =	 badvaddr  swapper_pg_dir
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	 */

	if (vmalloc_branch_delay_filled)
		/* get pgd offset in bytes */
		uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);

#ifdef __PAGETABLE_PMD_FOLDED
	GET_CONTEXT(p, tmp); /* get context reg */
#endif
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);

	if (use_lwx_insns()) {
		UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
		uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
	}

#ifndef __PAGETABLE_PMD_FOLDED
	/* get pmd offset in bytes */
	uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
	uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
	GET_CONTEXT(p, tmp); /* get context reg */

	if (use_lwx_insns()) {
		UASM_i_LWX(p, scratch, scratch, ptr);
	} else {
		uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
		UASM_i_LW(p, scratch, 0, ptr);
	}
#endif
	/* Adjust the context during the load latency. */
	build_adjust_context(p, tmp);

1209
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1210 1211 1212
	uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
	/*
	 * The in the LWX case we don't want to do the load in the
R
Ralf Baechle 已提交
1213
	 * delay slot.	It cannot issue in the same cycle and may be
1214 1215 1216 1217
	 * speculative and unneeded.
	 */
	if (use_lwx_insns())
		uasm_i_nop(p);
1218
#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234


	/* build_update_entries */
	if (use_lwx_insns()) {
		even = ptr;
		odd = tmp;
		UASM_i_LWX(p, even, scratch, tmp);
		UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
		UASM_i_LWX(p, odd, scratch, tmp);
	} else {
		UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
		even = tmp;
		odd = ptr;
		UASM_i_LW(p, even, 0, ptr); /* get even pte */
		UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
	}
1235
	if (cpu_has_rixi) {
1236
		uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
1237
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1238
		uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
1239 1240 1241 1242 1243 1244 1245
	} else {
		uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
		UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
		uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
	}
	UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */

1246 1247
	if (c0_scratch_reg >= 0) {
		UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	} else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13)  {
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
	} else {
		UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
		build_tlb_write_entry(p, l, r, tlb_random);
		uasm_l_leave(l, *p);
		rv.restore_scratch = 1;
	}

	uasm_i_eret(p); /* return from trap */

	return rv;
}

1267 1268 1269 1270 1271 1272 1273 1274
/*
 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
 * because EXL == 0.  If we wrap, we can also use the 32 instruction
 * slots before the XTLB refill exception handler which belong to the
 * unused TLB refill exception.
 */
#define MIPS64_REFILL_INSNS 32

1275
static void build_r4000_tlb_refill_handler(void)
L
Linus Torvalds 已提交
1276 1277
{
	u32 *p = tlb_handler;
1278 1279
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1280 1281
	u32 *f;
	unsigned int final_len;
1282 1283
	struct mips_huge_tlb_info htlb_info __maybe_unused;
	enum vmalloc64_mode vmalloc_mode __maybe_unused;
L
Linus Torvalds 已提交
1284 1285 1286 1287 1288 1289

	memset(tlb_handler, 0, sizeof(tlb_handler));
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));
	memset(final_handler, 0, sizeof(final_handler));

1290
	if ((scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313
		htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
							  scratch_reg);
		vmalloc_mode = refill_scratch;
	} else {
		htlb_info.huge_pte = K0;
		htlb_info.restore_scratch = 0;
		vmalloc_mode = refill_noscratch;
		/*
		 * create the plain linear handler
		 */
		if (bcm1250_m3_war()) {
			unsigned int segbits = 44;

			uasm_i_dmfc0(&p, K0, C0_BADVADDR);
			uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
			uasm_i_xor(&p, K0, K0, K1);
			uasm_i_dsrl_safe(&p, K1, K0, 62);
			uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
			uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
			uasm_i_or(&p, K0, K0, K1);
			uasm_il_bnez(&p, &r, K0, label_leave);
			/* No need for uasm_i_nop */
		}
L
Linus Torvalds 已提交
1314

1315
#ifdef CONFIG_64BIT
1316
		build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
L
Linus Torvalds 已提交
1317
#else
1318
		build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
L
Linus Torvalds 已提交
1319 1320
#endif

1321
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
1322
		build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
D
David Daney 已提交
1323 1324
#endif

1325 1326 1327 1328 1329 1330
		build_get_ptep(&p, K0, K1);
		build_update_entries(&p, K0, K1);
		build_tlb_write_entry(&p, &l, &r, tlb_random);
		uasm_l_leave(&l, p);
		uasm_i_eret(&p); /* return from trap */
	}
1331
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1332
	uasm_l_tlb_huge_update(&l, p);
1333 1334 1335
	build_huge_update_entries(&p, htlb_info.huge_pte, K1);
	build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
				   htlb_info.restore_scratch);
D
David Daney 已提交
1336 1337
#endif

1338
#ifdef CONFIG_64BIT
1339
	build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
L
Linus Torvalds 已提交
1340 1341 1342 1343 1344 1345
#endif

	/*
	 * Overflow check: For the 64bit handler, we need at least one
	 * free instruction slot for the wrap-around branch. In worst
	 * case, if the intended insertion point is a delay slot, we
M
Matt LaPlante 已提交
1346
	 * need three, with the second nop'ed and the third being
L
Linus Torvalds 已提交
1347 1348
	 * unused.
	 */
1349 1350
	/* Loongson2 ebase is different than r4k, we have more space */
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1351 1352 1353
	if ((p - tlb_handler) > 64)
		panic("TLB refill handler space exceeded");
#else
1354 1355 1356 1357
	if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
	    || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
		&& uasm_insn_has_bdelay(relocs,
					tlb_handler + MIPS64_REFILL_INSNS - 3)))
L
Linus Torvalds 已提交
1358 1359 1360 1361 1362 1363
		panic("TLB refill handler space exceeded");
#endif

	/*
	 * Now fold the handler in the TLB refill handler space.
	 */
1364
#if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2)
L
Linus Torvalds 已提交
1365 1366
	f = final_handler;
	/* Simplest case, just copy the handler. */
1367
	uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1368
	final_len = p - tlb_handler;
1369
#else /* CONFIG_64BIT */
1370 1371
	f = final_handler + MIPS64_REFILL_INSNS;
	if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
L
Linus Torvalds 已提交
1372
		/* Just copy the handler. */
1373
		uasm_copy_handler(relocs, labels, tlb_handler, p, f);
L
Linus Torvalds 已提交
1374 1375
		final_len = p - tlb_handler;
	} else {
1376
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1377
		const enum label_id ls = label_tlb_huge_update;
1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
#else
		const enum label_id ls = label_vmalloc;
#endif
		u32 *split;
		int ov = 0;
		int i;

		for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
			;
		BUG_ON(i == ARRAY_SIZE(labels));
		split = labels[i].addr;
L
Linus Torvalds 已提交
1389 1390

		/*
1391
		 * See if we have overflown one way or the other.
L
Linus Torvalds 已提交
1392
		 */
1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412
		if (split > tlb_handler + MIPS64_REFILL_INSNS ||
		    split < p - MIPS64_REFILL_INSNS)
			ov = 1;

		if (ov) {
			/*
			 * Split two instructions before the end.  One
			 * for the branch and one for the instruction
			 * in the delay slot.
			 */
			split = tlb_handler + MIPS64_REFILL_INSNS - 2;

			/*
			 * If the branch would fall in a delay slot,
			 * we must back up an additional instruction
			 * so that it is no longer in a delay slot.
			 */
			if (uasm_insn_has_bdelay(relocs, split - 1))
				split--;
		}
L
Linus Torvalds 已提交
1413
		/* Copy first part of the handler. */
1414
		uasm_copy_handler(relocs, labels, tlb_handler, split, f);
L
Linus Torvalds 已提交
1415 1416
		f += split - tlb_handler;

1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
		if (ov) {
			/* Insert branch. */
			uasm_l_split(&l, final_handler);
			uasm_il_b(&f, &r, label_split);
			if (uasm_insn_has_bdelay(relocs, split))
				uasm_i_nop(&f);
			else {
				uasm_copy_handler(relocs, labels,
						  split, split + 1, f);
				uasm_move_labels(labels, f, f + 1, -1);
				f++;
				split++;
			}
L
Linus Torvalds 已提交
1430 1431 1432
		}

		/* Copy the rest of the handler. */
1433
		uasm_copy_handler(relocs, labels, split, p, final_handler);
1434 1435
		final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
			    (p - split);
L
Linus Torvalds 已提交
1436
	}
1437
#endif /* CONFIG_64BIT */
L
Linus Torvalds 已提交
1438

1439 1440 1441
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB refill handler (%u instructions).\n",
		 final_len);
L
Linus Torvalds 已提交
1442

1443
	memcpy((void *)ebase, final_handler, 0x100);
1444

R
Ralf Baechle 已提交
1445
	dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
L
Linus Torvalds 已提交
1446 1447
}

1448 1449 1450
extern u32 handle_tlbl[], handle_tlbl_end[];
extern u32 handle_tlbs[], handle_tlbs_end[];
extern u32 handle_tlbm[], handle_tlbm_end[];
L
Linus Torvalds 已提交
1451

1452
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
1453
extern u32 tlbmiss_handler_setup_pgd[], tlbmiss_handler_setup_pgd_end[];
1454

1455
static void build_r4000_setup_pgd(void)
1456 1457 1458
{
	const int a0 = 4;
	const int a1 = 5;
1459
	u32 *p = tlbmiss_handler_setup_pgd;
1460 1461
	const int tlbmiss_handler_setup_pgd_size =
		tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd;
1462 1463 1464
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;

1465 1466
	memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
					sizeof(tlbmiss_handler_setup_pgd[0]));
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	pgd_reg = allocate_kscratch();

	if (pgd_reg == -1) {
		/* PGD << 11 in c0_Context */
		/*
		 * If it is a ckseg0 address, convert to a physical
		 * address.  Shifting right by 29 and adding 4 will
		 * result in zero for these addresses.
		 *
		 */
		UASM_i_SRA(&p, a1, a0, 29);
		UASM_i_ADDIU(&p, a1, a1, 4);
		uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
		uasm_i_nop(&p);
		uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
		uasm_l_tlbl_goaround1(&l, p);
		UASM_i_SLL(&p, a0, a0, 11);
		uasm_i_jr(&p, 31);
		UASM_i_MTC0(&p, a0, C0_CONTEXT);
	} else {
		/* PGD in c0_KScratch */
		uasm_i_jr(&p, 31);
1492
		UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1493
	}
1494 1495 1496
	if (p >= tlbmiss_handler_setup_pgd_end)
		panic("tlbmiss_handler_setup_pgd space exceeded");

1497
	uasm_resolve_relocs(relocs, labels);
1498 1499
	pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
		 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1500

1501 1502
	dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
					tlbmiss_handler_setup_pgd_size);
1503 1504
}
#endif
L
Linus Torvalds 已提交
1505

1506
static void
1507
iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
L
Linus Torvalds 已提交
1508 1509 1510 1511
{
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1512
		uasm_i_lld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1513 1514
	else
# endif
1515
		UASM_i_LL(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1516 1517 1518
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1519
		uasm_i_ld(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1520 1521
	else
# endif
1522
		UASM_i_LW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1523 1524 1525
#endif
}

1526
static void
1527
iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
1528
	unsigned int mode)
L
Linus Torvalds 已提交
1529
{
1530 1531 1532 1533
#ifdef CONFIG_64BIT_PHYS_ADDR
	unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
#endif

1534
	uasm_i_ori(p, pte, pte, mode);
L
Linus Torvalds 已提交
1535 1536 1537
#ifdef CONFIG_SMP
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1538
		uasm_i_scd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1539 1540
	else
# endif
1541
		UASM_i_SC(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1542 1543

	if (r10000_llsc_war())
1544
		uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1545
	else
1546
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
L
Linus Torvalds 已提交
1547 1548 1549

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1550 1551 1552 1553 1554 1555 1556
		/* no uasm_i_nop needed */
		uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
		/* no uasm_i_nop needed */
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1557
	} else
1558
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1559
# else
1560
	uasm_i_nop(p);
L
Linus Torvalds 已提交
1561 1562 1563 1564
# endif
#else
# ifdef CONFIG_64BIT_PHYS_ADDR
	if (cpu_has_64bits)
1565
		uasm_i_sd(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1566 1567
	else
# endif
1568
		UASM_i_SW(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1569 1570 1571

# ifdef CONFIG_64BIT_PHYS_ADDR
	if (!cpu_has_64bits) {
1572 1573 1574 1575
		uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_ori(p, pte, pte, hwmode);
		uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
		uasm_i_lw(p, pte, 0, ptr);
L
Linus Torvalds 已提交
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	}
# endif
#endif
}

/*
 * Check if PTE is present, if not then jump to LABEL. PTR points to
 * the page table where this PTE is located, PTE will be re-loaded
 * with it's original value.
 */
1586
static void
1587
build_pte_present(u32 **p, struct uasm_reloc **r,
1588
		  int pte, int ptr, int scratch, enum label_id lid)
L
Linus Torvalds 已提交
1589
{
1590 1591
	int t = scratch >= 0 ? scratch : pte;

1592
	if (cpu_has_rixi) {
1593 1594 1595 1596
		if (use_bbit_insns()) {
			uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
			uasm_i_nop(p);
		} else {
1597 1598 1599 1600 1601
			uasm_i_andi(p, t, pte, _PAGE_PRESENT);
			uasm_il_beqz(p, r, t, lid);
			if (pte == t)
				/* You lose the SMP race :-(*/
				iPTE_LW(p, pte, ptr);
1602
		}
1603
	} else {
1604 1605 1606 1607 1608 1609
		uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
		uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
		uasm_il_bnez(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1610
	}
L
Linus Torvalds 已提交
1611 1612 1613
}

/* Make PTE valid, store result in PTR. */
1614
static void
1615
build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1616 1617
		 unsigned int ptr)
{
1618 1619 1620
	unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1621 1622 1623 1624 1625 1626
}

/*
 * Check if PTE can be written to, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1627
static void
1628
build_pte_writable(u32 **p, struct uasm_reloc **r,
1629 1630
		   unsigned int pte, unsigned int ptr, int scratch,
		   enum label_id lid)
L
Linus Torvalds 已提交
1631
{
1632 1633 1634 1635 1636 1637 1638
	int t = scratch >= 0 ? scratch : pte;

	uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
	uasm_il_bnez(p, r, t, lid);
	if (pte == t)
		/* You lose the SMP race :-(*/
1639
		iPTE_LW(p, pte, ptr);
1640 1641
	else
		uasm_i_nop(p);
L
Linus Torvalds 已提交
1642 1643 1644 1645 1646
}

/* Make PTE writable, update software status bits as well, then store
 * at PTR.
 */
1647
static void
1648
build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
L
Linus Torvalds 已提交
1649 1650
		 unsigned int ptr)
{
1651 1652 1653 1654
	unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
			     | _PAGE_DIRTY);

	iPTE_SW(p, r, pte, ptr, mode);
L
Linus Torvalds 已提交
1655 1656 1657 1658 1659 1660
}

/*
 * Check if PTE can be modified, if not branch to LABEL. Regardless
 * restore PTE with value from PTR when done.
 */
1661
static void
1662
build_pte_modifiable(u32 **p, struct uasm_reloc **r,
1663 1664
		     unsigned int pte, unsigned int ptr, int scratch,
		     enum label_id lid)
L
Linus Torvalds 已提交
1665
{
1666 1667 1668 1669
	if (use_bbit_insns()) {
		uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
		uasm_i_nop(p);
	} else {
1670 1671 1672 1673 1674 1675
		int t = scratch >= 0 ? scratch : pte;
		uasm_i_andi(p, t, pte, _PAGE_WRITE);
		uasm_il_beqz(p, r, t, lid);
		if (pte == t)
			/* You lose the SMP race :-(*/
			iPTE_LW(p, pte, ptr);
1676
	}
L
Linus Torvalds 已提交
1677 1678
}

1679
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1680 1681


L
Linus Torvalds 已提交
1682 1683 1684 1685
/*
 * R3000 style TLB load/store/modify handlers.
 */

1686 1687 1688 1689
/*
 * This places the pte into ENTRYLO0 and writes it with tlbwi.
 * Then it returns.
 */
1690
static void
1691
build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
L
Linus Torvalds 已提交
1692
{
1693 1694 1695 1696 1697
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
	uasm_i_tlbwi(p);
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1698 1699 1700
}

/*
1701 1702 1703 1704
 * This places the pte into ENTRYLO0 and writes it with tlbwi
 * or tlbwr as appropriate.  This is because the index register
 * may have the probe fail bit set as a result of a trap on a
 * kseg2 access, i.e. without refill.  Then it returns.
L
Linus Torvalds 已提交
1705
 */
1706
static void
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
			     struct uasm_reloc **r, unsigned int pte,
			     unsigned int tmp)
{
	uasm_i_mfc0(p, tmp, C0_INDEX);
	uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
	uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
	uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
	uasm_i_tlbwi(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
	uasm_l_r3000_write_probe_fail(l, *p);
	uasm_i_tlbwr(p); /* cp0 delay */
	uasm_i_jr(p, tmp);
	uasm_i_rfe(p); /* branch delay */
L
Linus Torvalds 已提交
1722 1723
}

1724
static void
L
Linus Torvalds 已提交
1725 1726 1727 1728 1729
build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
				   unsigned int ptr)
{
	long pgdc = (long)pgd_current;

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
	uasm_i_mfc0(p, pte, C0_BADVADDR);
	uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
	uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
	uasm_i_srl(p, pte, pte, 22); /* load delay */
	uasm_i_sll(p, pte, pte, 2);
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_mfc0(p, pte, C0_CONTEXT);
	uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
	uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
	uasm_i_addu(p, ptr, ptr, pte);
	uasm_i_lw(p, pte, 0, ptr);
	uasm_i_tlbp(p); /* load delay */
L
Linus Torvalds 已提交
1742 1743
}

1744
static void build_r3000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1745 1746
{
	u32 *p = handle_tlbl;
1747
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1748 1749
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1750

1751
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1752 1753 1754 1755
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1756
	build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
1757
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1758
	build_make_valid(&p, &r, K0, K1);
1759
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1760

1761 1762 1763
	uasm_l_nopage_tlbl(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1764

1765
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
1766 1767
		panic("TLB load handler fastpath space exceeded");

1768 1769 1770
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
1771

1772
	dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
1773 1774
}

1775
static void build_r3000_tlb_store_handler(void)
L
Linus Torvalds 已提交
1776 1777
{
	u32 *p = handle_tlbs;
1778
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
1779 1780
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1781

1782
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
1783 1784 1785 1786
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1787
	build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
1788
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1789
	build_make_write(&p, &r, K0, K1);
1790
	build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
L
Linus Torvalds 已提交
1791

1792 1793 1794
	uasm_l_nopage_tlbs(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1795

1796
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
1797 1798
		panic("TLB store handler fastpath space exceeded");

1799 1800 1801
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
1802

1803
	dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
1804 1805
}

1806
static void build_r3000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
1807 1808
{
	u32 *p = handle_tlbm;
1809
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
1810 1811
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
L
Linus Torvalds 已提交
1812

1813
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
1814 1815 1816 1817
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	build_r3000_tlbchange_handler_head(&p, K0, K1);
1818
	build_pte_modifiable(&p, &r, K0, K1,  -1, label_nopage_tlbm);
1819
	uasm_i_nop(&p); /* load delay */
L
Linus Torvalds 已提交
1820
	build_make_write(&p, &r, K0, K1);
1821
	build_r3000_pte_reload_tlbwi(&p, K0, K1);
L
Linus Torvalds 已提交
1822

1823 1824 1825
	uasm_l_nopage_tlbm(&l, p);
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
1826

1827
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
1828 1829
		panic("TLB modify handler fastpath space exceeded");

1830 1831 1832
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
L
Linus Torvalds 已提交
1833

1834
	dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
1835
}
1836
#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
L
Linus Torvalds 已提交
1837 1838 1839 1840

/*
 * R4000 style TLB load/store/modify handlers.
 */
1841
static struct work_registers
1842
build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
1843
				   struct uasm_reloc **r)
L
Linus Torvalds 已提交
1844
{
1845 1846
	struct work_registers wr = build_get_work_registers(p);

1847
#ifdef CONFIG_64BIT
1848
	build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
L
Linus Torvalds 已提交
1849
#else
1850
	build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
L
Linus Torvalds 已提交
1851 1852
#endif

1853
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1854 1855 1856 1857 1858
	/*
	 * For huge tlb entries, pmd doesn't contain an address but
	 * instead contains the tlb pte. Check the PAGE_HUGE bit and
	 * see if we need to jump to huge tlb processing.
	 */
1859
	build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
D
David Daney 已提交
1860 1861
#endif

1862 1863 1864 1865 1866
	UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
	UASM_i_LW(p, wr.r2, 0, wr.r2);
	UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
	uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
	UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
L
Linus Torvalds 已提交
1867 1868

#ifdef CONFIG_SMP
1869 1870
	uasm_l_smp_pgtable_change(l, *p);
#endif
1871
	iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
1872 1873
	if (!m4kc_tlbp_war())
		build_tlb_probe_entry(p);
1874
	return wr;
L
Linus Torvalds 已提交
1875 1876
}

1877
static void
1878 1879
build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
				   struct uasm_reloc **r, unsigned int tmp,
L
Linus Torvalds 已提交
1880 1881
				   unsigned int ptr)
{
1882 1883
	uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
	uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
L
Linus Torvalds 已提交
1884 1885
	build_update_entries(p, tmp, ptr);
	build_tlb_write_entry(p, l, r, tlb_indexed);
1886
	uasm_l_leave(l, *p);
1887
	build_restore_work_registers(p);
1888
	uasm_i_eret(p); /* return from trap */
L
Linus Torvalds 已提交
1889

1890
#ifdef CONFIG_64BIT
1891
	build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
L
Linus Torvalds 已提交
1892 1893 1894
#endif
}

1895
static void build_r4000_tlb_load_handler(void)
L
Linus Torvalds 已提交
1896 1897
{
	u32 *p = handle_tlbl;
1898
	const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
1899 1900
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
1901
	struct work_registers wr;
L
Linus Torvalds 已提交
1902

1903
	memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
L
Linus Torvalds 已提交
1904 1905 1906 1907
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

	if (bcm1250_m3_war()) {
1908 1909 1910 1911
		unsigned int segbits = 44;

		uasm_i_dmfc0(&p, K0, C0_BADVADDR);
		uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1912
		uasm_i_xor(&p, K0, K0, K1);
1913 1914 1915
		uasm_i_dsrl_safe(&p, K1, K0, 62);
		uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
		uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1916
		uasm_i_or(&p, K0, K0, K1);
1917 1918
		uasm_il_bnez(&p, &r, K0, label_leave);
		/* No need for uasm_i_nop */
L
Linus Torvalds 已提交
1919 1920
	}

1921 1922
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
1923 1924
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
1925

1926
	if (cpu_has_rixi) {
1927 1928 1929 1930
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1931
		if (use_bbit_insns()) {
1932
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
1933 1934
				      label_tlbl_goaround1);
		} else {
1935 1936
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
1937
		}
1938 1939 1940
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

1954
		/* Examine  entrylo 0 or 1 based on ptr. */
1955
		if (use_bbit_insns()) {
1956
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
1957
		} else {
1958 1959
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
1960
		}
1961 1962 1963 1964
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
1965
		/*
1966
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
1967 1968
		 * XI must have triggered it.
		 */
1969
		if (use_bbit_insns()) {
1970 1971
			uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
			uasm_i_nop(&p);
1972 1973
			uasm_l_tlbl_goaround1(&l, p);
		} else {
1974 1975 1976
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
			uasm_i_nop(&p);
1977
		}
1978
		uasm_l_tlbl_goaround1(&l, p);
1979
	}
1980 1981
	build_make_valid(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
1982

1983
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
1984 1985 1986 1987 1988
	/*
	 * This is the entry point when build_r4000_tlbchange_handler_head
	 * spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
1989 1990
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
D
David Daney 已提交
1991
	build_tlb_probe_entry(&p);
1992

1993
	if (cpu_has_rixi) {
1994 1995 1996 1997
		/*
		 * If the page is not _PAGE_VALID, RI or XI could not
		 * have triggered it.  Skip the expensive test..
		 */
1998
		if (use_bbit_insns()) {
1999
			uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
2000 2001
				      label_tlbl_goaround2);
		} else {
2002 2003
			uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2004
		}
2005 2006 2007
		uasm_i_nop(&p);

		uasm_i_tlbr(&p);
2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020

		switch (current_cpu_type()) {
		default:
			if (cpu_has_mips_r2) {
				uasm_i_ehb(&p);

		case CPU_CAVIUM_OCTEON:
		case CPU_CAVIUM_OCTEON_PLUS:
		case CPU_CAVIUM_OCTEON2:
				break;
			}
		}

2021
		/* Examine  entrylo 0 or 1 based on ptr. */
2022
		if (use_bbit_insns()) {
2023
			uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
2024
		} else {
2025 2026
			uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
			uasm_i_beqz(&p, wr.r3, 8);
2027
		}
2028 2029 2030 2031
		/* load it in the delay slot*/
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
		/* load it if ptr is odd */
		UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
2032
		/*
2033
		 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
2034 2035
		 * XI must have triggered it.
		 */
2036
		if (use_bbit_insns()) {
2037
			uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
2038
		} else {
2039 2040
			uasm_i_andi(&p, wr.r3, wr.r3, 2);
			uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
2041
		}
2042 2043
		if (PM_DEFAULT_MASK == 0)
			uasm_i_nop(&p);
2044 2045 2046 2047
		/*
		 * We clobbered C0_PAGEMASK, restore it.  On the other branch
		 * it is restored in build_huge_tlb_write_entry.
		 */
2048
		build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
2049 2050 2051

		uasm_l_tlbl_goaround2(&l, p);
	}
2052 2053
	uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2054 2055
#endif

2056
	uasm_l_nopage_tlbl(&l, p);
2057
	build_restore_work_registers(&p);
2058 2059 2060 2061 2062 2063 2064
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_0 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
		uasm_i_jr(&p, K0);
	} else
#endif
2065 2066
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2067

2068
	if (p >= handle_tlbl_end)
L
Linus Torvalds 已提交
2069 2070
		panic("TLB load handler fastpath space exceeded");

2071 2072 2073
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbl));
L
Linus Torvalds 已提交
2074

2075
	dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
L
Linus Torvalds 已提交
2076 2077
}

2078
static void build_r4000_tlb_store_handler(void)
L
Linus Torvalds 已提交
2079 2080
{
	u32 *p = handle_tlbs;
2081
	const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
2082 2083
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2084
	struct work_registers wr;
L
Linus Torvalds 已提交
2085

2086
	memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
L
Linus Torvalds 已提交
2087 2088 2089
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2090 2091
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
2092 2093
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
2094 2095
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2096

2097
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2098 2099 2100 2101 2102
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2103 2104
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
D
David Daney 已提交
2105
	build_tlb_probe_entry(&p);
2106
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2107
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2108
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2109 2110
#endif

2111
	uasm_l_nopage_tlbs(&l, p);
2112
	build_restore_work_registers(&p);
2113 2114 2115 2116 2117 2118 2119
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2120 2121
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2122

2123
	if (p >= handle_tlbs_end)
L
Linus Torvalds 已提交
2124 2125
		panic("TLB store handler fastpath space exceeded");

2126 2127 2128
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbs));
L
Linus Torvalds 已提交
2129

2130
	dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
L
Linus Torvalds 已提交
2131 2132
}

2133
static void build_r4000_tlb_modify_handler(void)
L
Linus Torvalds 已提交
2134 2135
{
	u32 *p = handle_tlbm;
2136
	const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
2137 2138
	struct uasm_label *l = labels;
	struct uasm_reloc *r = relocs;
2139
	struct work_registers wr;
L
Linus Torvalds 已提交
2140

2141
	memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
L
Linus Torvalds 已提交
2142 2143 2144
	memset(labels, 0, sizeof(labels));
	memset(relocs, 0, sizeof(relocs));

2145 2146
	wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
2147 2148
	if (m4kc_tlbp_war())
		build_tlb_probe_entry(&p);
L
Linus Torvalds 已提交
2149
	/* Present and writable bits set, set accessed and dirty bits. */
2150 2151
	build_make_write(&p, &r, wr.r1, wr.r2);
	build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
L
Linus Torvalds 已提交
2152

2153
#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
D
David Daney 已提交
2154 2155 2156 2157 2158
	/*
	 * This is the entry point when
	 * build_r4000_tlbchange_handler_head spots a huge page.
	 */
	uasm_l_tlb_huge_update(&l, p);
2159 2160
	iPTE_LW(&p, wr.r1, wr.r2);
	build_pte_modifiable(&p, &r, wr.r1, wr.r2,  wr.r3, label_nopage_tlbm);
D
David Daney 已提交
2161
	build_tlb_probe_entry(&p);
2162
	uasm_i_ori(&p, wr.r1, wr.r1,
D
David Daney 已提交
2163
		   _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
2164
	build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
D
David Daney 已提交
2165 2166
#endif

2167
	uasm_l_nopage_tlbm(&l, p);
2168
	build_restore_work_registers(&p);
2169 2170 2171 2172 2173 2174 2175
#ifdef CONFIG_CPU_MICROMIPS
	if ((unsigned long)tlb_do_page_fault_1 & 1) {
		uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
		uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
		uasm_i_jr(&p, K0);
	} else
#endif
2176 2177
	uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
	uasm_i_nop(&p);
L
Linus Torvalds 已提交
2178

2179
	if (p >= handle_tlbm_end)
L
Linus Torvalds 已提交
2180 2181
		panic("TLB modify handler fastpath space exceeded");

2182 2183 2184
	uasm_resolve_relocs(relocs, labels);
	pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
		 (unsigned int)(p - handle_tlbm));
2185

2186
	dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
L
Linus Torvalds 已提交
2187 2188
}

2189
static void flush_tlb_handlers(void)
2190 2191
{
	local_flush_icache_range((unsigned long)handle_tlbl,
2192
			   (unsigned long)handle_tlbl_end);
2193
	local_flush_icache_range((unsigned long)handle_tlbs,
2194
			   (unsigned long)handle_tlbs_end);
2195
	local_flush_icache_range((unsigned long)handle_tlbm,
2196
			   (unsigned long)handle_tlbm_end);
2197
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
2198 2199
	local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
			   (unsigned long)tlbmiss_handler_setup_pgd_end);
2200 2201 2202
#endif
}

2203
void build_tlb_refill_handler(void)
L
Linus Torvalds 已提交
2204 2205 2206 2207 2208 2209 2210 2211
{
	/*
	 * The refill handler is generated per-CPU, multi-node systems
	 * may have local storage for it. The other handlers are only
	 * needed once.
	 */
	static int run_once = 0;

R
Ralf Baechle 已提交
2212 2213
	output_pgtable_bits_defines();

2214 2215 2216 2217
#ifdef CONFIG_64BIT
	check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
#endif

2218
	switch (current_cpu_type()) {
L
Linus Torvalds 已提交
2219 2220 2221 2222 2223 2224 2225
	case CPU_R2000:
	case CPU_R3000:
	case CPU_R3000A:
	case CPU_R3081E:
	case CPU_TX3912:
	case CPU_TX3922:
	case CPU_TX3927:
2226
#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
2227 2228
		if (cpu_has_local_ebase)
			build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2229
		if (!run_once) {
2230 2231
			if (!cpu_has_local_ebase)
				build_r3000_tlb_refill_handler();
L
Linus Torvalds 已提交
2232 2233 2234
			build_r3000_tlb_load_handler();
			build_r3000_tlb_store_handler();
			build_r3000_tlb_modify_handler();
2235
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2236 2237
			run_once++;
		}
2238 2239 2240
#else
		panic("No R3000 TLB refill handler");
#endif
L
Linus Torvalds 已提交
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
		break;

	case CPU_R6000:
	case CPU_R6000A:
		panic("No R6000 TLB refill handler yet");
		break;

	case CPU_R8000:
		panic("No R8000 TLB refill handler yet");
		break;

	default:
		if (!run_once) {
2254
			scratch_reg = allocate_kscratch();
2255 2256 2257
#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
			build_r4000_setup_pgd();
#endif
L
Linus Torvalds 已提交
2258 2259 2260
			build_r4000_tlb_load_handler();
			build_r4000_tlb_store_handler();
			build_r4000_tlb_modify_handler();
2261 2262
			if (!cpu_has_local_ebase)
				build_r4000_tlb_refill_handler();
2263
			flush_tlb_handlers();
L
Linus Torvalds 已提交
2264 2265
			run_once++;
		}
2266 2267
		if (cpu_has_local_ebase)
			build_r4000_tlb_refill_handler();
L
Linus Torvalds 已提交
2268 2269
	}
}