iwl-trans-pcie-tx.c 26.2 KB
Newer Older
1 2
/******************************************************************************
 *
W
Wey-Yi Guy 已提交
3
 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Portions of this file are derived from the ipw3945 project, as well
 * as portions of the ieee80211 subsystem header files.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of version 2 of the GNU General Public License as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, write to the Free Software Foundation, Inc.,
 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
 *
 * The full GNU General Public License is included in this distribution in the
 * file called LICENSE.
 *
 * Contact Information:
25
 *  Intel Linux Wireless <ilw@linux.intel.com>
26 27 28
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 *
 *****************************************************************************/
29
#include <linux/etherdevice.h>
30
#include <linux/slab.h>
31 32
#include <linux/sched.h>

33 34 35
#include "iwl-debug.h"
#include "iwl-csr.h"
#include "iwl-prph.h"
36
#include "iwl-io.h"
37
#include "iwl-agn-hw.h"
38
#include "iwl-op-mode.h"
39
#include "iwl-trans-pcie-int.h"
40

41 42 43
#define IWL_TX_CRC_SIZE 4
#define IWL_TX_DELIMITER_SIZE 4

44 45 46
/**
 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
 */
47
void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
48 49 50
					   struct iwl_tx_queue *txq,
					   u16 byte_cnt)
{
51 52 53
	struct iwlagn_scd_bc_tbl *scd_bc_tbl;
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
54 55 56 57 58 59
	int write_ptr = txq->q.write_ptr;
	int txq_id = txq->q.id;
	u8 sec_ctl = 0;
	u8 sta_id = 0;
	u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
	__le16 bc_ent;
60 61
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
62

63 64
	scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;

65 66
	WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);

67 68
	sta_id = tx_cmd->sta_id;
	sec_ctl = tx_cmd->sec_ctl;
69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90

	switch (sec_ctl & TX_CMD_SEC_MSK) {
	case TX_CMD_SEC_CCM:
		len += CCMP_MIC_LEN;
		break;
	case TX_CMD_SEC_TKIP:
		len += TKIP_ICV_LEN;
		break;
	case TX_CMD_SEC_WEP:
		len += WEP_IV_LEN + WEP_ICV_LEN;
		break;
	}

	bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));

	scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;

	if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
}

91 92 93
/**
 * iwl_txq_update_write_ptr - Send new write index to hardware
 */
94
void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
95 96 97 98 99
{
	u32 reg = 0;
	int txq_id = txq->q.id;

	if (txq->need_update == 0)
100
		return;
101

102
	if (cfg(trans)->base_params->shadow_reg_enable) {
W
Wey-Yi Guy 已提交
103
		/* shadow register enabled */
104
		iwl_write32(trans, HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
105 106 107
			    txq->q.write_ptr | (txq_id << 8));
	} else {
		/* if we're trying to save power */
108
		if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
W
Wey-Yi Guy 已提交
109 110 111
			/* wake up nic if it's powered down ...
			 * uCode will wake up, and interrupt us again, so next
			 * time we'll skip this part. */
112
			reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
113

W
Wey-Yi Guy 已提交
114
			if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
115
				IWL_DEBUG_INFO(trans,
W
Wey-Yi Guy 已提交
116 117
					"Tx queue %d requesting wakeup,"
					" GP1 = 0x%x\n", txq_id, reg);
118
				iwl_set_bit(trans, CSR_GP_CNTRL,
W
Wey-Yi Guy 已提交
119 120 121
					CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
				return;
			}
122

123
			iwl_write_direct32(trans, HBUS_TARG_WRPTR,
124 125
				     txq->q.write_ptr | (txq_id << 8));

W
Wey-Yi Guy 已提交
126 127 128 129 130 131
		/*
		 * else not in power-save mode,
		 * uCode will never sleep when we're
		 * trying to tx (during RFKILL, we're not trying to tx).
		 */
		} else
132
			iwl_write32(trans, HBUS_TARG_WRPTR,
W
Wey-Yi Guy 已提交
133 134
				    txq->q.write_ptr | (txq_id << 8));
	}
135 136 137
	txq->need_update = 0;
}

J
Johannes Berg 已提交
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	dma_addr_t addr = get_unaligned_le32(&tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		addr |=
		((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;

	return addr;
}

static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];

	return le16_to_cpu(tb->hi_n_len) >> 4;
}

static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
				  dma_addr_t addr, u16 len)
{
	struct iwl_tfd_tb *tb = &tfd->tbs[idx];
	u16 hi_n_len = len << 4;

	put_unaligned_le32(addr, &tb->lo);
	if (sizeof(dma_addr_t) > sizeof(u32))
		hi_n_len |= ((addr >> 16) >> 16) & 0xF;

	tb->hi_n_len = cpu_to_le16(hi_n_len);

	tfd->num_tbs = idx + 1;
}

static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
{
	return tfd->num_tbs & 0x1f;
}

177
static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
178
		     struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
J
Johannes Berg 已提交
179 180 181 182 183 184 185 186
{
	int i;
	int num_tbs;

	/* Sanity check on number of chunks */
	num_tbs = iwl_tfd_get_num_tbs(tfd);

	if (num_tbs >= IWL_NUM_OF_TBS) {
187
		IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
J
Johannes Berg 已提交
188 189 190 191 192 193
		/* @todo issue fatal error, it is quite serious situation */
		return;
	}

	/* Unmap tx_cmd */
	if (num_tbs)
194
		dma_unmap_single(trans->dev,
195 196
				dma_unmap_addr(meta, mapping),
				dma_unmap_len(meta, len),
197
				DMA_BIDIRECTIONAL);
J
Johannes Berg 已提交
198 199 200

	/* Unmap chunks, if any. */
	for (i = 1; i < num_tbs; i++)
201
		dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
J
Johannes Berg 已提交
202
				iwl_tfd_tb_get_len(tfd, i), dma_dir);
203 204 205 206
}

/**
 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
207
 * @trans - transport private data
208
 * @txq - tx queue
209
 * @index - the index of the TFD to be freed
210
 *@dma_dir - the direction of the DMA mapping
211 212 213 214
 *
 * Does NOT advance any TFD circular buffer read/write indexes
 * Does NOT free the TFD itself (which is within circular buffer)
 */
215
void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
216
	int index, enum dma_data_direction dma_dir)
217 218 219
{
	struct iwl_tfd *tfd_tmp = txq->tfds;

220 221
	lockdep_assert_held(&txq->lock);

222
	iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
J
Johannes Berg 已提交
223 224

	/* free SKB */
225
	if (txq->skbs) {
J
Johannes Berg 已提交
226 227
		struct sk_buff *skb;

228
		skb = txq->skbs[index];
J
Johannes Berg 已提交
229

230 231 232 233
		/* Can be called from irqs-disabled context
		 * If skb is not NULL, it means that the whole queue is being
		 * freed and that the queue is not empty - free the skb
		 */
J
Johannes Berg 已提交
234
		if (skb) {
235
			iwl_op_mode_free_skb(trans->op_mode, skb);
236
			txq->skbs[index] = NULL;
J
Johannes Berg 已提交
237 238 239 240
		}
	}
}

241
int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
J
Johannes Berg 已提交
242 243
				 struct iwl_tx_queue *txq,
				 dma_addr_t addr, u16 len,
244
				 u8 reset)
J
Johannes Berg 已提交
245 246 247 248 249 250
{
	struct iwl_queue *q;
	struct iwl_tfd *tfd, *tfd_tmp;
	u32 num_tbs;

	q = &txq->q;
251
	tfd_tmp = txq->tfds;
J
Johannes Berg 已提交
252 253 254 255 256 257 258 259 260
	tfd = &tfd_tmp[q->write_ptr];

	if (reset)
		memset(tfd, 0, sizeof(*tfd));

	num_tbs = iwl_tfd_get_num_tbs(tfd);

	/* Each TFD can point to a maximum 20 Tx buffers */
	if (num_tbs >= IWL_NUM_OF_TBS) {
261
		IWL_ERR(trans, "Error can not send more than %d chunks\n",
J
Johannes Berg 已提交
262 263 264 265 266 267 268 269
			  IWL_NUM_OF_TBS);
		return -EINVAL;
	}

	if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
		return -EINVAL;

	if (unlikely(addr & ~IWL_TX_DMA_MASK))
270
		IWL_ERR(trans, "Unaligned address = %llx\n",
J
Johannes Berg 已提交
271 272 273 274 275 276 277
			  (unsigned long long)addr);

	iwl_tfd_set_tb(tfd, num_tbs, addr, len);

	return 0;
}

278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/*************** DMA-QUEUE-GENERAL-FUNCTIONS  *****
 * DMA services
 *
 * Theory of operation
 *
 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
 * of buffer descriptors, each of which points to one or more data buffers for
 * the device to read from or fill.  Driver and device exchange status of each
 * queue via "read" and "write" pointers.  Driver keeps minimum of 2 empty
 * entries in each circular buffer, to protect against confusing empty and full
 * queue states.
 *
 * The device reads or writes the data in the queues via the device's several
 * DMA/FIFO channels.  Each queue is mapped to a single DMA channel.
 *
 * For Tx queue, there are low mark and high mark limits. If, after queuing
 * the packet for Tx, free space become < low mark, Tx queue stopped. When
 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
 * Tx queue resumed.
 *
 ***************************************************/

int iwl_queue_space(const struct iwl_queue *q)
{
	int s = q->read_ptr - q->write_ptr;

	if (q->read_ptr > q->write_ptr)
		s -= q->n_bd;

	if (s <= 0)
		s += q->n_window;
	/* keep some reserve to not confuse empty and full situations */
	s -= 2;
	if (s < 0)
		s = 0;
	return s;
}

316 317 318
/**
 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
 */
319
int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
320 321 322 323 324 325 326
{
	q->n_bd = count;
	q->n_window = slots_num;
	q->id = id;

	/* count must be power-of-two size, otherwise iwl_queue_inc_wrap
	 * and iwl_queue_dec_wrap are broken. */
327 328
	if (WARN_ON(!is_power_of_2(count)))
		return -EINVAL;
329 330 331

	/* slots_num must be power-of-two size, otherwise
	 * get_cmd_index is broken. */
332 333
	if (WARN_ON(!is_power_of_2(slots_num)))
		return -EINVAL;
334 335 336 337 338 339 340 341 342 343 344 345 346 347

	q->low_mark = q->n_window / 4;
	if (q->low_mark < 4)
		q->low_mark = 4;

	q->high_mark = q->n_window / 8;
	if (q->high_mark < 2)
		q->high_mark = 2;

	q->write_ptr = q->read_ptr = 0;

	return 0;
}

348
static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
349 350
					  struct iwl_tx_queue *txq)
{
351 352
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);
353
	struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
354 355 356 357
	int txq_id = txq->q.id;
	int read_ptr = txq->q.read_ptr;
	u8 sta_id = 0;
	__le16 bc_ent;
358 359
	struct iwl_tx_cmd *tx_cmd =
		(struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
360 361 362

	WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);

363
	if (txq_id != trans_pcie->cmd_queue)
364
		sta_id = tx_cmd->sta_id;
365 366 367 368 369 370 371 372 373

	bc_ent = cpu_to_le16(1 | (sta_id << 12));
	scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;

	if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
		scd_bc_tbl[txq_id].
			tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
}

374
static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
375 376 377 378 379 380
					u16 txq_id)
{
	u32 tbl_dw_addr;
	u32 tbl_dw;
	u16 scd_q2ratid;

381 382 383
	struct iwl_trans_pcie *trans_pcie =
		IWL_TRANS_GET_PCIE_TRANS(trans);

384 385
	scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;

386
	tbl_dw_addr = trans_pcie->scd_base_addr +
387 388
			SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);

389
	tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
390 391 392 393 394 395

	if (txq_id & 0x1)
		tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
	else
		tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);

396
	iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
397 398 399 400

	return 0;
}

401
static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
402 403 404
{
	/* Simply stop the queue, but don't change any configuration;
	 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
405
	iwl_write_prph(trans,
406 407 408 409 410
		SCD_QUEUE_STATUS_BITS(txq_id),
		(0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
		(1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
}

411
void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
412 413
				int txq_id, u32 index)
{
414
	IWL_DEBUG_TX_QUEUES(trans, "Q %d  WrPtr: %d\n", txq_id, index & 0xff);
415
	iwl_write_direct32(trans, HBUS_TARG_WRPTR,
416
			(index & 0xff) | (txq_id << 8));
417
	iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
418 419
}

420
void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
421 422
				   struct iwl_tx_queue *txq,
				   int tx_fifo_id, bool active)
423 424 425
{
	int txq_id = txq->q.id;

426
	iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
427 428 429 430 431
			(active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
			(tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
			(1 << SCD_QUEUE_STTS_REG_POS_WSL) |
			SCD_QUEUE_STTS_REG_MSK);

432
	if (active)
433 434
		IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
				    txq_id, tx_fifo_id);
435
	else
436
		IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
437 438
}

439 440
void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
				 int sta_id, int tid, int frame_limit, u16 ssn)
441
{
442
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
443
	unsigned long flags;
444
	u16 ra_tid = BUILD_RAxTID(sta_id, tid);
445

446 447
	if (test_and_set_bit(txq_id, trans_pcie->queue_used))
		WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
448

J
Johannes Berg 已提交
449
	spin_lock_irqsave(&trans_pcie->irq_lock, flags);
450 451

	/* Stop this Tx queue before configuring it */
452
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
453 454

	/* Map receiver-address / traffic-ID to this queue */
455
	iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
456 457

	/* Set this queue as a chain-building queue */
458
	iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
459 460

	/* enable aggregations for the queue */
461
	iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
462 463 464

	/* Place first TFD at index corresponding to start sequence number.
	 * Assumes that ssn_idx is valid (!= 0xFFF) */
465 466 467
	trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
	trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
	iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
468 469

	/* Set up Tx window size and frame limit for this queue */
470
	iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
471 472 473 474 475
			SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
			((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
				SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
			((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
				SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
476

477
	iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
478 479

	/* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
480
	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
481
				      fifo, true);
482

J
Johannes Berg 已提交
483
	spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
484 485
}

486
void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
487
{
488
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
489

490 491 492
	if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
		WARN_ONCE(1, "queue %d not used", txq_id);
		return;
493 494
	}

495
	iwlagn_tx_queue_stop_scheduler(trans, txq_id);
496

497
	iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
498

499 500 501
	trans_pcie->txq[txq_id].q.read_ptr = 0;
	trans_pcie->txq[txq_id].q.write_ptr = 0;
	iwl_trans_set_wr_ptrs(trans, txq_id, 0);
502

503 504 505 506
	iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));

	iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
				      0, false);
507 508
}

509 510 511 512 513 514 515 516 517 518 519
/*************** HOST COMMAND QUEUE FUNCTIONS   *****/

/**
 * iwl_enqueue_hcmd - enqueue a uCode command
 * @priv: device private data point
 * @cmd: a point to the ucode command structure
 *
 * The function returns < 0 values to indicate the operation is
 * failed. On success, it turns the index (> 0) of command in the
 * command queue.
 */
520
static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
521
{
522
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
523
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
524
	struct iwl_queue *q = &txq->q;
J
Johannes Berg 已提交
525 526
	struct iwl_device_cmd *out_cmd;
	struct iwl_cmd_meta *out_meta;
527
	dma_addr_t phys_addr;
T
Tomas Winkler 已提交
528
	u32 idx;
529 530 531 532 533 534 535 536 537
	u16 copy_size, cmd_size;
	bool had_nocopy = false;
	int i;
	u8 *cmd_dest;
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
	int trace_idx;
#endif
538

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	copy_size = sizeof(out_cmd->hdr);
	cmd_size = sizeof(out_cmd->hdr);

	/* need one for the header if the first is NOCOPY */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
			had_nocopy = true;
		} else {
			/* NOCOPY must not be followed by normal! */
			if (WARN_ON(had_nocopy))
				return -EINVAL;
			copy_size += cmd->len[i];
		}
		cmd_size += cmd->len[i];
	}
558

559 560
	/*
	 * If any of the command structures end up being larger than
561 562 563
	 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
	 * allocated into separate TFDs, then we will need to
	 * increase the size of the buffers.
564
	 */
565
	if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
566
		return -EINVAL;
567

568
	spin_lock_bh(&txq->lock);
569

J
Johannes Berg 已提交
570
	if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
571
		spin_unlock_bh(&txq->lock);
572

573
		IWL_ERR(trans, "No space in command queue\n");
574
		iwl_op_mode_cmd_queue_full(trans->op_mode);
575 576 577
		return -ENOSPC;
	}

578
	idx = get_cmd_index(q, q->write_ptr);
579
	out_cmd = txq->cmd[idx];
J
Johannes Berg 已提交
580 581
	out_meta = &txq->meta[idx];

582
	memset(out_meta, 0, sizeof(*out_meta));	/* re-initialize to NULL */
J
Johannes Berg 已提交
583 584
	if (cmd->flags & CMD_WANT_SKB)
		out_meta->source = cmd;
585

586
	/* set up the header */
587

588
	out_cmd->hdr.cmd = cmd->id;
589
	out_cmd->hdr.flags = 0;
590
	out_cmd->hdr.sequence =
591
		cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
592
					 INDEX_TO_SEQ(q->write_ptr));
593 594 595

	/* and copy the data that needs to be copied */

596
	cmd_dest = out_cmd->payload;
597 598 599 600 601 602 603
	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
			break;
		memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
		cmd_dest += cmd->len[i];
604
	}
605

606
	IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
607 608 609 610
			"%d bytes at %d[%d]:%d\n",
			get_cmd_string(out_cmd->hdr.cmd),
			out_cmd->hdr.cmd,
			le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
611
			q->write_ptr, idx, trans_pcie->cmd_queue);
612

613
	phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
614
				DMA_BIDIRECTIONAL);
615
	if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
J
Johannes Berg 已提交
616 617 618 619
		idx = -ENOMEM;
		goto out;
	}

620
	dma_unmap_addr_set(out_meta, mapping, phys_addr);
621 622
	dma_unmap_len_set(out_meta, len, copy_size);

623 624
	iwlagn_txq_attach_buf_to_tfd(trans, txq,
					phys_addr, copy_size, 1);
625 626 627 628 629 630 631 632 633 634 635
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
	trace_bufs[0] = &out_cmd->hdr;
	trace_lens[0] = copy_size;
	trace_idx = 1;
#endif

	for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
		if (!cmd->len[i])
			continue;
		if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
			continue;
636
		phys_addr = dma_map_single(trans->dev,
637
					   (void *)cmd->data[i],
638
					   cmd->len[i], DMA_BIDIRECTIONAL);
639
		if (dma_mapping_error(trans->dev, phys_addr)) {
640
			iwlagn_unmap_tfd(trans, out_meta,
J
Johannes Berg 已提交
641
					 &txq->tfds[q->write_ptr],
642
					 DMA_BIDIRECTIONAL);
643 644 645 646
			idx = -ENOMEM;
			goto out;
		}

647
		iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
648 649 650 651 652 653 654
					     cmd->len[i], 0);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
		trace_bufs[trace_idx] = cmd->data[i];
		trace_lens[trace_idx] = cmd->len[i];
		trace_idx++;
#endif
	}
R
Reinette Chatre 已提交
655

656
	out_meta->flags = cmd->flags;
J
Johannes Berg 已提交
657 658 659

	txq->need_update = 1;

660 661 662
	/* check that tracing gets all possible blocks */
	BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
663
	trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
664 665 666 667
			       trace_bufs[0], trace_lens[0],
			       trace_bufs[1], trace_lens[1],
			       trace_bufs[2], trace_lens[2]);
#endif
R
Reinette Chatre 已提交
668

669 670
	/* Increment and update queue's write index */
	q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
671
	iwl_txq_update_write_ptr(trans, txq);
672

J
Johannes Berg 已提交
673
 out:
674
	spin_unlock_bh(&txq->lock);
675
	return idx;
676 677
}

678 679 680 681 682 683 684
/**
 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
 *
 * When FW advances 'R' index, all entries between old and new 'R' index
 * need to be reclaimed. As result, some free space forms.  If there is
 * enough free space (> low mark), wake the stack that feeds us.
 */
685 686
static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
				   int idx)
687
{
688
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
689
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
690 691 692
	struct iwl_queue *q = &txq->q;
	int nfreed = 0;

693 694
	lockdep_assert_held(&txq->lock);

T
Tomas Winkler 已提交
695
	if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
696
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
697 698
			  "index %d is out of range [0-%d] %d %d.\n", __func__,
			  txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
699 700 701
		return;
	}

T
Tomas Winkler 已提交
702 703
	for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
704

T
Tomas Winkler 已提交
705
		if (nfreed++ > 0) {
706
			IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
707
					q->write_ptr, q->read_ptr);
708
			iwl_op_mode_nic_error(trans->op_mode);
709
		}
710

711 712 713 714 715 716
	}
}

/**
 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
 * @rxb: Rx buffer to reclaim
717 718
 * @handler_status: return value of the handler of the command
 *	(put in setup_rx_handlers)
719 720 721 722 723
 *
 * If an Rx buffer has an async callback associated with it the callback
 * will be executed.  The attached skb (if present) will only be freed
 * if the callback returns 1
 */
724
void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
725
			 int handler_status)
726
{
Z
Zhu Yi 已提交
727
	struct iwl_rx_packet *pkt = rxb_addr(rxb);
728 729 730 731
	u16 sequence = le16_to_cpu(pkt->hdr.sequence);
	int txq_id = SEQ_TO_QUEUE(sequence);
	int index = SEQ_TO_INDEX(sequence);
	int cmd_index;
J
Johannes Berg 已提交
732 733
	struct iwl_device_cmd *cmd;
	struct iwl_cmd_meta *meta;
734
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
735
	struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
736 737 738 739

	/* If a Tx command is being handled and it isn't in the actual
	 * command queue then there a command routing bug has been introduced
	 * in the queue management code. */
740
	if (WARN(txq_id != trans_pcie->cmd_queue,
741
		 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
742 743 744
		  txq_id, trans_pcie->cmd_queue, sequence,
		  trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
		  trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
745
		iwl_print_hex_error(trans, pkt, 32);
746
		return;
747
	}
748

749 750
	spin_lock(&txq->lock);

751
	cmd_index = get_cmd_index(&txq->q, index);
Z
Zhu Yi 已提交
752 753
	cmd = txq->cmd[cmd_index];
	meta = &txq->meta[cmd_index];
754

755 756
	txq->time_stamp = jiffies;

757 758
	iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
			 DMA_BIDIRECTIONAL);
R
Reinette Chatre 已提交
759

760
	/* Input error checking is done when commands are added to queue. */
J
Johannes Berg 已提交
761
	if (meta->flags & CMD_WANT_SKB) {
762
		struct page *p = rxb_steal_page(rxb);
763 764 765 766

		meta->source->resp_pkt = pkt;
		meta->source->_rx_page_addr = (unsigned long)page_address(p);
		meta->source->_rx_page_order = hw_params(trans).rx_page_order;
767 768
		meta->source->handler_status = handler_status;
	}
769

770
	iwl_hcmd_queue_reclaim(trans, txq_id, index);
771

J
Johannes Berg 已提交
772
	if (!(meta->flags & CMD_ASYNC)) {
773 774 775 776 777
		if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
			IWL_WARN(trans,
				 "HCMD_ACTIVE already clear for command %s\n",
				 get_cmd_string(cmd->hdr.cmd));
		}
778 779
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
		IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
780
			       get_cmd_string(cmd->hdr.cmd));
781
		wake_up(&trans->wait_command_queue);
782
	}
783

Z
Zhu Yi 已提交
784
	meta->flags = 0;
785

786
	spin_unlock(&txq->lock);
787
}
788 789 790

#define HOST_COMPLETE_TIMEOUT (2 * HZ)

791
static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
792 793 794 795 796 797 798 799
{
	int ret;

	/* An asynchronous command can not expect an SKB to be set. */
	if (WARN_ON(cmd->flags & CMD_WANT_SKB))
		return -EINVAL;


800
	ret = iwl_enqueue_hcmd(trans, cmd);
801
	if (ret < 0) {
802
		IWL_ERR(trans,
803
			"Error sending %s: enqueue_hcmd failed: %d\n",
804 805 806 807 808 809
			  get_cmd_string(cmd->id), ret);
		return ret;
	}
	return 0;
}

810
static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
811
{
812
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
813 814 815
	int cmd_idx;
	int ret;

816
	IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
817 818
			get_cmd_string(cmd->id));

819 820 821 822 823 824 825
	if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
				     &trans->shrd->status))) {
		IWL_ERR(trans, "Command %s: a command is already active!\n",
			get_cmd_string(cmd->id));
		return -EIO;
	}

826
	IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
827 828
			get_cmd_string(cmd->id));

829
	cmd_idx = iwl_enqueue_hcmd(trans, cmd);
830 831
	if (cmd_idx < 0) {
		ret = cmd_idx;
832
		clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
833
		IWL_ERR(trans,
834
			"Error sending %s: enqueue_hcmd failed: %d\n",
835 836 837 838
			  get_cmd_string(cmd->id), ret);
		return ret;
	}

839
	ret = wait_event_timeout(trans->wait_command_queue,
840
			!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
841 842
			HOST_COMPLETE_TIMEOUT);
	if (!ret) {
843
		if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
844
			struct iwl_tx_queue *txq =
845
				&trans_pcie->txq[trans_pcie->cmd_queue];
846 847
			struct iwl_queue *q = &txq->q;

848
			IWL_ERR(trans,
849 850 851 852
				"Error sending %s: time out after %dms.\n",
				get_cmd_string(cmd->id),
				jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));

853
			IWL_ERR(trans,
854 855 856
				"Current CMD queue read_ptr %d write_ptr %d\n",
				q->read_ptr, q->write_ptr);

857 858
			clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
			IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
859 860 861 862 863 864
				 "%s\n", get_cmd_string(cmd->id));
			ret = -ETIMEDOUT;
			goto cancel;
		}
	}

865
	if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
866
		IWL_ERR(trans, "Error: Response NULL in '%s'\n",
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
			  get_cmd_string(cmd->id));
		ret = -EIO;
		goto cancel;
	}

	return 0;

cancel:
	if (cmd->flags & CMD_WANT_SKB) {
		/*
		 * Cancel the CMD_WANT_SKB flag for the cmd in the
		 * TX cmd queue. Otherwise in case the cmd comes
		 * in later, it will possibly set an invalid
		 * address (cmd->meta.source).
		 */
882
		trans_pcie->txq[trans_pcie->cmd_queue].meta[cmd_idx].flags &=
883 884
							~CMD_WANT_SKB;
	}
885

886 887 888
	if (cmd->resp_pkt) {
		iwl_free_resp(cmd);
		cmd->resp_pkt = NULL;
889 890 891 892 893
	}

	return ret;
}

894
int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
895 896
{
	if (cmd->flags & CMD_ASYNC)
897
		return iwl_send_cmd_async(trans, cmd);
898

899
	return iwl_send_cmd_sync(trans, cmd);
900 901
}

902
/* Frees buffers until index _not_ inclusive */
903 904
int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
			 struct sk_buff_head *skbs)
905
{
906 907
	struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
	struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
908 909
	struct iwl_queue *q = &txq->q;
	int last_to_free;
910
	int freed = 0;
911

912
	/* This function is not meant to release cmd queue*/
913
	if (WARN_ON(txq_id == trans_pcie->cmd_queue))
914 915
		return 0;

916 917
	lockdep_assert_held(&txq->lock);

918 919 920 921 922 923 924 925 926 927
	/*Since we free until index _not_ inclusive, the one before index is
	 * the last we will free. This one must be used */
	last_to_free = iwl_queue_dec_wrap(index, q->n_bd);

	if ((index >= q->n_bd) ||
	   (iwl_queue_used(q, last_to_free) == 0)) {
		IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
			  "last_to_free %d is out of range [0-%d] %d %d.\n",
			  __func__, txq_id, last_to_free, q->n_bd,
			  q->write_ptr, q->read_ptr);
928
		return 0;
929 930 931
	}

	if (WARN_ON(!skb_queue_empty(skbs)))
932
		return 0;
933 934 935 936 937

	for (;
	     q->read_ptr != index;
	     q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {

938
		if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
939 940
			continue;

941
		__skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
942

943
		txq->skbs[txq->q.read_ptr] = NULL;
944

945
		iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
946

947
		iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
948
		freed++;
949
	}
950
	return freed;
951
}