dbri.c 78.3 KB
Newer Older
T
Takashi Iwai 已提交
1 2
/*
 * Driver for DBRI sound chip found on Sparcs.
3
 * Copyright (C) 2004, 2005 Martin Habets (mhabets@users.sourceforge.net)
T
Takashi Iwai 已提交
4
 *
5 6
 * Converted to ring buffered version by Krzysztof Helt (krzysztof.h1@wp.pl)
 *
T
Takashi Iwai 已提交
7 8 9 10
 * Based entirely upon drivers/sbus/audio/dbri.c which is:
 * Copyright (C) 1997 Rudolf Koenig (rfkoenig@immd4.informatik.uni-erlangen.de)
 * Copyright (C) 1998, 1999 Brent Baccala (baccala@freesoft.org)
 *
K
Krzysztof Helt 已提交
11 12
 * This is the low level driver for the DBRI & MMCODEC duo used for ISDN & AUDIO
 * on Sun SPARCStation 10, 20, LX and Voyager models.
T
Takashi Iwai 已提交
13 14 15 16 17 18
 *
 * - DBRI: AT&T T5900FX Dual Basic Rates ISDN Interface. It is a 32 channel
 *   data time multiplexer with ISDN support (aka T7259)
 *   Interfaces: SBus,ISDN NT & TE, CHI, 4 bits parallel.
 *   CHI: (spelled ki) Concentration Highway Interface (AT&T or Intel bus ?).
 *   Documentation:
K
Krzysztof Helt 已提交
19
 *   - "STP 4000SBus Dual Basic Rate ISDN (DBRI) Transceiver" from
T
Takashi Iwai 已提交
20 21
 *     Sparc Technology Business (courtesy of Sun Support)
 *   - Data sheet of the T7903, a newer but very similar ISA bus equivalent
K
Krzysztof Helt 已提交
22
 *     available from the Lucent (formerly AT&T microelectronics) home
T
Takashi Iwai 已提交
23 24 25 26 27 28 29
 *     page.
 *   - http://www.freesoft.org/Linux/DBRI/
 * - MMCODEC: Crystal Semiconductor CS4215 16 bit Multimedia Audio Codec
 *   Interfaces: CHI, Audio In & Out, 2 bits parallel
 *   Documentation: from the Crystal Semiconductor home page.
 *
 * The DBRI is a 32 pipe machine, each pipe can transfer some bits between
K
Krzysztof Helt 已提交
30 31
 * memory and a serial device (long pipes, no. 0-15) or between two serial
 * devices (short pipes, no. 16-31), or simply send a fixed data to a serial
T
Takashi Iwai 已提交
32
 * device (short pipes).
K
Krzysztof Helt 已提交
33
 * A timeslot defines the bit-offset and no. of bits read from a serial device.
T
Takashi Iwai 已提交
34 35 36 37 38
 * The timeslots are linked to 6 circular lists, one for each direction for
 * each serial device (NT,TE,CHI). A timeslot is associated to 1 or 2 pipes
 * (the second one is a monitor/tee pipe, valid only for serial input).
 *
 * The mmcodec is connected via the CHI bus and needs the data & some
K
Krzysztof Helt 已提交
39
 * parameters (volume, output selection) time multiplexed in 8 byte
T
Takashi Iwai 已提交
40 41 42
 * chunks. It also has a control mode, which serves for audio format setting.
 *
 * Looking at the CS4215 data sheet it is easy to set up 2 or 4 codecs on
K
Krzysztof Helt 已提交
43 44
 * the same CHI bus, so I thought perhaps it is possible to use the on-board
 * & the speakerbox codec simultaneously, giving 2 (not very independent :-)
T
Takashi Iwai 已提交
45 46 47
 * audio devices. But the SUN HW group decided against it, at least on my
 * LX the speakerbox connector has at least 1 pin missing and 1 wrongly
 * connected.
48 49 50
 *
 * I've tried to stick to the following function naming conventions:
 * snd_*	ALSA stuff
A
Adrian Bunk 已提交
51
 * cs4215_*	CS4215 codec specific stuff
52 53
 * dbri_*	DBRI high-level stuff
 * other	DBRI low-level stuff
T
Takashi Iwai 已提交
54 55 56 57
 */

#include <linux/interrupt.h>
#include <linux/delay.h>
K
Krzysztof Helt 已提交
58 59
#include <linux/irq.h>
#include <linux/io.h>
60
#include <linux/dma-mapping.h>
61
#include <linux/gfp.h>
T
Takashi Iwai 已提交
62 63 64 65 66 67 68 69

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/info.h>
#include <sound/control.h>
#include <sound/initval.h>

70
#include <linux/of.h>
71
#include <linux/of_device.h>
A
Arun Sharma 已提交
72
#include <linux/atomic.h>
73
#include <linux/module.h>
T
Takashi Iwai 已提交
74 75 76 77 78 79 80 81

MODULE_AUTHOR("Rudolf Koenig, Brent Baccala and Martin Habets");
MODULE_DESCRIPTION("Sun DBRI");
MODULE_LICENSE("GPL");
MODULE_SUPPORTED_DEVICE("{{Sun,DBRI}}");

static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;	/* Index 0-MAX */
static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;	/* ID for this card */
K
Krzysztof Helt 已提交
82
/* Enable this card */
83
static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
T
Takashi Iwai 已提交
84 85 86 87 88 89 90 91

module_param_array(index, int, NULL, 0444);
MODULE_PARM_DESC(index, "Index value for Sun DBRI soundcard.");
module_param_array(id, charp, NULL, 0444);
MODULE_PARM_DESC(id, "ID string for Sun DBRI soundcard.");
module_param_array(enable, bool, NULL, 0444);
MODULE_PARM_DESC(enable, "Enable Sun DBRI soundcard.");

92
#undef DBRI_DEBUG
T
Takashi Iwai 已提交
93 94 95 96 97 98 99 100

#define D_INT	(1<<0)
#define D_GEN	(1<<1)
#define D_CMD	(1<<2)
#define D_MM	(1<<3)
#define D_USR	(1<<4)
#define D_DESC	(1<<5)

101
static int dbri_debug;
102
module_param(dbri_debug, int, 0644);
T
Takashi Iwai 已提交
103 104 105 106 107 108 109 110
MODULE_PARM_DESC(dbri_debug, "Debug value for Sun DBRI soundcard.");

#ifdef DBRI_DEBUG
static char *cmds[] = {
	"WAIT", "PAUSE", "JUMP", "IIQ", "REX", "SDP", "CDP", "DTS",
	"SSP", "CHI", "NT", "TE", "CDEC", "TEST", "CDM", "RESRV"
};

K
Krzysztof Helt 已提交
111
#define dprintk(a, x...) if (dbri_debug & a) printk(KERN_DEBUG x)
T
Takashi Iwai 已提交
112 113

#else
114
#define dprintk(a, x...) do { } while (0)
T
Takashi Iwai 已提交
115 116 117

#endif				/* DBRI_DEBUG */

K
Krzysztof Helt 已提交
118 119 120 121
#define DBRI_CMD(cmd, intr, value) ((cmd << 28) |	\
				    (intr << 27) |	\
				    value)

T
Takashi Iwai 已提交
122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137
/***************************************************************************
	CS4215 specific definitions and structures
****************************************************************************/

struct cs4215 {
	__u8 data[4];		/* Data mode: Time slots 5-8 */
	__u8 ctrl[4];		/* Ctrl mode: Time slots 1-4 */
	__u8 onboard;
	__u8 offset;		/* Bit offset from frame sync to time slot 1 */
	volatile __u32 status;
	volatile __u32 version;
	__u8 precision;		/* In bits, either 8 or 16 */
	__u8 channels;		/* 1 or 2 */
};

/*
K
Krzysztof Helt 已提交
138
 * Control mode first
T
Takashi Iwai 已提交
139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
 */

/* Time Slot 1, Status register */
#define CS4215_CLB	(1<<2)	/* Control Latch Bit */
#define CS4215_OLB	(1<<3)	/* 1: line: 2.0V, speaker 4V */
				/* 0: line: 2.8V, speaker 8V */
#define CS4215_MLB	(1<<4)	/* 1: Microphone: 20dB gain disabled */
#define CS4215_RSRVD_1  (1<<5)

/* Time Slot 2, Data Format Register */
#define CS4215_DFR_LINEAR16	0
#define CS4215_DFR_ULAW		1
#define CS4215_DFR_ALAW		2
#define CS4215_DFR_LINEAR8	3
#define CS4215_DFR_STEREO	(1<<2)
static struct {
	unsigned short freq;
	unsigned char xtal;
	unsigned char csval;
} CS4215_FREQ[] = {
	{  8000, (1 << 4), (0 << 3) },
	{ 16000, (1 << 4), (1 << 3) },
	{ 27429, (1 << 4), (2 << 3) },	/* Actually 24428.57 */
	{ 32000, (1 << 4), (3 << 3) },
     /* {    NA, (1 << 4), (4 << 3) }, */
     /* {    NA, (1 << 4), (5 << 3) }, */
	{ 48000, (1 << 4), (6 << 3) },
	{  9600, (1 << 4), (7 << 3) },
167
	{  5512, (2 << 4), (0 << 3) },	/* Actually 5512.5 */
T
Takashi Iwai 已提交
168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	{ 11025, (2 << 4), (1 << 3) },
	{ 18900, (2 << 4), (2 << 3) },
	{ 22050, (2 << 4), (3 << 3) },
	{ 37800, (2 << 4), (4 << 3) },
	{ 44100, (2 << 4), (5 << 3) },
	{ 33075, (2 << 4), (6 << 3) },
	{  6615, (2 << 4), (7 << 3) },
	{ 0, 0, 0}
};

#define CS4215_HPF	(1<<7)	/* High Pass Filter, 1: Enabled */

#define CS4215_12_MASK	0xfcbf	/* Mask off reserved bits in slot 1 & 2 */

/* Time Slot 3, Serial Port Control register */
#define CS4215_XEN	(1<<0)	/* 0: Enable serial output */
#define CS4215_XCLK	(1<<1)	/* 1: Master mode: Generate SCLK */
#define CS4215_BSEL_64	(0<<2)	/* Bitrate: 64 bits per frame */
#define CS4215_BSEL_128	(1<<2)
#define CS4215_BSEL_256	(2<<2)
#define CS4215_MCK_MAST (0<<4)	/* Master clock */
#define CS4215_MCK_XTL1 (1<<4)	/* 24.576 MHz clock source */
#define CS4215_MCK_XTL2 (2<<4)	/* 16.9344 MHz clock source */
#define CS4215_MCK_CLK1 (3<<4)	/* Clockin, 256 x Fs */
#define CS4215_MCK_CLK2 (4<<4)	/* Clockin, see DFR */

/* Time Slot 4, Test Register */
#define CS4215_DAD	(1<<0)	/* 0:Digital-Dig loop, 1:Dig-Analog-Dig loop */
#define CS4215_ENL	(1<<1)	/* Enable Loopback Testing */

/* Time Slot 5, Parallel Port Register */
/* Read only here and the same as the in data mode */

/* Time Slot 6, Reserved  */

/* Time Slot 7, Version Register  */
#define CS4215_VERSION_MASK 0xf	/* Known versions 0/C, 1/D, 2/E */

/* Time Slot 8, Reserved  */

/*
 * Data mode
 */
/* Time Slot 1-2: Left Channel Data, 2-3: Right Channel Data  */

/* Time Slot 5, Output Setting  */
#define CS4215_LO(v)	v	/* Left Output Attenuation 0x3f: -94.5 dB */
#define CS4215_LE	(1<<6)	/* Line Out Enable */
#define CS4215_HE	(1<<7)	/* Headphone Enable */

/* Time Slot 6, Output Setting  */
#define CS4215_RO(v)	v	/* Right Output Attenuation 0x3f: -94.5 dB */
#define CS4215_SE	(1<<6)	/* Speaker Enable */
#define CS4215_ADI	(1<<7)	/* A/D Data Invalid: Busy in calibration */

/* Time Slot 7, Input Setting */
#define CS4215_LG(v)	v	/* Left Gain Setting 0xf: 22.5 dB */
#define CS4215_IS	(1<<4)	/* Input Select: 1=Microphone, 0=Line */
K
Krzysztof Helt 已提交
226
#define CS4215_OVR	(1<<5)	/* 1: Over range condition occurred */
T
Takashi Iwai 已提交
227 228 229 230 231 232 233 234 235 236 237 238
#define CS4215_PIO0	(1<<6)	/* Parallel I/O 0 */
#define CS4215_PIO1	(1<<7)

/* Time Slot 8, Input Setting */
#define CS4215_RG(v)	v	/* Right Gain Setting 0xf: 22.5 dB */
#define CS4215_MA(v)	(v<<4)	/* Monitor Path Attenuation 0xf: mute */

/***************************************************************************
		DBRI specific definitions and structures
****************************************************************************/

/* DBRI main registers */
K
Krzysztof Helt 已提交
239 240 241 242 243 244
#define REG0	0x00		/* Status and Control */
#define REG1	0x04		/* Mode and Interrupt */
#define REG2	0x08		/* Parallel IO */
#define REG3	0x0c		/* Test */
#define REG8	0x20		/* Command Queue Pointer */
#define REG9	0x24		/* Interrupt Queue Pointer */
T
Takashi Iwai 已提交
245 246 247 248 249

#define DBRI_NO_CMDS	64
#define DBRI_INT_BLK	64
#define DBRI_NO_DESCS	64
#define DBRI_NO_PIPES	32
250
#define DBRI_MAX_PIPE	(DBRI_NO_PIPES - 1)
T
Takashi Iwai 已提交
251 252 253 254 255 256

#define DBRI_REC	0
#define DBRI_PLAY	1
#define DBRI_NO_STREAMS	2

/* One transmit/receive descriptor */
257
/* When ba != 0 descriptor is used */
T
Takashi Iwai 已提交
258 259
struct dbri_mem {
	volatile __u32 word1;
260 261
	__u32 ba;	/* Transmit/Receive Buffer Address */
	__u32 nda;	/* Next Descriptor Address */
T
Takashi Iwai 已提交
262 263 264 265 266 267 268
	volatile __u32 word4;
};

/* This structure is in a DMA region where it can accessed by both
 * the CPU and the DBRI
 */
struct dbri_dma {
269
	s32 cmd[DBRI_NO_CMDS];			/* Place for commands */
270
	volatile s32 intr[DBRI_INT_BLK];	/* Interrupt field  */
T
Takashi Iwai 已提交
271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
	struct dbri_mem desc[DBRI_NO_DESCS];	/* Xmit/receive descriptors */
};

#define dbri_dma_off(member, elem)	\
	((u32)(unsigned long)		\
	 (&(((struct dbri_dma *)0)->member[elem])))

enum in_or_out { PIPEinput, PIPEoutput };

struct dbri_pipe {
	u32 sdp;		/* SDP command word */
	int nextpipe;		/* Next pipe in linked list */
	int length;		/* Length of timeslot (bits) */
	int first_desc;		/* Index of first descriptor */
	int desc;		/* Index of active descriptor */
	volatile __u32 *recv_fixed_ptr;	/* Ptr to receive fixed data */
};

/* Per stream (playback or record) information */
290 291
struct dbri_streaminfo {
	struct snd_pcm_substream *substream;
K
Krzysztof Helt 已提交
292
	u32 dvma_buffer;	/* Device view of ALSA DMA buffer */
T
Takashi Iwai 已提交
293 294 295 296 297
	int size;		/* Size of DMA buffer             */
	size_t offset;		/* offset in user buffer          */
	int pipe;		/* Data pipe used                 */
	int left_gain;		/* mixer elements                 */
	int right_gain;
298
};
T
Takashi Iwai 已提交
299 300

/* This structure holds the information for both chips (DBRI & CS4215) */
301
struct snd_dbri {
T
Takashi Iwai 已提交
302
	int regs_size, irq;	/* Needed for unload */
303
	struct platform_device *op;	/* OF device info */
T
Takashi Iwai 已提交
304 305
	spinlock_t lock;

306
	struct dbri_dma *dma;	/* Pointer to our DMA block */
T
Tushar Dave 已提交
307
	dma_addr_t dma_dvma;	/* DBRI visible DMA address */
T
Takashi Iwai 已提交
308 309 310 311 312

	void __iomem *regs;	/* dbri HW regs */
	int dbri_irqp;		/* intr queue pointer */

	struct dbri_pipe pipes[DBRI_NO_PIPES];	/* DBRI's 32 data pipes */
313
	int next_desc[DBRI_NO_DESCS];		/* Index of next desc, or -1 */
314 315
	spinlock_t cmdlock;	/* Protects cmd queue accesses */
	s32 *cmdptr;		/* Pointer to the last queued cmd */
T
Takashi Iwai 已提交
316 317 318 319 320 321

	int chi_bpf;

	struct cs4215 mm;	/* mmcodec special info */
				/* per stream (playback/record) info */
	struct dbri_streaminfo stream_info[DBRI_NO_STREAMS];
322
};
T
Takashi Iwai 已提交
323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343

#define DBRI_MAX_VOLUME		63	/* Output volume */
#define DBRI_MAX_GAIN		15	/* Input gain */

/* DBRI Reg0 - Status Control Register - defines. (Page 17) */
#define D_P		(1<<15)	/* Program command & queue pointer valid */
#define D_G		(1<<14)	/* Allow 4-Word SBus Burst */
#define D_S		(1<<13)	/* Allow 16-Word SBus Burst */
#define D_E		(1<<12)	/* Allow 8-Word SBus Burst */
#define D_X		(1<<7)	/* Sanity Timer Disable */
#define D_T		(1<<6)	/* Permit activation of the TE interface */
#define D_N		(1<<5)	/* Permit activation of the NT interface */
#define D_C		(1<<4)	/* Permit activation of the CHI interface */
#define D_F		(1<<3)	/* Force Sanity Timer Time-Out */
#define D_D		(1<<2)	/* Disable Master Mode */
#define D_H		(1<<1)	/* Halt for Analysis */
#define D_R		(1<<0)	/* Soft Reset */

/* DBRI Reg1 - Mode and Interrupt Register - defines. (Page 18) */
#define D_LITTLE_END	(1<<8)	/* Byte Order */
#define D_BIG_END	(0<<8)	/* Byte Order */
K
Krzysztof Helt 已提交
344 345 346 347 348
#define D_MRR		(1<<4)	/* Multiple Error Ack on SBus (read only) */
#define D_MLE		(1<<3)	/* Multiple Late Error on SBus (read only) */
#define D_LBG		(1<<2)	/* Lost Bus Grant on SBus (read only) */
#define D_MBE		(1<<1)	/* Burst Error on SBus (read only) */
#define D_IR		(1<<0)	/* Interrupt Indicator (read only) */
T
Takashi Iwai 已提交
349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378

/* DBRI Reg2 - Parallel IO Register - defines. (Page 18) */
#define D_ENPIO3	(1<<7)	/* Enable Pin 3 */
#define D_ENPIO2	(1<<6)	/* Enable Pin 2 */
#define D_ENPIO1	(1<<5)	/* Enable Pin 1 */
#define D_ENPIO0	(1<<4)	/* Enable Pin 0 */
#define D_ENPIO		(0xf0)	/* Enable all the pins */
#define D_PIO3		(1<<3)	/* Pin 3: 1: Data mode, 0: Ctrl mode */
#define D_PIO2		(1<<2)	/* Pin 2: 1: Onboard PDN */
#define D_PIO1		(1<<1)	/* Pin 1: 0: Reset */
#define D_PIO0		(1<<0)	/* Pin 0: 1: Speakerbox PDN */

/* DBRI Commands (Page 20) */
#define D_WAIT		0x0	/* Stop execution */
#define D_PAUSE		0x1	/* Flush long pipes */
#define D_JUMP		0x2	/* New command queue */
#define D_IIQ		0x3	/* Initialize Interrupt Queue */
#define D_REX		0x4	/* Report command execution via interrupt */
#define D_SDP		0x5	/* Setup Data Pipe */
#define D_CDP		0x6	/* Continue Data Pipe (reread NULL Pointer) */
#define D_DTS		0x7	/* Define Time Slot */
#define D_SSP		0x8	/* Set short Data Pipe */
#define D_CHI		0x9	/* Set CHI Global Mode */
#define D_NT		0xa	/* NT Command */
#define D_TE		0xb	/* TE Command */
#define D_CDEC		0xc	/* Codec setup */
#define D_TEST		0xd	/* No comment */
#define D_CDM		0xe	/* CHI Data mode command */

/* Special bits for some commands */
K
Krzysztof Helt 已提交
379
#define D_PIPE(v)      ((v)<<0)	/* Pipe No.: 0-15 long, 16-21 short */
T
Takashi Iwai 已提交
380 381 382

/* Setup Data Pipe */
/* IRM */
K
Krzysztof Helt 已提交
383
#define D_SDP_2SAME	(1<<18)	/* Report 2nd time in a row value received */
T
Takashi Iwai 已提交
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
#define D_SDP_CHANGE	(2<<18)	/* Report any changes */
#define D_SDP_EVERY	(3<<18)	/* Report any changes */
#define D_SDP_EOL	(1<<17)	/* EOL interrupt enable */
#define D_SDP_IDLE	(1<<16)	/* HDLC idle interrupt enable */

/* Pipe data MODE */
#define D_SDP_MEM	(0<<13)	/* To/from memory */
#define D_SDP_HDLC	(2<<13)
#define D_SDP_HDLC_D	(3<<13)	/* D Channel (prio control) */
#define D_SDP_SER	(4<<13)	/* Serial to serial */
#define D_SDP_FIXED	(6<<13)	/* Short only */
#define D_SDP_MODE(v)	((v)&(7<<13))

#define D_SDP_TO_SER	(1<<12)	/* Direction */
#define D_SDP_FROM_SER	(0<<12)	/* Direction */
#define D_SDP_MSB	(1<<11)	/* Bit order within Byte */
#define D_SDP_LSB	(0<<11)	/* Bit order within Byte */
#define D_SDP_P		(1<<10)	/* Pointer Valid */
#define D_SDP_A		(1<<8)	/* Abort */
#define D_SDP_C		(1<<7)	/* Clear */

/* Define Time Slot */
#define D_DTS_VI	(1<<17)	/* Valid Input Time-Slot Descriptor */
#define D_DTS_VO	(1<<16)	/* Valid Output Time-Slot Descriptor */
#define D_DTS_INS	(1<<15)	/* Insert Time Slot */
#define D_DTS_DEL	(0<<15)	/* Delete Time Slot */
#define D_DTS_PRVIN(v) ((v)<<10)	/* Previous In Pipe */
#define D_DTS_PRVOUT(v)        ((v)<<5)	/* Previous Out Pipe */

/* Time Slot defines */
#define D_TS_LEN(v)	((v)<<24)	/* Number of bits in this time slot */
#define D_TS_CYCLE(v)	((v)<<14)	/* Bit Count at start of TS */
#define D_TS_DI		(1<<13)	/* Data Invert */
#define D_TS_1CHANNEL	(0<<10)	/* Single Channel / Normal mode */
#define D_TS_MONITOR	(2<<10)	/* Monitor pipe */
#define D_TS_NONCONTIG	(3<<10)	/* Non contiguous mode */
#define D_TS_ANCHOR	(7<<10)	/* Starting short pipes */
#define D_TS_MON(v)    ((v)<<5)	/* Monitor Pipe */
K
Krzysztof Helt 已提交
422
#define D_TS_NEXT(v)   ((v)<<0)	/* Pipe no.: 0-15 long, 16-21 short */
T
Takashi Iwai 已提交
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

/* Concentration Highway Interface Modes */
#define D_CHI_CHICM(v)	((v)<<16)	/* Clock mode */
#define D_CHI_IR	(1<<15)	/* Immediate Interrupt Report */
#define D_CHI_EN	(1<<14)	/* CHIL Interrupt enabled */
#define D_CHI_OD	(1<<13)	/* Open Drain Enable */
#define D_CHI_FE	(1<<12)	/* Sample CHIFS on Rising Frame Edge */
#define D_CHI_FD	(1<<11)	/* Frame Drive */
#define D_CHI_BPF(v)	((v)<<0)	/* Bits per Frame */

/* NT: These are here for completeness */
#define D_NT_FBIT	(1<<17)	/* Frame Bit */
#define D_NT_NBF	(1<<16)	/* Number of bad frames to loose framing */
#define D_NT_IRM_IMM	(1<<15)	/* Interrupt Report & Mask: Immediate */
#define D_NT_IRM_EN	(1<<14)	/* Interrupt Report & Mask: Enable */
K
Krzysztof Helt 已提交
438
#define D_NT_ISNT	(1<<13)	/* Configure interface as NT */
T
Takashi Iwai 已提交
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
#define D_NT_FT		(1<<12)	/* Fixed Timing */
#define D_NT_EZ		(1<<11)	/* Echo Channel is Zeros */
#define D_NT_IFA	(1<<10)	/* Inhibit Final Activation */
#define D_NT_ACT	(1<<9)	/* Activate Interface */
#define D_NT_MFE	(1<<8)	/* Multiframe Enable */
#define D_NT_RLB(v)	((v)<<5)	/* Remote Loopback */
#define D_NT_LLB(v)	((v)<<2)	/* Local Loopback */
#define D_NT_FACT	(1<<1)	/* Force Activation */
#define D_NT_ABV	(1<<0)	/* Activate Bipolar Violation */

/* Codec Setup */
#define D_CDEC_CK(v)	((v)<<24)	/* Clock Select */
#define D_CDEC_FED(v)	((v)<<12)	/* FSCOD Falling Edge Delay */
#define D_CDEC_RED(v)	((v)<<0)	/* FSCOD Rising Edge Delay */

/* Test */
#define D_TEST_RAM(v)	((v)<<16)	/* RAM Pointer */
#define D_TEST_SIZE(v)	((v)<<11)	/* */
#define D_TEST_ROMONOFF	0x5	/* Toggle ROM opcode monitor on/off */
K
Krzysztof Helt 已提交
458
#define D_TEST_PROC	0x6	/* Microprocessor test */
T
Takashi Iwai 已提交
459 460 461 462 463 464 465 466
#define D_TEST_SER	0x7	/* Serial-Controller test */
#define D_TEST_RAMREAD	0x8	/* Copy from Ram to system memory */
#define D_TEST_RAMWRITE	0x9	/* Copy into Ram from system memory */
#define D_TEST_RAMBIST	0xa	/* RAM Built-In Self Test */
#define D_TEST_MCBIST	0xb	/* Microcontroller Built-In Self Test */
#define D_TEST_DUMP	0xe	/* ROM Dump */

/* CHI Data Mode */
K
Krzysztof Helt 已提交
467 468 469 470 471 472
#define D_CDM_THI	(1 << 8)	/* Transmit Data on CHIDR Pin */
#define D_CDM_RHI	(1 << 7)	/* Receive Data on CHIDX Pin */
#define D_CDM_RCE	(1 << 6)	/* Receive on Rising Edge of CHICK */
#define D_CDM_XCE	(1 << 2) /* Transmit Data on Rising Edge of CHICK */
#define D_CDM_XEN	(1 << 1)	/* Transmit Highway Enable */
#define D_CDM_REN	(1 << 0)	/* Receive Highway Enable */
T
Takashi Iwai 已提交
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495

/* The Interrupts */
#define D_INTR_BRDY	1	/* Buffer Ready for processing */
#define D_INTR_MINT	2	/* Marked Interrupt in RD/TD */
#define D_INTR_IBEG	3	/* Flag to idle transition detected (HDLC) */
#define D_INTR_IEND	4	/* Idle to flag transition detected (HDLC) */
#define D_INTR_EOL	5	/* End of List */
#define D_INTR_CMDI	6	/* Command has bean read */
#define D_INTR_XCMP	8	/* Transmission of frame complete */
#define D_INTR_SBRI	9	/* BRI status change info */
#define D_INTR_FXDT	10	/* Fixed data change */
#define D_INTR_CHIL	11	/* CHI lost frame sync (channel 36 only) */
#define D_INTR_COLL	11	/* Unrecoverable D-Channel collision */
#define D_INTR_DBYT	12	/* Dropped by frame slip */
#define D_INTR_RBYT	13	/* Repeated by frame slip */
#define D_INTR_LINT	14	/* Lost Interrupt */
#define D_INTR_UNDR	15	/* DMA underrun */

#define D_INTR_TE	32
#define D_INTR_NT	34
#define D_INTR_CHI	36
#define D_INTR_CMD	38

K
Krzysztof Helt 已提交
496 497 498
#define D_INTR_GETCHAN(v)	(((v) >> 24) & 0x3f)
#define D_INTR_GETCODE(v)	(((v) >> 20) & 0xf)
#define D_INTR_GETCMD(v)	(((v) >> 16) & 0xf)
T
Takashi Iwai 已提交
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535
#define D_INTR_GETVAL(v)	((v) & 0xffff)
#define D_INTR_GETRVAL(v)	((v) & 0xfffff)

#define D_P_0		0	/* TE receive anchor */
#define D_P_1		1	/* TE transmit anchor */
#define D_P_2		2	/* NT transmit anchor */
#define D_P_3		3	/* NT receive anchor */
#define D_P_4		4	/* CHI send data */
#define D_P_5		5	/* CHI receive data */
#define D_P_6		6	/* */
#define D_P_7		7	/* */
#define D_P_8		8	/* */
#define D_P_9		9	/* */
#define D_P_10		10	/* */
#define D_P_11		11	/* */
#define D_P_12		12	/* */
#define D_P_13		13	/* */
#define D_P_14		14	/* */
#define D_P_15		15	/* */
#define D_P_16		16	/* CHI anchor pipe */
#define D_P_17		17	/* CHI send */
#define D_P_18		18	/* CHI receive */
#define D_P_19		19	/* CHI receive */
#define D_P_20		20	/* CHI receive */
#define D_P_21		21	/* */
#define D_P_22		22	/* */
#define D_P_23		23	/* */
#define D_P_24		24	/* */
#define D_P_25		25	/* */
#define D_P_26		26	/* */
#define D_P_27		27	/* */
#define D_P_28		28	/* */
#define D_P_29		29	/* */
#define D_P_30		30	/* */
#define D_P_31		31	/* */

/* Transmit descriptor defines */
K
Krzysztof Helt 已提交
536 537 538 539 540 541 542 543 544 545 546 547
#define DBRI_TD_F	(1 << 31)	/* End of Frame */
#define DBRI_TD_D	(1 << 30)	/* Do not append CRC */
#define DBRI_TD_CNT(v)	((v) << 16) /* Number of valid bytes in the buffer */
#define DBRI_TD_B	(1 << 15)	/* Final interrupt */
#define DBRI_TD_M	(1 << 14)	/* Marker interrupt */
#define DBRI_TD_I	(1 << 13)	/* Transmit Idle Characters */
#define DBRI_TD_FCNT(v)	(v)		/* Flag Count */
#define DBRI_TD_UNR	(1 << 3) /* Underrun: transmitter is out of data */
#define DBRI_TD_ABT	(1 << 2)	/* Abort: frame aborted */
#define DBRI_TD_TBC	(1 << 0)	/* Transmit buffer Complete */
#define DBRI_TD_STATUS(v)       ((v) & 0xff)	/* Transmit status */
			/* Maximum buffer size per TD: almost 8KB */
548
#define DBRI_TD_MAXCNT	((1 << 13) - 4)
T
Takashi Iwai 已提交
549 550

/* Receive descriptor defines */
K
Krzysztof Helt 已提交
551 552 553 554 555 556 557 558 559 560 561
#define DBRI_RD_F	(1 << 31)	/* End of Frame */
#define DBRI_RD_C	(1 << 30)	/* Completed buffer */
#define DBRI_RD_B	(1 << 15)	/* Final interrupt */
#define DBRI_RD_M	(1 << 14)	/* Marker interrupt */
#define DBRI_RD_BCNT(v)	(v)		/* Buffer size */
#define DBRI_RD_CRC	(1 << 7)	/* 0: CRC is correct */
#define DBRI_RD_BBC	(1 << 6)	/* 1: Bad Byte received */
#define DBRI_RD_ABT	(1 << 5)	/* Abort: frame aborted */
#define DBRI_RD_OVRN	(1 << 3)	/* Overrun: data lost */
#define DBRI_RD_STATUS(v)      ((v) & 0xff)	/* Receive status */
#define DBRI_RD_CNT(v) (((v) >> 16) & 0x1fff)	/* Valid bytes in the buffer */
T
Takashi Iwai 已提交
562 563 564 565

/* stream_info[] access */
/* Translate the ALSA direction into the array index */
#define DBRI_STREAMNO(substream)				\
K
Krzysztof Helt 已提交
566
		(substream->stream ==				\
K
Krzysztof Helt 已提交
567
		 SNDRV_PCM_STREAM_PLAYBACK ? DBRI_PLAY: DBRI_REC)
T
Takashi Iwai 已提交
568 569

/* Return a pointer to dbri_streaminfo */
K
Krzysztof Helt 已提交
570 571
#define DBRI_STREAM(dbri, substream)	\
		&dbri->stream_info[DBRI_STREAMNO(substream)]
T
Takashi Iwai 已提交
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594

/*
 * Short data pipes transmit LSB first. The CS4215 receives MSB first. Grrr.
 * So we have to reverse the bits. Note: not all bit lengths are supported
 */
static __u32 reverse_bytes(__u32 b, int len)
{
	switch (len) {
	case 32:
		b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
	case 16:
		b = ((b & 0xff00ff00) >> 8) | ((b & 0x00ff00ff) << 8);
	case 8:
		b = ((b & 0xf0f0f0f0) >> 4) | ((b & 0x0f0f0f0f) << 4);
	case 4:
		b = ((b & 0xcccccccc) >> 2) | ((b & 0x33333333) << 2);
	case 2:
		b = ((b & 0xaaaaaaaa) >> 1) | ((b & 0x55555555) << 1);
	case 1:
	case 0:
		break;
	default:
		printk(KERN_ERR "DBRI reverse_bytes: unsupported length\n");
595
	}
T
Takashi Iwai 已提交
596 597 598 599 600 601 602 603 604 605 606

	return b;
}

/*
****************************************************************************
************** DBRI initialization and command synchronization *************
****************************************************************************

Commands are sent to the DBRI by building a list of them in memory,
then writing the address of the first list item to DBRI register 8.
607 608
The list is terminated with a WAIT command, which generates a
CPU interrupt to signal completion.
T
Takashi Iwai 已提交
609 610

Since the DBRI can run in parallel with the CPU, several means of
K
Krzysztof Helt 已提交
611 612
synchronization present themselves. The method implemented here uses
the dbri_cmdwait() to wait for execution of batch of sent commands.
T
Takashi Iwai 已提交
613

K
Krzysztof Helt 已提交
614
A circular command buffer is used here. A new command is being added
615
while another can be executed. The scheme works by adding two WAIT commands
616 617
after each sent batch of commands. When the next batch is prepared it is
added after the WAIT commands then the WAITs are replaced with single JUMP
K
Krzysztof Helt 已提交
618 619
command to the new batch. The the DBRI is forced to reread the last WAIT
command (replaced by the JUMP by then). If the DBRI is still executing
620
previous commands the request to reread the WAIT command is ignored.
T
Takashi Iwai 已提交
621 622

Every time a routine wants to write commands to the DBRI, it must
K
Krzysztof Helt 已提交
623 624 625
first call dbri_cmdlock() and get pointer to a free space in
dbri->dma->cmd buffer. After this, the commands can be written to
the buffer, and dbri_cmdsend() is called with the final pointer value
626
to send them to the DBRI.
T
Takashi Iwai 已提交
627 628 629

*/

630
#define MAXLOOPS 20
631 632 633 634
/*
 * Wait for the current command string to execute
 */
static void dbri_cmdwait(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
635
{
636
	int maxloops = MAXLOOPS;
K
Krzysztof Helt 已提交
637
	unsigned long flags;
638 639

	/* Delay if previous commands are still being processed */
K
Krzysztof Helt 已提交
640 641 642
	spin_lock_irqsave(&dbri->lock, flags);
	while ((--maxloops) > 0 && (sbus_readl(dbri->regs + REG0) & D_P)) {
		spin_unlock_irqrestore(&dbri->lock, flags);
643
		msleep_interruptible(1);
K
Krzysztof Helt 已提交
644 645 646
		spin_lock_irqsave(&dbri->lock, flags);
	}
	spin_unlock_irqrestore(&dbri->lock, flags);
647

K
Krzysztof Helt 已提交
648
	if (maxloops == 0)
649
		printk(KERN_ERR "DBRI: Chip never completed command buffer\n");
K
Krzysztof Helt 已提交
650
	else
651 652
		dprintk(D_CMD, "Chip completed command buffer (%d)\n",
			MAXLOOPS - maxloops - 1);
653 654
}
/*
K
Krzysztof Helt 已提交
655
 * Lock the command queue and return pointer to space for len cmd words
656 657
 * It locks the cmdlock spinlock.
 */
K
Krzysztof Helt 已提交
658
static s32 *dbri_cmdlock(struct snd_dbri *dbri, int len)
659
{
T
Tushar Dave 已提交
660 661
	u32 dvma_addr = (u32)dbri->dma_dvma;

662 663 664 665 666
	/* Space for 2 WAIT cmds (replaced later by 1 JUMP cmd) */
	len += 2;
	spin_lock(&dbri->cmdlock);
	if (dbri->cmdptr - dbri->dma->cmd + len < DBRI_NO_CMDS - 2)
		return dbri->cmdptr + 2;
T
Tushar Dave 已提交
667
	else if (len < sbus_readl(dbri->regs + REG8) - dvma_addr)
668 669 670
		return dbri->dma->cmd;
	else
		printk(KERN_ERR "DBRI: no space for commands.");
671

A
Al Viro 已提交
672
	return NULL;
T
Takashi Iwai 已提交
673 674
}

675
/*
676
 * Send prepared cmd string. It works by writing a JUMP cmd into
677
 * the last WAIT cmd and force DBRI to reread the cmd.
678
 * The JUMP cmd points to the new cmd string.
679
 * It also releases the cmdlock spinlock.
K
Krzysztof Helt 已提交
680
 *
K
Krzysztof Helt 已提交
681
 * Lock must be held before calling this.
682
 */
K
Krzysztof Helt 已提交
683
static void dbri_cmdsend(struct snd_dbri *dbri, s32 *cmd, int len)
T
Takashi Iwai 已提交
684
{
T
Tushar Dave 已提交
685
	u32 dvma_addr = (u32)dbri->dma_dvma;
686 687
	s32 tmp, addr;
	static int wait_id = 0;
T
Takashi Iwai 已提交
688

689 690 691 692
	wait_id++;
	wait_id &= 0xffff;	/* restrict it to a 16 bit counter. */
	*(cmd) = DBRI_CMD(D_WAIT, 1, wait_id);
	*(cmd+1) = DBRI_CMD(D_WAIT, 1, wait_id);
T
Takashi Iwai 已提交
693

694
	/* Replace the last command with JUMP */
T
Tushar Dave 已提交
695
	addr = dvma_addr + (cmd - len - dbri->dma->cmd) * sizeof(s32);
696 697
	*(dbri->cmdptr+1) = addr;
	*(dbri->cmdptr) = DBRI_CMD(D_JUMP, 0, 0);
T
Takashi Iwai 已提交
698

699
#ifdef DBRI_DEBUG
700 701 702
	if (cmd > dbri->cmdptr) {
		s32 *ptr;

703
		for (ptr = dbri->cmdptr; ptr < cmd+2; ptr++)
K
Krzysztof Helt 已提交
704 705
			dprintk(D_CMD, "cmd: %lx:%08x\n",
				(unsigned long)ptr, *ptr);
706 707 708
	} else {
		s32 *ptr = dbri->cmdptr;

709
		dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
710
		ptr++;
711
		dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
K
Krzysztof Helt 已提交
712 713 714
		for (ptr = dbri->dma->cmd; ptr < cmd+2; ptr++)
			dprintk(D_CMD, "cmd: %lx:%08x\n",
				(unsigned long)ptr, *ptr);
715 716
	}
#endif
717

718 719 720 721
	/* Reread the last command */
	tmp = sbus_readl(dbri->regs + REG0);
	tmp |= D_P;
	sbus_writel(tmp, dbri->regs + REG0);
T
Takashi Iwai 已提交
722

723 724
	dbri->cmdptr = cmd;
	spin_unlock(&dbri->cmdlock);
T
Takashi Iwai 已提交
725 726 727
}

/* Lock must be held when calling this */
K
Krzysztof Helt 已提交
728
static void dbri_reset(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
729 730
{
	int i;
731
	u32 tmp;
T
Takashi Iwai 已提交
732 733 734 735 736 737 738 739 740

	dprintk(D_GEN, "reset 0:%x 2:%x 8:%x 9:%x\n",
		sbus_readl(dbri->regs + REG0),
		sbus_readl(dbri->regs + REG2),
		sbus_readl(dbri->regs + REG8), sbus_readl(dbri->regs + REG9));

	sbus_writel(D_R, dbri->regs + REG0);	/* Soft Reset */
	for (i = 0; (sbus_readl(dbri->regs + REG0) & D_R) && i < 64; i++)
		udelay(10);
741 742 743 744 745 746 747

	/* A brute approach - DBRI falls back to working burst size by itself
	 * On SS20 D_S does not work, so do not try so high. */
	tmp = sbus_readl(dbri->regs + REG0);
	tmp |= D_G | D_E;
	tmp &= ~D_S;
	sbus_writel(tmp, dbri->regs + REG0);
T
Takashi Iwai 已提交
748 749 750
}

/* Lock must not be held before calling this */
751
static void dbri_initialize(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
752
{
T
Tushar Dave 已提交
753
	u32 dvma_addr = (u32)dbri->dma_dvma;
754
	s32 *cmd;
755
	u32 dma_addr;
T
Takashi Iwai 已提交
756 757 758 759 760 761 762 763 764 765 766
	unsigned long flags;
	int n;

	spin_lock_irqsave(&dbri->lock, flags);

	dbri_reset(dbri);

	/* Initialize pipes */
	for (n = 0; n < DBRI_NO_PIPES; n++)
		dbri->pipes[n].desc = dbri->pipes[n].first_desc = -1;

767
	spin_lock_init(&dbri->cmdlock);
T
Takashi Iwai 已提交
768
	/*
K
Krzysztof Helt 已提交
769
	 * Initialize the interrupt ring buffer.
T
Takashi Iwai 已提交
770
	 */
T
Tushar Dave 已提交
771
	dma_addr = dvma_addr + dbri_dma_off(intr, 0);
772 773 774 775 776
	dbri->dma->intr[0] = dma_addr;
	dbri->dbri_irqp = 1;
	/*
	 * Set up the interrupt queue
	 */
777 778
	spin_lock(&dbri->cmdlock);
	cmd = dbri->cmdptr = dbri->dma->cmd;
T
Takashi Iwai 已提交
779 780
	*(cmd++) = DBRI_CMD(D_IIQ, 0, 0);
	*(cmd++) = dma_addr;
781 782 783 784
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
	dbri->cmdptr = cmd;
	*(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
	*(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
T
Tushar Dave 已提交
785
	dma_addr = dvma_addr + dbri_dma_off(cmd, 0);
786 787
	sbus_writel(dma_addr, dbri->regs + REG8);
	spin_unlock(&dbri->cmdlock);
T
Takashi Iwai 已提交
788 789

	spin_unlock_irqrestore(&dbri->lock, flags);
K
Krzysztof Helt 已提交
790
	dbri_cmdwait(dbri);
T
Takashi Iwai 已提交
791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
}

/*
****************************************************************************
************************** DBRI data pipe management ***********************
****************************************************************************

While DBRI control functions use the command and interrupt buffers, the
main data path takes the form of data pipes, which can be short (command
and interrupt driven), or long (attached to DMA buffers).  These functions
provide a rudimentary means of setting up and managing the DBRI's pipes,
but the calling functions have to make sure they respect the pipes' linked
list ordering, among other things.  The transmit and receive functions
here interface closely with the transmit and receive interrupt code.

*/
K
Krzysztof Helt 已提交
807
static inline int pipe_active(struct snd_dbri *dbri, int pipe)
T
Takashi Iwai 已提交
808 809 810 811 812 813 814 815 816
{
	return ((pipe >= 0) && (dbri->pipes[pipe].desc != -1));
}

/* reset_pipe(dbri, pipe)
 *
 * Called on an in-use pipe to clear anything being transmitted or received
 * Lock must be held before calling this.
 */
K
Krzysztof Helt 已提交
817
static void reset_pipe(struct snd_dbri *dbri, int pipe)
T
Takashi Iwai 已提交
818 819 820
{
	int sdp;
	int desc;
821
	s32 *cmd;
T
Takashi Iwai 已提交
822

823
	if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
K
Krzysztof Helt 已提交
824 825
		printk(KERN_ERR "DBRI: reset_pipe called with "
			"illegal pipe number\n");
T
Takashi Iwai 已提交
826 827 828 829 830
		return;
	}

	sdp = dbri->pipes[pipe].sdp;
	if (sdp == 0) {
K
Krzysztof Helt 已提交
831 832
		printk(KERN_ERR "DBRI: reset_pipe called "
			"on uninitialized pipe\n");
T
Takashi Iwai 已提交
833 834 835
		return;
	}

836
	cmd = dbri_cmdlock(dbri, 3);
T
Takashi Iwai 已提交
837 838
	*(cmd++) = DBRI_CMD(D_SDP, 0, sdp | D_SDP_C | D_SDP_P);
	*(cmd++) = 0;
839 840
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
	dbri_cmdsend(dbri, cmd, 3);
T
Takashi Iwai 已提交
841 842

	desc = dbri->pipes[pipe].first_desc;
K
Krzysztof Helt 已提交
843
	if (desc >= 0)
844
		do {
K
Krzysztof Helt 已提交
845 846
			dbri->dma->desc[desc].ba = 0;
			dbri->dma->desc[desc].nda = 0;
847 848
			desc = dbri->next_desc[desc];
		} while (desc != -1 && desc != dbri->pipes[pipe].first_desc);
T
Takashi Iwai 已提交
849 850 851 852 853

	dbri->pipes[pipe].desc = -1;
	dbri->pipes[pipe].first_desc = -1;
}

K
Krzysztof Helt 已提交
854 855 856
/*
 * Lock must be held before calling this.
 */
K
Krzysztof Helt 已提交
857
static void setup_pipe(struct snd_dbri *dbri, int pipe, int sdp)
T
Takashi Iwai 已提交
858
{
859
	if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
K
Krzysztof Helt 已提交
860 861
		printk(KERN_ERR "DBRI: setup_pipe called "
			"with illegal pipe number\n");
T
Takashi Iwai 已提交
862 863 864 865
		return;
	}

	if ((sdp & 0xf800) != sdp) {
K
Krzysztof Helt 已提交
866 867
		printk(KERN_ERR "DBRI: setup_pipe called "
			"with strange SDP value\n");
T
Takashi Iwai 已提交
868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
		/* sdp &= 0xf800; */
	}

	/* If this is a fixed receive pipe, arrange for an interrupt
	 * every time its data changes
	 */
	if (D_SDP_MODE(sdp) == D_SDP_FIXED && !(sdp & D_SDP_TO_SER))
		sdp |= D_SDP_CHANGE;

	sdp |= D_PIPE(pipe);
	dbri->pipes[pipe].sdp = sdp;
	dbri->pipes[pipe].desc = -1;
	dbri->pipes[pipe].first_desc = -1;

	reset_pipe(dbri, pipe);
}

K
Krzysztof Helt 已提交
885 886 887
/*
 * Lock must be held before calling this.
 */
K
Krzysztof Helt 已提交
888
static void link_time_slot(struct snd_dbri *dbri, int pipe,
889
			   int prevpipe, int nextpipe,
T
Takashi Iwai 已提交
890 891
			   int length, int cycle)
{
892
	s32 *cmd;
T
Takashi Iwai 已提交
893 894
	int val;

K
Krzysztof Helt 已提交
895
	if (pipe < 0 || pipe > DBRI_MAX_PIPE
896 897
			|| prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
			|| nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
K
Krzysztof Helt 已提交
898
		printk(KERN_ERR
899
		    "DBRI: link_time_slot called with illegal pipe number\n");
T
Takashi Iwai 已提交
900 901 902
		return;
	}

K
Krzysztof Helt 已提交
903
	if (dbri->pipes[pipe].sdp == 0
904 905
			|| dbri->pipes[prevpipe].sdp == 0
			|| dbri->pipes[nextpipe].sdp == 0) {
K
Krzysztof Helt 已提交
906 907
		printk(KERN_ERR "DBRI: link_time_slot called "
			"on uninitialized pipe\n");
T
Takashi Iwai 已提交
908 909 910
		return;
	}

911
	dbri->pipes[prevpipe].nextpipe = pipe;
T
Takashi Iwai 已提交
912 913 914
	dbri->pipes[pipe].nextpipe = nextpipe;
	dbri->pipes[pipe].length = length;

915
	cmd = dbri_cmdlock(dbri, 4);
T
Takashi Iwai 已提交
916

917 918 919 920 921 922 923 924 925 926
	if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
		/* Deal with CHI special case:
		 * "If transmission on edges 0 or 1 is desired, then cycle n
		 *  (where n = # of bit times per frame...) must be used."
		 *                  - DBRI data sheet, page 11
		 */
		if (prevpipe == 16 && cycle == 0)
			cycle = dbri->chi_bpf;

		val = D_DTS_VO | D_DTS_INS | D_DTS_PRVOUT(prevpipe) | pipe;
T
Takashi Iwai 已提交
927
		*(cmd++) = DBRI_CMD(D_DTS, 0, val);
928
		*(cmd++) = 0;
T
Takashi Iwai 已提交
929 930 931
		*(cmd++) =
		    D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
	} else {
932
		val = D_DTS_VI | D_DTS_INS | D_DTS_PRVIN(prevpipe) | pipe;
T
Takashi Iwai 已提交
933 934 935
		*(cmd++) = DBRI_CMD(D_DTS, 0, val);
		*(cmd++) =
		    D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
936
		*(cmd++) = 0;
T
Takashi Iwai 已提交
937
	}
938
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
T
Takashi Iwai 已提交
939

940
	dbri_cmdsend(dbri, cmd, 4);
T
Takashi Iwai 已提交
941 942
}

K
Krzysztof Helt 已提交
943 944 945 946
#if 0
/*
 * Lock must be held before calling this.
 */
K
Krzysztof Helt 已提交
947
static void unlink_time_slot(struct snd_dbri *dbri, int pipe,
T
Takashi Iwai 已提交
948 949 950
			     enum in_or_out direction, int prevpipe,
			     int nextpipe)
{
951
	s32 *cmd;
T
Takashi Iwai 已提交
952 953
	int val;

K
Krzysztof Helt 已提交
954
	if (pipe < 0 || pipe > DBRI_MAX_PIPE
955 956
			|| prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
			|| nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
K
Krzysztof Helt 已提交
957
		printk(KERN_ERR
958
		    "DBRI: unlink_time_slot called with illegal pipe number\n");
T
Takashi Iwai 已提交
959 960 961
		return;
	}

962
	cmd = dbri_cmdlock(dbri, 4);
T
Takashi Iwai 已提交
963 964 965 966 967 968 969 970 971 972 973 974

	if (direction == PIPEinput) {
		val = D_DTS_VI | D_DTS_DEL | D_DTS_PRVIN(prevpipe) | pipe;
		*(cmd++) = DBRI_CMD(D_DTS, 0, val);
		*(cmd++) = D_TS_NEXT(nextpipe);
		*(cmd++) = 0;
	} else {
		val = D_DTS_VO | D_DTS_DEL | D_DTS_PRVOUT(prevpipe) | pipe;
		*(cmd++) = DBRI_CMD(D_DTS, 0, val);
		*(cmd++) = 0;
		*(cmd++) = D_TS_NEXT(nextpipe);
	}
975
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
T
Takashi Iwai 已提交
976

977
	dbri_cmdsend(dbri, cmd, 4);
T
Takashi Iwai 已提交
978
}
K
Krzysztof Helt 已提交
979
#endif
T
Takashi Iwai 已提交
980 981 982 983 984 985 986 987 988 989 990 991 992

/* xmit_fixed() / recv_fixed()
 *
 * Transmit/receive data on a "fixed" pipe - i.e, one whose contents are not
 * expected to change much, and which we don't need to buffer.
 * The DBRI only interrupts us when the data changes (receive pipes),
 * or only changes the data when this function is called (transmit pipes).
 * Only short pipes (numbers 16-31) can be used in fixed data mode.
 *
 * These function operate on a 32-bit field, no matter how large
 * the actual time slot is.  The interrupt handler takes care of bit
 * ordering and alignment.  An 8-bit time slot will always end up
 * in the low-order 8 bits, filled either MSB-first or LSB-first,
K
Krzysztof Helt 已提交
993 994 995
 * depending on the settings passed to setup_pipe().
 *
 * Lock must not be held before calling it.
T
Takashi Iwai 已提交
996
 */
K
Krzysztof Helt 已提交
997
static void xmit_fixed(struct snd_dbri *dbri, int pipe, unsigned int data)
T
Takashi Iwai 已提交
998
{
999
	s32 *cmd;
K
Krzysztof Helt 已提交
1000
	unsigned long flags;
T
Takashi Iwai 已提交
1001

1002
	if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
1003
		printk(KERN_ERR "DBRI: xmit_fixed: Illegal pipe number\n");
T
Takashi Iwai 已提交
1004 1005 1006 1007
		return;
	}

	if (D_SDP_MODE(dbri->pipes[pipe].sdp) == 0) {
K
Krzysztof Helt 已提交
1008 1009
		printk(KERN_ERR "DBRI: xmit_fixed: "
			"Uninitialized pipe %d\n", pipe);
T
Takashi Iwai 已提交
1010 1011 1012 1013
		return;
	}

	if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
1014
		printk(KERN_ERR "DBRI: xmit_fixed: Non-fixed pipe %d\n", pipe);
T
Takashi Iwai 已提交
1015 1016 1017 1018
		return;
	}

	if (!(dbri->pipes[pipe].sdp & D_SDP_TO_SER)) {
K
Krzysztof Helt 已提交
1019 1020
		printk(KERN_ERR "DBRI: xmit_fixed: Called on receive pipe %d\n",
			pipe);
T
Takashi Iwai 已提交
1021 1022 1023 1024 1025 1026 1027 1028
		return;
	}

	/* DBRI short pipes always transmit LSB first */

	if (dbri->pipes[pipe].sdp & D_SDP_MSB)
		data = reverse_bytes(data, dbri->pipes[pipe].length);

1029
	cmd = dbri_cmdlock(dbri, 3);
T
Takashi Iwai 已提交
1030 1031 1032

	*(cmd++) = DBRI_CMD(D_SSP, 0, pipe);
	*(cmd++) = data;
1033
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
T
Takashi Iwai 已提交
1034

K
Krzysztof Helt 已提交
1035
	spin_lock_irqsave(&dbri->lock, flags);
1036
	dbri_cmdsend(dbri, cmd, 3);
K
Krzysztof Helt 已提交
1037
	spin_unlock_irqrestore(&dbri->lock, flags);
1038
	dbri_cmdwait(dbri);
K
Krzysztof Helt 已提交
1039

T
Takashi Iwai 已提交
1040 1041
}

K
Krzysztof Helt 已提交
1042
static void recv_fixed(struct snd_dbri *dbri, int pipe, volatile __u32 *ptr)
T
Takashi Iwai 已提交
1043
{
1044
	if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
K
Krzysztof Helt 已提交
1045 1046
		printk(KERN_ERR "DBRI: recv_fixed called with "
			"illegal pipe number\n");
T
Takashi Iwai 已提交
1047 1048 1049 1050
		return;
	}

	if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
K
Krzysztof Helt 已提交
1051 1052
		printk(KERN_ERR "DBRI: recv_fixed called on "
			"non-fixed pipe %d\n", pipe);
T
Takashi Iwai 已提交
1053 1054 1055 1056
		return;
	}

	if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
K
Krzysztof Helt 已提交
1057 1058
		printk(KERN_ERR "DBRI: recv_fixed called on "
			"transmit pipe %d\n", pipe);
T
Takashi Iwai 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
		return;
	}

	dbri->pipes[pipe].recv_fixed_ptr = ptr;
}

/* setup_descs()
 *
 * Setup transmit/receive data on a "long" pipe - i.e, one associated
 * with a DMA buffer.
 *
 * Only pipe numbers 0-15 can be used in this mode.
 *
 * This function takes a stream number pointing to a data buffer,
 * and work by building chains of descriptors which identify the
 * data buffers.  Buffers too large for a single descriptor will
 * be spread across multiple descriptors.
1076 1077
 *
 * All descriptors create a ring buffer.
K
Krzysztof Helt 已提交
1078 1079
 *
 * Lock must be held before calling this.
T
Takashi Iwai 已提交
1080
 */
K
Krzysztof Helt 已提交
1081
static int setup_descs(struct snd_dbri *dbri, int streamno, unsigned int period)
T
Takashi Iwai 已提交
1082
{
1083
	struct dbri_streaminfo *info = &dbri->stream_info[streamno];
T
Tushar Dave 已提交
1084
	u32 dvma_addr = (u32)dbri->dma_dvma;
T
Takashi Iwai 已提交
1085
	__u32 dvma_buffer;
1086
	int desc;
T
Takashi Iwai 已提交
1087 1088 1089 1090 1091
	int len;
	int first_desc = -1;
	int last_desc = -1;

	if (info->pipe < 0 || info->pipe > 15) {
1092
		printk(KERN_ERR "DBRI: setup_descs: Illegal pipe number\n");
T
Takashi Iwai 已提交
1093 1094 1095 1096
		return -2;
	}

	if (dbri->pipes[info->pipe].sdp == 0) {
1097
		printk(KERN_ERR "DBRI: setup_descs: Uninitialized pipe %d\n",
T
Takashi Iwai 已提交
1098 1099 1100 1101 1102 1103 1104 1105 1106
		       info->pipe);
		return -2;
	}

	dvma_buffer = info->dvma_buffer;
	len = info->size;

	if (streamno == DBRI_PLAY) {
		if (!(dbri->pipes[info->pipe].sdp & D_SDP_TO_SER)) {
K
Krzysztof Helt 已提交
1107 1108
			printk(KERN_ERR "DBRI: setup_descs: "
				"Called on receive pipe %d\n", info->pipe);
T
Takashi Iwai 已提交
1109 1110 1111 1112
			return -2;
		}
	} else {
		if (dbri->pipes[info->pipe].sdp & D_SDP_TO_SER) {
K
Krzysztof Helt 已提交
1113
			printk(KERN_ERR
1114
			    "DBRI: setup_descs: Called on transmit pipe %d\n",
T
Takashi Iwai 已提交
1115 1116 1117
			     info->pipe);
			return -2;
		}
K
Krzysztof Helt 已提交
1118 1119 1120
		/* Should be able to queue multiple buffers
		 * to receive on a pipe
		 */
T
Takashi Iwai 已提交
1121
		if (pipe_active(dbri, info->pipe)) {
K
Krzysztof Helt 已提交
1122 1123
			printk(KERN_ERR "DBRI: recv_on_pipe: "
				"Called on active pipe %d\n", info->pipe);
T
Takashi Iwai 已提交
1124 1125 1126 1127 1128 1129 1130
			return -2;
		}

		/* Make sure buffer size is multiple of four */
		len &= ~3;
	}

1131 1132
	/* Free descriptors if pipe has any */
	desc = dbri->pipes[info->pipe].first_desc;
K
Krzysztof Helt 已提交
1133
	if (desc >= 0)
1134
		do {
K
Krzysztof Helt 已提交
1135 1136
			dbri->dma->desc[desc].ba = 0;
			dbri->dma->desc[desc].nda = 0;
1137
			desc = dbri->next_desc[desc];
K
Krzysztof Helt 已提交
1138 1139
		} while (desc != -1 &&
			 desc != dbri->pipes[info->pipe].first_desc);
1140 1141 1142 1143 1144

	dbri->pipes[info->pipe].desc = -1;
	dbri->pipes[info->pipe].first_desc = -1;

	desc = 0;
T
Takashi Iwai 已提交
1145 1146 1147 1148
	while (len > 0) {
		int mylen;

		for (; desc < DBRI_NO_DESCS; desc++) {
1149
			if (!dbri->dma->desc[desc].ba)
T
Takashi Iwai 已提交
1150 1151
				break;
		}
K
Krzysztof Helt 已提交
1152

T
Takashi Iwai 已提交
1153
		if (desc == DBRI_NO_DESCS) {
1154
			printk(KERN_ERR "DBRI: setup_descs: No descriptors\n");
T
Takashi Iwai 已提交
1155 1156 1157
			return -1;
		}

1158 1159 1160
		if (len > DBRI_TD_MAXCNT)
			mylen = DBRI_TD_MAXCNT;	/* 8KB - 4 */
		else
T
Takashi Iwai 已提交
1161
			mylen = len;
1162 1163

		if (mylen > period)
T
Takashi Iwai 已提交
1164 1165
			mylen = period;

1166
		dbri->next_desc[desc] = -1;
T
Takashi Iwai 已提交
1167 1168 1169 1170 1171 1172
		dbri->dma->desc[desc].ba = dvma_buffer;
		dbri->dma->desc[desc].nda = 0;

		if (streamno == DBRI_PLAY) {
			dbri->dma->desc[desc].word1 = DBRI_TD_CNT(mylen);
			dbri->dma->desc[desc].word4 = 0;
K
Krzysztof Helt 已提交
1173
			dbri->dma->desc[desc].word1 |= DBRI_TD_F | DBRI_TD_B;
T
Takashi Iwai 已提交
1174 1175 1176 1177 1178 1179
		} else {
			dbri->dma->desc[desc].word1 = 0;
			dbri->dma->desc[desc].word4 =
			    DBRI_RD_B | DBRI_RD_BCNT(mylen);
		}

1180
		if (first_desc == -1)
T
Takashi Iwai 已提交
1181
			first_desc = desc;
1182
		else {
1183
			dbri->next_desc[last_desc] = desc;
T
Takashi Iwai 已提交
1184
			dbri->dma->desc[last_desc].nda =
T
Tushar Dave 已提交
1185
			    dvma_addr + dbri_dma_off(desc, desc);
T
Takashi Iwai 已提交
1186 1187 1188 1189 1190 1191 1192 1193
		}

		last_desc = desc;
		dvma_buffer += mylen;
		len -= mylen;
	}

	if (first_desc == -1 || last_desc == -1) {
K
Krzysztof Helt 已提交
1194 1195
		printk(KERN_ERR "DBRI: setup_descs: "
			" Not enough descriptors available\n");
T
Takashi Iwai 已提交
1196 1197 1198
		return -1;
	}

1199
	dbri->dma->desc[last_desc].nda =
T
Tushar Dave 已提交
1200
	    dvma_addr + dbri_dma_off(desc, first_desc);
1201
	dbri->next_desc[last_desc] = first_desc;
T
Takashi Iwai 已提交
1202 1203 1204
	dbri->pipes[info->pipe].first_desc = first_desc;
	dbri->pipes[info->pipe].desc = first_desc;

1205
#ifdef DBRI_DEBUG
K
Krzysztof Helt 已提交
1206
	for (desc = first_desc; desc != -1;) {
T
Takashi Iwai 已提交
1207 1208 1209 1210 1211
		dprintk(D_DESC, "DESC %d: %08x %08x %08x %08x\n",
			desc,
			dbri->dma->desc[desc].word1,
			dbri->dma->desc[desc].ba,
			dbri->dma->desc[desc].nda, dbri->dma->desc[desc].word4);
1212
			desc = dbri->next_desc[desc];
K
Krzysztof Helt 已提交
1213
			if (desc == first_desc)
1214
				break;
T
Takashi Iwai 已提交
1215
	}
1216
#endif
T
Takashi Iwai 已提交
1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	return 0;
}

/*
****************************************************************************
************************** DBRI - CHI interface ****************************
****************************************************************************

The CHI is a four-wire (clock, frame sync, data in, data out) time-division
multiplexed serial interface which the DBRI can operate in either master
(give clock/frame sync) or slave (take clock/frame sync) mode.

*/

enum master_or_slave { CHImaster, CHIslave };

K
Krzysztof Helt 已提交
1233 1234 1235
/*
 * Lock must not be held before calling it.
 */
K
Krzysztof Helt 已提交
1236 1237
static void reset_chi(struct snd_dbri *dbri,
		      enum master_or_slave master_or_slave,
T
Takashi Iwai 已提交
1238 1239
		      int bits_per_frame)
{
1240
	s32 *cmd;
T
Takashi Iwai 已提交
1241 1242
	int val;

1243
	/* Set CHI Anchor: Pipe 16 */
T
Takashi Iwai 已提交
1244

1245
	cmd = dbri_cmdlock(dbri, 4);
K
Krzysztof Helt 已提交
1246
	val = D_DTS_VO | D_DTS_VI | D_DTS_INS
1247 1248 1249 1250 1251 1252
		| D_DTS_PRVIN(16) | D_PIPE(16) | D_DTS_PRVOUT(16);
	*(cmd++) = DBRI_CMD(D_DTS, 0, val);
	*(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
	*(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
	dbri_cmdsend(dbri, cmd, 4);
T
Takashi Iwai 已提交
1253

1254 1255
	dbri->pipes[16].sdp = 1;
	dbri->pipes[16].nextpipe = 16;
T
Takashi Iwai 已提交
1256

1257
	cmd = dbri_cmdlock(dbri, 4);
T
Takashi Iwai 已提交
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269

	if (master_or_slave == CHIslave) {
		/* Setup DBRI for CHI Slave - receive clock, frame sync (FS)
		 *
		 * CHICM  = 0 (slave mode, 8 kHz frame rate)
		 * IR     = give immediate CHI status interrupt
		 * EN     = give CHI status interrupt upon change
		 */
		*(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(0));
	} else {
		/* Setup DBRI for CHI Master - generate clock, FS
		 *
K
Krzysztof Helt 已提交
1270 1271 1272
		 * BPF				=  bits per 8 kHz frame
		 * 12.288 MHz / CHICM_divisor	= clock rate
		 * FD = 1 - drive CHIFS on rising edge of CHICK
T
Takashi Iwai 已提交
1273 1274 1275 1276 1277
		 */
		int clockrate = bits_per_frame * 8;
		int divisor = 12288 / clockrate;

		if (divisor > 255 || divisor * clockrate != 12288)
K
Krzysztof Helt 已提交
1278 1279
			printk(KERN_ERR "DBRI: illegal bits_per_frame "
				"in setup_chi\n");
T
Takashi Iwai 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296

		*(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(divisor) | D_CHI_FD
				    | D_CHI_BPF(bits_per_frame));
	}

	dbri->chi_bpf = bits_per_frame;

	/* CHI Data Mode
	 *
	 * RCE   =  0 - receive on falling edge of CHICK
	 * XCE   =  1 - transmit on rising edge of CHICK
	 * XEN   =  1 - enable transmitter
	 * REN   =  1 - enable receiver
	 */

	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
	*(cmd++) = DBRI_CMD(D_CDM, 0, D_CDM_XCE | D_CDM_XEN | D_CDM_REN);
1297
	*(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
T
Takashi Iwai 已提交
1298

1299
	dbri_cmdsend(dbri, cmd, 4);
T
Takashi Iwai 已提交
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
}

/*
****************************************************************************
*********************** CS4215 audio codec management **********************
****************************************************************************

In the standard SPARC audio configuration, the CS4215 codec is attached
to the DBRI via the CHI interface and few of the DBRI's PIO pins.

K
Krzysztof Helt 已提交
1310 1311
 * Lock must not be held before calling it.

T
Takashi Iwai 已提交
1312
*/
1313
static void cs4215_setup_pipes(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1314
{
K
Krzysztof Helt 已提交
1315 1316 1317
	unsigned long flags;

	spin_lock_irqsave(&dbri->lock, flags);
T
Takashi Iwai 已提交
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
	/*
	 * Data mode:
	 * Pipe  4: Send timeslots 1-4 (audio data)
	 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
	 * Pipe  6: Receive timeslots 1-4 (audio data)
	 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
	 *          interrupt, and the rest of the data (slot 5 and 8) is
	 *          not relevant for us (only for doublechecking).
	 *
	 * Control mode:
K
Krzysztof Helt 已提交
1328
	 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
T
Takashi Iwai 已提交
1329
	 * Pipe 18: Receive timeslot 1 (clb).
K
Krzysztof Helt 已提交
1330
	 * Pipe 19: Receive timeslot 7 (version).
T
Takashi Iwai 已提交
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	 */

	setup_pipe(dbri, 4, D_SDP_MEM | D_SDP_TO_SER | D_SDP_MSB);
	setup_pipe(dbri, 20, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
	setup_pipe(dbri, 6, D_SDP_MEM | D_SDP_FROM_SER | D_SDP_MSB);
	setup_pipe(dbri, 21, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);

	setup_pipe(dbri, 17, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
	setup_pipe(dbri, 18, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
	setup_pipe(dbri, 19, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
K
Krzysztof Helt 已提交
1341
	spin_unlock_irqrestore(&dbri->lock, flags);
1342 1343

	dbri_cmdwait(dbri);
T
Takashi Iwai 已提交
1344 1345
}

1346
static int cs4215_init_data(struct cs4215 *mm)
T
Takashi Iwai 已提交
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
{
	/*
	 * No action, memory resetting only.
	 *
	 * Data Time Slot 5-8
	 * Speaker,Line and Headphone enable. Gain set to the half.
	 * Input is mike.
	 */
	mm->data[0] = CS4215_LO(0x20) | CS4215_HE | CS4215_LE;
	mm->data[1] = CS4215_RO(0x20) | CS4215_SE;
	mm->data[2] = CS4215_LG(0x8) | CS4215_IS | CS4215_PIO0 | CS4215_PIO1;
	mm->data[3] = CS4215_RG(0x8) | CS4215_MA(0xf);

	/*
	 * Control Time Slot 1-4
	 * 0: Default I/O voltage scale
	 * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
	 * 2: Serial enable, CHI master, 128 bits per frame, clock 1
	 * 3: Tests disabled
	 */
	mm->ctrl[0] = CS4215_RSRVD_1 | CS4215_MLB;
	mm->ctrl[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
	mm->ctrl[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
	mm->ctrl[3] = 0;

	mm->status = 0;
	mm->version = 0xff;
	mm->precision = 8;	/* For ULAW */
1375
	mm->channels = 1;
T
Takashi Iwai 已提交
1376 1377 1378 1379

	return 0;
}

K
Krzysztof Helt 已提交
1380
static void cs4215_setdata(struct snd_dbri *dbri, int muted)
T
Takashi Iwai 已提交
1381 1382 1383 1384 1385 1386 1387 1388
{
	if (muted) {
		dbri->mm.data[0] |= 63;
		dbri->mm.data[1] |= 63;
		dbri->mm.data[2] &= ~15;
		dbri->mm.data[3] &= ~15;
	} else {
		/* Start by setting the playback attenuation. */
1389
		struct dbri_streaminfo *info = &dbri->stream_info[DBRI_PLAY];
1390 1391
		int left_gain = info->left_gain & 0x3f;
		int right_gain = info->right_gain & 0x3f;
T
Takashi Iwai 已提交
1392 1393 1394 1395 1396 1397 1398 1399

		dbri->mm.data[0] &= ~0x3f;	/* Reset the volume bits */
		dbri->mm.data[1] &= ~0x3f;
		dbri->mm.data[0] |= (DBRI_MAX_VOLUME - left_gain);
		dbri->mm.data[1] |= (DBRI_MAX_VOLUME - right_gain);

		/* Now set the recording gain. */
		info = &dbri->stream_info[DBRI_REC];
1400 1401
		left_gain = info->left_gain & 0xf;
		right_gain = info->right_gain & 0xf;
T
Takashi Iwai 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
		dbri->mm.data[2] |= CS4215_LG(left_gain);
		dbri->mm.data[3] |= CS4215_RG(right_gain);
	}

	xmit_fixed(dbri, 20, *(int *)dbri->mm.data);
}

/*
 * Set the CS4215 to data mode.
 */
K
Krzysztof Helt 已提交
1412
static void cs4215_open(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1413 1414 1415
{
	int data_width;
	u32 tmp;
K
Krzysztof Helt 已提交
1416
	unsigned long flags;
T
Takashi Iwai 已提交
1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440

	dprintk(D_MM, "cs4215_open: %d channels, %d bits\n",
		dbri->mm.channels, dbri->mm.precision);

	/* Temporarily mute outputs, and wait 1/8000 sec (125 us)
	 * to make sure this takes.  This avoids clicking noises.
	 */

	cs4215_setdata(dbri, 1);
	udelay(125);

	/*
	 * Data mode:
	 * Pipe  4: Send timeslots 1-4 (audio data)
	 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
	 * Pipe  6: Receive timeslots 1-4 (audio data)
	 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
	 *          interrupt, and the rest of the data (slot 5 and 8) is
	 *          not relevant for us (only for doublechecking).
	 *
	 * Just like in control mode, the time slots are all offset by eight
	 * bits.  The CS4215, it seems, observes TSIN (the delayed signal)
	 * even if it's the CHI master.  Don't ask me...
	 */
K
Krzysztof Helt 已提交
1441
	spin_lock_irqsave(&dbri->lock, flags);
T
Takashi Iwai 已提交
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	tmp = sbus_readl(dbri->regs + REG0);
	tmp &= ~(D_C);		/* Disable CHI */
	sbus_writel(tmp, dbri->regs + REG0);

	/* Switch CS4215 to data mode - set PIO3 to 1 */
	sbus_writel(D_ENPIO | D_PIO1 | D_PIO3 |
		    (dbri->mm.onboard ? D_PIO0 : D_PIO2), dbri->regs + REG2);

	reset_chi(dbri, CHIslave, 128);

	/* Note: this next doesn't work for 8-bit stereo, because the two
	 * channels would be on timeslots 1 and 3, with 2 and 4 idle.
	 * (See CS4215 datasheet Fig 15)
	 *
	 * DBRI non-contiguous mode would be required to make this work.
	 */
	data_width = dbri->mm.channels * dbri->mm.precision;

1460 1461 1462 1463
	link_time_slot(dbri, 4, 16, 16, data_width, dbri->mm.offset);
	link_time_slot(dbri, 20, 4, 16, 32, dbri->mm.offset + 32);
	link_time_slot(dbri, 6, 16, 16, data_width, dbri->mm.offset);
	link_time_slot(dbri, 21, 6, 16, 16, dbri->mm.offset + 40);
T
Takashi Iwai 已提交
1464 1465 1466 1467 1468

	/* FIXME: enable CHI after _setdata? */
	tmp = sbus_readl(dbri->regs + REG0);
	tmp |= D_C;		/* Enable CHI */
	sbus_writel(tmp, dbri->regs + REG0);
K
Krzysztof Helt 已提交
1469
	spin_unlock_irqrestore(&dbri->lock, flags);
T
Takashi Iwai 已提交
1470 1471 1472 1473 1474 1475 1476

	cs4215_setdata(dbri, 0);
}

/*
 * Send the control information (i.e. audio format)
 */
K
Krzysztof Helt 已提交
1477
static int cs4215_setctrl(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1478 1479 1480
{
	int i, val;
	u32 tmp;
K
Krzysztof Helt 已提交
1481
	unsigned long flags;
T
Takashi Iwai 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517

	/* FIXME - let the CPU do something useful during these delays */

	/* Temporarily mute outputs, and wait 1/8000 sec (125 us)
	 * to make sure this takes.  This avoids clicking noises.
	 */
	cs4215_setdata(dbri, 1);
	udelay(125);

	/*
	 * Enable Control mode: Set DBRI's PIO3 (4215's D/~C) to 0, then wait
	 * 12 cycles <= 12/(5512.5*64) sec = 34.01 usec
	 */
	val = D_ENPIO | D_PIO1 | (dbri->mm.onboard ? D_PIO0 : D_PIO2);
	sbus_writel(val, dbri->regs + REG2);
	dprintk(D_MM, "cs4215_setctrl: reg2=0x%x\n", val);
	udelay(34);

	/* In Control mode, the CS4215 is a slave device, so the DBRI must
	 * operate as CHI master, supplying clocking and frame synchronization.
	 *
	 * In Data mode, however, the CS4215 must be CHI master to insure
	 * that its data stream is synchronous with its codec.
	 *
	 * The upshot of all this?  We start by putting the DBRI into master
	 * mode, program the CS4215 in Control mode, then switch the CS4215
	 * into Data mode and put the DBRI into slave mode.  Various timing
	 * requirements must be observed along the way.
	 *
	 * Oh, and one more thing, on a SPARCStation 20 (and maybe
	 * others?), the addressing of the CS4215's time slots is
	 * offset by eight bits, so we add eight to all the "cycle"
	 * values in the Define Time Slot (DTS) commands.  This is
	 * done in hardware by a TI 248 that delays the DBRI->4215
	 * frame sync signal by eight clock cycles.  Anybody know why?
	 */
K
Krzysztof Helt 已提交
1518
	spin_lock_irqsave(&dbri->lock, flags);
T
Takashi Iwai 已提交
1519 1520 1521 1522 1523 1524 1525 1526
	tmp = sbus_readl(dbri->regs + REG0);
	tmp &= ~D_C;		/* Disable CHI */
	sbus_writel(tmp, dbri->regs + REG0);

	reset_chi(dbri, CHImaster, 128);

	/*
	 * Control mode:
K
Krzysztof Helt 已提交
1527
	 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
T
Takashi Iwai 已提交
1528
	 * Pipe 18: Receive timeslot 1 (clb).
K
Krzysztof Helt 已提交
1529
	 * Pipe 19: Receive timeslot 7 (version).
T
Takashi Iwai 已提交
1530 1531
	 */

1532 1533 1534
	link_time_slot(dbri, 17, 16, 16, 32, dbri->mm.offset);
	link_time_slot(dbri, 18, 16, 16, 8, dbri->mm.offset);
	link_time_slot(dbri, 19, 18, 16, 8, dbri->mm.offset + 48);
K
Krzysztof Helt 已提交
1535
	spin_unlock_irqrestore(&dbri->lock, flags);
T
Takashi Iwai 已提交
1536 1537 1538 1539 1540

	/* Wait for the chip to echo back CLB (Control Latch Bit) as zero */
	dbri->mm.ctrl[0] &= ~CS4215_CLB;
	xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);

K
Krzysztof Helt 已提交
1541
	spin_lock_irqsave(&dbri->lock, flags);
T
Takashi Iwai 已提交
1542 1543 1544
	tmp = sbus_readl(dbri->regs + REG0);
	tmp |= D_C;		/* Enable CHI */
	sbus_writel(tmp, dbri->regs + REG0);
K
Krzysztof Helt 已提交
1545
	spin_unlock_irqrestore(&dbri->lock, flags);
T
Takashi Iwai 已提交
1546

K
Krzysztof Helt 已提交
1547
	for (i = 10; ((dbri->mm.status & 0xe4) != 0x20); --i)
1548
		msleep_interruptible(1);
K
Krzysztof Helt 已提交
1549

T
Takashi Iwai 已提交
1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	if (i == 0) {
		dprintk(D_MM, "CS4215 didn't respond to CLB (0x%02x)\n",
			dbri->mm.status);
		return -1;
	}

	/* Disable changes to our copy of the version number, as we are about
	 * to leave control mode.
	 */
	recv_fixed(dbri, 19, NULL);

	/* Terminate CS4215 control mode - data sheet says
	 * "Set CLB=1 and send two more frames of valid control info"
	 */
	dbri->mm.ctrl[0] |= CS4215_CLB;
	xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);

	/* Two frames of control info @ 8kHz frame rate = 250 us delay */
	udelay(250);

	cs4215_setdata(dbri, 0);

	return 0;
}

/*
 * Setup the codec with the sampling rate, audio format and number of
 * channels.
 * As part of the process we resend the settings for the data
 * timeslots as well.
 */
K
Krzysztof Helt 已提交
1581
static int cs4215_prepare(struct snd_dbri *dbri, unsigned int rate,
T
Takashi Iwai 已提交
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
			  snd_pcm_format_t format, unsigned int channels)
{
	int freq_idx;
	int ret = 0;

	/* Lookup index for this rate */
	for (freq_idx = 0; CS4215_FREQ[freq_idx].freq != 0; freq_idx++) {
		if (CS4215_FREQ[freq_idx].freq == rate)
			break;
	}
	if (CS4215_FREQ[freq_idx].freq != rate) {
		printk(KERN_WARNING "DBRI: Unsupported rate %d Hz\n", rate);
		return -1;
	}

	switch (format) {
	case SNDRV_PCM_FORMAT_MU_LAW:
		dbri->mm.ctrl[1] = CS4215_DFR_ULAW;
		dbri->mm.precision = 8;
		break;
	case SNDRV_PCM_FORMAT_A_LAW:
		dbri->mm.ctrl[1] = CS4215_DFR_ALAW;
		dbri->mm.precision = 8;
		break;
	case SNDRV_PCM_FORMAT_U8:
		dbri->mm.ctrl[1] = CS4215_DFR_LINEAR8;
		dbri->mm.precision = 8;
		break;
	case SNDRV_PCM_FORMAT_S16_BE:
		dbri->mm.ctrl[1] = CS4215_DFR_LINEAR16;
		dbri->mm.precision = 16;
		break;
	default:
		printk(KERN_WARNING "DBRI: Unsupported format %d\n", format);
		return -1;
	}

	/* Add rate parameters */
	dbri->mm.ctrl[1] |= CS4215_FREQ[freq_idx].csval;
	dbri->mm.ctrl[2] = CS4215_XCLK |
	    CS4215_BSEL_128 | CS4215_FREQ[freq_idx].xtal;

	dbri->mm.channels = channels;
1625
	if (channels == 2)
T
Takashi Iwai 已提交
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
		dbri->mm.ctrl[1] |= CS4215_DFR_STEREO;

	ret = cs4215_setctrl(dbri);
	if (ret == 0)
		cs4215_open(dbri);	/* set codec to data mode */

	return ret;
}

/*
 *
 */
1638
static int cs4215_init(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
{
	u32 reg2 = sbus_readl(dbri->regs + REG2);
	dprintk(D_MM, "cs4215_init: reg2=0x%x\n", reg2);

	/* Look for the cs4215 chips */
	if (reg2 & D_PIO2) {
		dprintk(D_MM, "Onboard CS4215 detected\n");
		dbri->mm.onboard = 1;
	}
	if (reg2 & D_PIO0) {
		dprintk(D_MM, "Speakerbox detected\n");
		dbri->mm.onboard = 0;

		if (reg2 & D_PIO2) {
			printk(KERN_INFO "DBRI: Using speakerbox / "
			       "ignoring onboard mmcodec.\n");
			sbus_writel(D_ENPIO2, dbri->regs + REG2);
		}
	}

	if (!(reg2 & (D_PIO0 | D_PIO2))) {
		printk(KERN_ERR "DBRI: no mmcodec found.\n");
		return -EIO;
	}

	cs4215_setup_pipes(dbri);
	cs4215_init_data(&dbri->mm);

	/* Enable capture of the status & version timeslots. */
	recv_fixed(dbri, 18, &dbri->mm.status);
	recv_fixed(dbri, 19, &dbri->mm.version);

	dbri->mm.offset = dbri->mm.onboard ? 0 : 8;
	if (cs4215_setctrl(dbri) == -1 || dbri->mm.version == 0xff) {
		dprintk(D_MM, "CS4215 failed probe at offset %d\n",
			dbri->mm.offset);
		return -EIO;
	}
	dprintk(D_MM, "Found CS4215 at offset %d\n", dbri->mm.offset);

	return 0;
}

/*
****************************************************************************
*************************** DBRI interrupt handler *************************
****************************************************************************

The DBRI communicates with the CPU mainly via a circular interrupt
buffer.  When an interrupt is signaled, the CPU walks through the
buffer and calls dbri_process_one_interrupt() for each interrupt word.
Complicated interrupts are handled by dedicated functions (which
appear first in this file).  Any pending interrupts can be serviced by
calling dbri_process_interrupt_buffer(), which works even if the CPU's
1693
interrupts are disabled.
T
Takashi Iwai 已提交
1694 1695 1696 1697 1698

*/

/* xmit_descs()
 *
K
Krzysztof Helt 已提交
1699
 * Starts transmitting the current TD's for recording/playing.
T
Takashi Iwai 已提交
1700 1701
 * For playback, ALSA has filled the DMA memory with new data (we hope).
 */
1702
static void xmit_descs(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1703
{
1704
	struct dbri_streaminfo *info;
T
Tushar Dave 已提交
1705
	u32 dvma_addr = (u32)dbri->dma_dvma;
1706
	s32 *cmd;
T
Takashi Iwai 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715
	unsigned long flags;
	int first_td;

	if (dbri == NULL)
		return;		/* Disabled */

	info = &dbri->stream_info[DBRI_REC];
	spin_lock_irqsave(&dbri->lock, flags);

1716
	if (info->pipe >= 0) {
T
Takashi Iwai 已提交
1717 1718 1719 1720 1721
		first_td = dbri->pipes[info->pipe].first_desc;

		dprintk(D_DESC, "xmit_descs rec @ TD %d\n", first_td);

		/* Stream could be closed by the time we run. */
1722 1723 1724 1725 1726
		if (first_td >= 0) {
			cmd = dbri_cmdlock(dbri, 2);
			*(cmd++) = DBRI_CMD(D_SDP, 0,
					    dbri->pipes[info->pipe].sdp
					    | D_SDP_P | D_SDP_EVERY | D_SDP_C);
T
Tushar Dave 已提交
1727
			*(cmd++) = dvma_addr +
K
Krzysztof Helt 已提交
1728
				   dbri_dma_off(desc, first_td);
1729
			dbri_cmdsend(dbri, cmd, 2);
T
Takashi Iwai 已提交
1730

1731 1732 1733
			/* Reset our admin of the pipe. */
			dbri->pipes[info->pipe].desc = first_td;
		}
T
Takashi Iwai 已提交
1734 1735 1736 1737
	}

	info = &dbri->stream_info[DBRI_PLAY];

1738
	if (info->pipe >= 0) {
T
Takashi Iwai 已提交
1739 1740 1741 1742 1743
		first_td = dbri->pipes[info->pipe].first_desc;

		dprintk(D_DESC, "xmit_descs play @ TD %d\n", first_td);

		/* Stream could be closed by the time we run. */
1744 1745 1746 1747 1748
		if (first_td >= 0) {
			cmd = dbri_cmdlock(dbri, 2);
			*(cmd++) = DBRI_CMD(D_SDP, 0,
					    dbri->pipes[info->pipe].sdp
					    | D_SDP_P | D_SDP_EVERY | D_SDP_C);
T
Tushar Dave 已提交
1749
			*(cmd++) = dvma_addr +
K
Krzysztof Helt 已提交
1750
				   dbri_dma_off(desc, first_td);
1751
			dbri_cmdsend(dbri, cmd, 2);
T
Takashi Iwai 已提交
1752

1753
			/* Reset our admin of the pipe. */
1754 1755
			dbri->pipes[info->pipe].desc = first_td;
		}
T
Takashi Iwai 已提交
1756
	}
K
Krzysztof Helt 已提交
1757

T
Takashi Iwai 已提交
1758 1759 1760 1761 1762 1763 1764 1765
	spin_unlock_irqrestore(&dbri->lock, flags);
}

/* transmission_complete_intr()
 *
 * Called by main interrupt handler when DBRI signals transmission complete
 * on a pipe (interrupt triggered by the B bit in a transmit descriptor).
 *
1766 1767
 * Walks through the pipe's list of transmit buffer descriptors and marks
 * them as available. Stops when the first descriptor is found without
T
Takashi Iwai 已提交
1768
 * TBC (Transmit Buffer Complete) set, or we've run through them all.
1769
 *
1770 1771 1772
 * The DMA buffers are not released. They form a ring buffer and
 * they are filled by ALSA while others are transmitted by DMA.
 *
T
Takashi Iwai 已提交
1773 1774
 */

K
Krzysztof Helt 已提交
1775
static void transmission_complete_intr(struct snd_dbri *dbri, int pipe)
T
Takashi Iwai 已提交
1776
{
K
Krzysztof Helt 已提交
1777 1778
	struct dbri_streaminfo *info = &dbri->stream_info[DBRI_PLAY];
	int td = dbri->pipes[pipe].desc;
T
Takashi Iwai 已提交
1779 1780 1781 1782 1783 1784 1785 1786 1787
	int status;

	while (td >= 0) {
		if (td >= DBRI_NO_DESCS) {
			printk(KERN_ERR "DBRI: invalid td on pipe %d\n", pipe);
			return;
		}

		status = DBRI_TD_STATUS(dbri->dma->desc[td].word4);
K
Krzysztof Helt 已提交
1788
		if (!(status & DBRI_TD_TBC))
T
Takashi Iwai 已提交
1789 1790 1791 1792 1793
			break;

		dprintk(D_INT, "TD %d, status 0x%02x\n", td, status);

		dbri->dma->desc[td].word4 = 0;	/* Reset it for next time. */
1794
		info->offset += DBRI_RD_CNT(dbri->dma->desc[td].word1);
T
Takashi Iwai 已提交
1795

1796
		td = dbri->next_desc[td];
T
Takashi Iwai 已提交
1797 1798 1799 1800
		dbri->pipes[pipe].desc = td;
	}

	/* Notify ALSA */
K
Krzysztof Helt 已提交
1801 1802 1803
	spin_unlock(&dbri->lock);
	snd_pcm_period_elapsed(info->substream);
	spin_lock(&dbri->lock);
T
Takashi Iwai 已提交
1804 1805
}

K
Krzysztof Helt 已提交
1806
static void reception_complete_intr(struct snd_dbri *dbri, int pipe)
T
Takashi Iwai 已提交
1807
{
1808
	struct dbri_streaminfo *info;
T
Takashi Iwai 已提交
1809 1810 1811 1812 1813 1814 1815 1816
	int rd = dbri->pipes[pipe].desc;
	s32 status;

	if (rd < 0 || rd >= DBRI_NO_DESCS) {
		printk(KERN_ERR "DBRI: invalid rd on pipe %d\n", pipe);
		return;
	}

1817
	dbri->pipes[pipe].desc = dbri->next_desc[rd];
T
Takashi Iwai 已提交
1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
	status = dbri->dma->desc[rd].word1;
	dbri->dma->desc[rd].word1 = 0;	/* Reset it for next time. */

	info = &dbri->stream_info[DBRI_REC];
	info->offset += DBRI_RD_CNT(status);

	/* FIXME: Check status */

	dprintk(D_INT, "Recv RD %d, status 0x%02x, len %d\n",
		rd, DBRI_RD_STATUS(status), DBRI_RD_CNT(status));

	/* Notify ALSA */
K
Krzysztof Helt 已提交
1830 1831 1832
	spin_unlock(&dbri->lock);
	snd_pcm_period_elapsed(info->substream);
	spin_lock(&dbri->lock);
T
Takashi Iwai 已提交
1833 1834
}

K
Krzysztof Helt 已提交
1835
static void dbri_process_one_interrupt(struct snd_dbri *dbri, int x)
T
Takashi Iwai 已提交
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
{
	int val = D_INTR_GETVAL(x);
	int channel = D_INTR_GETCHAN(x);
	int command = D_INTR_GETCMD(x);
	int code = D_INTR_GETCODE(x);
#ifdef DBRI_DEBUG
	int rval = D_INTR_GETRVAL(x);
#endif

	if (channel == D_INTR_CMD) {
		dprintk(D_CMD, "INTR: Command: %-5s  Value:%d\n",
			cmds[command], val);
	} else {
		dprintk(D_INT, "INTR: Chan:%d Code:%d Val:%#x\n",
			channel, code, rval);
	}

	switch (code) {
1854 1855 1856 1857
	case D_INTR_CMDI:
		if (command != D_WAIT)
			printk(KERN_ERR "DBRI: Command read interrupt\n");
		break;
T
Takashi Iwai 已提交
1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	case D_INTR_BRDY:
		reception_complete_intr(dbri, channel);
		break;
	case D_INTR_XCMP:
	case D_INTR_MINT:
		transmission_complete_intr(dbri, channel);
		break;
	case D_INTR_UNDR:
		/* UNDR - Transmission underrun
		 * resend SDP command with clear pipe bit (C) set
		 */
		{
1870 1871 1872 1873
	/* FIXME: do something useful in case of underrun */
			printk(KERN_ERR "DBRI: Underrun error\n");
#if 0
			s32 *cmd;
T
Takashi Iwai 已提交
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883
			int pipe = channel;
			int td = dbri->pipes[pipe].desc;

			dbri->dma->desc[td].word4 = 0;
			cmd = dbri_cmdlock(dbri, NoGetLock);
			*(cmd++) = DBRI_CMD(D_SDP, 0,
					    dbri->pipes[pipe].sdp
					    | D_SDP_P | D_SDP_C | D_SDP_2SAME);
			*(cmd++) = dbri->dma_dvma + dbri_dma_off(desc, td);
			dbri_cmdsend(dbri, cmd);
1884
#endif
T
Takashi Iwai 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
		}
		break;
	case D_INTR_FXDT:
		/* FXDT - Fixed data change */
		if (dbri->pipes[channel].sdp & D_SDP_MSB)
			val = reverse_bytes(val, dbri->pipes[channel].length);

		if (dbri->pipes[channel].recv_fixed_ptr)
			*(dbri->pipes[channel].recv_fixed_ptr) = val;
		break;
	default:
		if (channel != D_INTR_CMD)
			printk(KERN_WARNING
			       "DBRI: Ignored Interrupt: %d (0x%x)\n", code, x);
	}
}

/* dbri_process_interrupt_buffer advances through the DBRI's interrupt
 * buffer until it finds a zero word (indicating nothing more to do
 * right now).  Non-zero words require processing and are handed off
1905
 * to dbri_process_one_interrupt AFTER advancing the pointer.
T
Takashi Iwai 已提交
1906
 */
K
Krzysztof Helt 已提交
1907
static void dbri_process_interrupt_buffer(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
1908 1909 1910 1911 1912 1913
{
	s32 x;

	while ((x = dbri->dma->intr[dbri->dbri_irqp]) != 0) {
		dbri->dma->intr[dbri->dbri_irqp] = 0;
		dbri->dbri_irqp++;
1914
		if (dbri->dbri_irqp == DBRI_INT_BLK)
T
Takashi Iwai 已提交
1915 1916 1917 1918 1919 1920
			dbri->dbri_irqp = 1;

		dbri_process_one_interrupt(dbri, x);
	}
}

1921
static irqreturn_t snd_dbri_interrupt(int irq, void *dev_id)
T
Takashi Iwai 已提交
1922
{
1923
	struct snd_dbri *dbri = dev_id;
T
Takashi Iwai 已提交
1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
	static int errcnt = 0;
	int x;

	if (dbri == NULL)
		return IRQ_NONE;
	spin_lock(&dbri->lock);

	/*
	 * Read it, so the interrupt goes away.
	 */
	x = sbus_readl(dbri->regs + REG1);

	if (x & (D_MRR | D_MLE | D_LBG | D_MBE)) {
		u32 tmp;

		if (x & D_MRR)
			printk(KERN_ERR
			       "DBRI: Multiple Error Ack on SBus reg1=0x%x\n",
			       x);
		if (x & D_MLE)
			printk(KERN_ERR
			       "DBRI: Multiple Late Error on SBus reg1=0x%x\n",
			       x);
		if (x & D_LBG)
			printk(KERN_ERR
			       "DBRI: Lost Bus Grant on SBus reg1=0x%x\n", x);
		if (x & D_MBE)
			printk(KERN_ERR
			       "DBRI: Burst Error on SBus reg1=0x%x\n", x);

		/* Some of these SBus errors cause the chip's SBus circuitry
		 * to be disabled, so just re-enable and try to keep going.
		 *
		 * The only one I've seen is MRR, which will be triggered
		 * if you let a transmit pipe underrun, then try to CDP it.
		 *
1960
		 * If these things persist, we reset the chip.
T
Takashi Iwai 已提交
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
		 */
		if ((++errcnt) % 10 == 0) {
			dprintk(D_INT, "Interrupt errors exceeded.\n");
			dbri_reset(dbri);
		} else {
			tmp = sbus_readl(dbri->regs + REG0);
			tmp &= ~(D_D);
			sbus_writel(tmp, dbri->regs + REG0);
		}
	}

	dbri_process_interrupt_buffer(dbri);

	spin_unlock(&dbri->lock);

	return IRQ_HANDLED;
}

/****************************************************************************
		PCM Interface
****************************************************************************/
1982
static struct snd_pcm_hardware snd_dbri_pcm_hw = {
K
Krzysztof Helt 已提交
1983 1984 1985
	.info		= SNDRV_PCM_INFO_MMAP |
			  SNDRV_PCM_INFO_INTERLEAVED |
			  SNDRV_PCM_INFO_BLOCK_TRANSFER |
1986 1987
			  SNDRV_PCM_INFO_MMAP_VALID |
			  SNDRV_PCM_INFO_BATCH,
K
Krzysztof Helt 已提交
1988 1989 1990 1991 1992
	.formats	= SNDRV_PCM_FMTBIT_MU_LAW |
			  SNDRV_PCM_FMTBIT_A_LAW |
			  SNDRV_PCM_FMTBIT_U8 |
			  SNDRV_PCM_FMTBIT_S16_BE,
	.rates		= SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_5512,
1993
	.rate_min		= 5512,
T
Takashi Iwai 已提交
1994 1995 1996
	.rate_max		= 48000,
	.channels_min		= 1,
	.channels_max		= 2,
K
Krzysztof Helt 已提交
1997
	.buffer_bytes_max	= 64 * 1024,
T
Takashi Iwai 已提交
1998 1999 2000 2001 2002 2003
	.period_bytes_min	= 1,
	.period_bytes_max	= DBRI_TD_MAXCNT,
	.periods_min		= 1,
	.periods_max		= 1024,
};

2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
static int snd_hw_rule_format(struct snd_pcm_hw_params *params,
			      struct snd_pcm_hw_rule *rule)
{
	struct snd_interval *c = hw_param_interval(params,
				SNDRV_PCM_HW_PARAM_CHANNELS);
	struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_mask fmt;

	snd_mask_any(&fmt);
	if (c->min > 1) {
		fmt.bits[0] &= SNDRV_PCM_FMTBIT_S16_BE;
		return snd_mask_refine(f, &fmt);
	}
	return 0;
}

static int snd_hw_rule_channels(struct snd_pcm_hw_params *params,
				struct snd_pcm_hw_rule *rule)
{
	struct snd_interval *c = hw_param_interval(params,
				SNDRV_PCM_HW_PARAM_CHANNELS);
	struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
	struct snd_interval ch;

	snd_interval_any(&ch);
	if (!(f->bits[0] & SNDRV_PCM_FMTBIT_S16_BE)) {
K
Krzysztof Helt 已提交
2030 2031
		ch.min = 1;
		ch.max = 1;
2032 2033 2034 2035 2036 2037
		ch.integer = 1;
		return snd_interval_refine(c, &ch);
	}
	return 0;
}

2038
static int snd_dbri_open(struct snd_pcm_substream *substream)
T
Takashi Iwai 已提交
2039
{
2040 2041 2042
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct snd_pcm_runtime *runtime = substream->runtime;
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054
	unsigned long flags;

	dprintk(D_USR, "open audio output.\n");
	runtime->hw = snd_dbri_pcm_hw;

	spin_lock_irqsave(&dbri->lock, flags);
	info->substream = substream;
	info->offset = 0;
	info->dvma_buffer = 0;
	info->pipe = -1;
	spin_unlock_irqrestore(&dbri->lock, flags);

K
Krzysztof Helt 已提交
2055
	snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
A
Al Viro 已提交
2056
			    snd_hw_rule_format, NULL, SNDRV_PCM_HW_PARAM_FORMAT,
2057
			    -1);
K
Krzysztof Helt 已提交
2058 2059
	snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_FORMAT,
			    snd_hw_rule_channels, NULL,
2060 2061
			    SNDRV_PCM_HW_PARAM_CHANNELS,
			    -1);
K
Krzysztof Helt 已提交
2062

T
Takashi Iwai 已提交
2063 2064 2065 2066 2067
	cs4215_open(dbri);

	return 0;
}

2068
static int snd_dbri_close(struct snd_pcm_substream *substream)
T
Takashi Iwai 已提交
2069
{
2070 2071
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2072 2073 2074 2075 2076 2077 2078 2079

	dprintk(D_USR, "close audio output.\n");
	info->substream = NULL;
	info->offset = 0;

	return 0;
}

2080 2081
static int snd_dbri_hw_params(struct snd_pcm_substream *substream,
			      struct snd_pcm_hw_params *hw_params)
T
Takashi Iwai 已提交
2082
{
2083 2084 2085
	struct snd_pcm_runtime *runtime = substream->runtime;
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
	int direction;
	int ret;

	/* set sampling rate, audio format and number of channels */
	ret = cs4215_prepare(dbri, params_rate(hw_params),
			     params_format(hw_params),
			     params_channels(hw_params));
	if (ret != 0)
		return ret;

	if ((ret = snd_pcm_lib_malloc_pages(substream,
				params_buffer_bytes(hw_params))) < 0) {
2098
		printk(KERN_ERR "malloc_pages failed with %d\n", ret);
T
Takashi Iwai 已提交
2099 2100 2101 2102 2103 2104 2105
		return ret;
	}

	/* hw_params can get called multiple times. Only map the DMA once.
	 */
	if (info->dvma_buffer == 0) {
		if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2106
			direction = DMA_TO_DEVICE;
T
Takashi Iwai 已提交
2107
		else
2108
			direction = DMA_FROM_DEVICE;
T
Takashi Iwai 已提交
2109

2110
		info->dvma_buffer =
2111
			dma_map_single(&dbri->op->dev,
2112 2113 2114
				       runtime->dma_area,
				       params_buffer_bytes(hw_params),
				       direction);
T
Takashi Iwai 已提交
2115 2116 2117 2118 2119 2120 2121 2122
	}

	direction = params_buffer_bytes(hw_params);
	dprintk(D_USR, "hw_params: %d bytes, dvma=%x\n",
		direction, info->dvma_buffer);
	return 0;
}

2123
static int snd_dbri_hw_free(struct snd_pcm_substream *substream)
T
Takashi Iwai 已提交
2124
{
2125 2126
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2127
	int direction;
2128

T
Takashi Iwai 已提交
2129 2130 2131 2132 2133 2134
	dprintk(D_USR, "hw_free.\n");

	/* hw_free can get called multiple times. Only unmap the DMA once.
	 */
	if (info->dvma_buffer) {
		if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2135
			direction = DMA_TO_DEVICE;
T
Takashi Iwai 已提交
2136
		else
2137
			direction = DMA_FROM_DEVICE;
T
Takashi Iwai 已提交
2138

2139
		dma_unmap_single(&dbri->op->dev, info->dvma_buffer,
2140
				 substream->runtime->buffer_size, direction);
T
Takashi Iwai 已提交
2141 2142
		info->dvma_buffer = 0;
	}
2143 2144 2145 2146
	if (info->pipe != -1) {
		reset_pipe(dbri, info->pipe);
		info->pipe = -1;
	}
T
Takashi Iwai 已提交
2147 2148 2149 2150

	return snd_pcm_lib_free_pages(substream);
}

2151
static int snd_dbri_prepare(struct snd_pcm_substream *substream)
T
Takashi Iwai 已提交
2152
{
2153 2154
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2155 2156 2157 2158 2159
	int ret;

	info->size = snd_pcm_lib_buffer_bytes(substream);
	if (DBRI_STREAMNO(substream) == DBRI_PLAY)
		info->pipe = 4;	/* Send pipe */
2160
	else
T
Takashi Iwai 已提交
2161 2162 2163
		info->pipe = 6;	/* Receive pipe */

	spin_lock_irq(&dbri->lock);
2164
	info->offset = 0;
T
Takashi Iwai 已提交
2165

K
Krzysztof Helt 已提交
2166
	/* Setup the all the transmit/receive descriptors to cover the
T
Takashi Iwai 已提交
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	 * whole DMA buffer.
	 */
	ret = setup_descs(dbri, DBRI_STREAMNO(substream),
			  snd_pcm_lib_period_bytes(substream));

	spin_unlock_irq(&dbri->lock);

	dprintk(D_USR, "prepare audio output. %d bytes\n", info->size);
	return ret;
}

2178
static int snd_dbri_trigger(struct snd_pcm_substream *substream, int cmd)
T
Takashi Iwai 已提交
2179
{
2180 2181
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2182 2183 2184 2185 2186 2187
	int ret = 0;

	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
		dprintk(D_USR, "start audio, period is %d bytes\n",
			(int)snd_pcm_lib_period_bytes(substream));
2188 2189
		/* Re-submit the TDs. */
		xmit_descs(dbri);
T
Takashi Iwai 已提交
2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
		break;
	case SNDRV_PCM_TRIGGER_STOP:
		dprintk(D_USR, "stop audio.\n");
		reset_pipe(dbri, info->pipe);
		break;
	default:
		ret = -EINVAL;
	}

	return ret;
}

2202
static snd_pcm_uframes_t snd_dbri_pointer(struct snd_pcm_substream *substream)
T
Takashi Iwai 已提交
2203
{
2204 2205
	struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
	struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
T
Takashi Iwai 已提交
2206 2207 2208 2209
	snd_pcm_uframes_t ret;

	ret = bytes_to_frames(substream->runtime, info->offset)
		% substream->runtime->buffer_size;
2210 2211
	dprintk(D_USR, "I/O pointer: %ld frames of %ld.\n",
		ret, substream->runtime->buffer_size);
T
Takashi Iwai 已提交
2212 2213 2214
	return ret;
}

2215
static struct snd_pcm_ops snd_dbri_ops = {
T
Takashi Iwai 已提交
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	.open = snd_dbri_open,
	.close = snd_dbri_close,
	.ioctl = snd_pcm_lib_ioctl,
	.hw_params = snd_dbri_hw_params,
	.hw_free = snd_dbri_hw_free,
	.prepare = snd_dbri_prepare,
	.trigger = snd_dbri_trigger,
	.pointer = snd_dbri_pointer,
};

2226
static int snd_dbri_pcm(struct snd_card *card)
T
Takashi Iwai 已提交
2227
{
2228
	struct snd_pcm *pcm;
T
Takashi Iwai 已提交
2229 2230
	int err;

2231
	if ((err = snd_pcm_new(card,
T
Takashi Iwai 已提交
2232 2233 2234 2235 2236 2237 2238 2239 2240
			       /* ID */		    "sun_dbri",
			       /* device */	    0,
			       /* playback count */ 1,
			       /* capture count */  1, &pcm)) < 0)
		return err;

	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_dbri_ops);
	snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_dbri_ops);

2241
	pcm->private_data = card->private_data;
T
Takashi Iwai 已提交
2242
	pcm->info_flags = 0;
2243
	strcpy(pcm->name, card->shortname);
T
Takashi Iwai 已提交
2244 2245 2246 2247

	if ((err = snd_pcm_lib_preallocate_pages_for_all(pcm,
			SNDRV_DMA_TYPE_CONTINUOUS,
			snd_dma_continuous_data(GFP_KERNEL),
K
Krzysztof Helt 已提交
2248
			64 * 1024, 64 * 1024)) < 0)
T
Takashi Iwai 已提交
2249 2250 2251 2252 2253 2254 2255 2256 2257
		return err;

	return 0;
}

/*****************************************************************************
			Mixer interface
*****************************************************************************/

2258 2259
static int snd_cs4215_info_volume(struct snd_kcontrol *kcontrol,
				  struct snd_ctl_elem_info *uinfo)
T
Takashi Iwai 已提交
2260 2261 2262 2263
{
	uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
	uinfo->count = 2;
	uinfo->value.integer.min = 0;
K
Krzysztof Helt 已提交
2264
	if (kcontrol->private_value == DBRI_PLAY)
T
Takashi Iwai 已提交
2265
		uinfo->value.integer.max = DBRI_MAX_VOLUME;
K
Krzysztof Helt 已提交
2266
	else
T
Takashi Iwai 已提交
2267 2268 2269 2270
		uinfo->value.integer.max = DBRI_MAX_GAIN;
	return 0;
}

2271 2272
static int snd_cs4215_get_volume(struct snd_kcontrol *kcontrol,
				 struct snd_ctl_elem_value *ucontrol)
T
Takashi Iwai 已提交
2273
{
2274 2275
	struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
	struct dbri_streaminfo *info;
2276 2277 2278

	if (snd_BUG_ON(!dbri))
		return -EINVAL;
T
Takashi Iwai 已提交
2279 2280 2281 2282 2283 2284 2285
	info = &dbri->stream_info[kcontrol->private_value];

	ucontrol->value.integer.value[0] = info->left_gain;
	ucontrol->value.integer.value[1] = info->right_gain;
	return 0;
}

2286 2287
static int snd_cs4215_put_volume(struct snd_kcontrol *kcontrol,
				 struct snd_ctl_elem_value *ucontrol)
T
Takashi Iwai 已提交
2288
{
2289
	struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
K
Krzysztof Helt 已提交
2290 2291
	struct dbri_streaminfo *info =
				&dbri->stream_info[kcontrol->private_value];
2292
	unsigned int vol[2];
T
Takashi Iwai 已提交
2293 2294
	int changed = 0;

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
	vol[0] = ucontrol->value.integer.value[0];
	vol[1] = ucontrol->value.integer.value[1];
	if (kcontrol->private_value == DBRI_PLAY) {
		if (vol[0] > DBRI_MAX_VOLUME || vol[1] > DBRI_MAX_VOLUME)
			return -EINVAL;
	} else {
		if (vol[0] > DBRI_MAX_GAIN || vol[1] > DBRI_MAX_GAIN)
			return -EINVAL;
	}

2305 2306
	if (info->left_gain != vol[0]) {
		info->left_gain = vol[0];
T
Takashi Iwai 已提交
2307 2308
		changed = 1;
	}
2309 2310
	if (info->right_gain != vol[1]) {
		info->right_gain = vol[1];
T
Takashi Iwai 已提交
2311 2312
		changed = 1;
	}
K
Krzysztof Helt 已提交
2313
	if (changed) {
T
Takashi Iwai 已提交
2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
		/* First mute outputs, and wait 1/8000 sec (125 us)
		 * to make sure this takes.  This avoids clicking noises.
		 */
		cs4215_setdata(dbri, 1);
		udelay(125);
		cs4215_setdata(dbri, 0);
	}
	return changed;
}

2324 2325
static int snd_cs4215_info_single(struct snd_kcontrol *kcontrol,
				  struct snd_ctl_elem_info *uinfo)
T
Takashi Iwai 已提交
2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
{
	int mask = (kcontrol->private_value >> 16) & 0xff;

	uinfo->type = (mask == 1) ?
	    SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
	uinfo->count = 1;
	uinfo->value.integer.min = 0;
	uinfo->value.integer.max = mask;
	return 0;
}

2337 2338
static int snd_cs4215_get_single(struct snd_kcontrol *kcontrol,
				 struct snd_ctl_elem_value *ucontrol)
T
Takashi Iwai 已提交
2339
{
2340
	struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
T
Takashi Iwai 已提交
2341 2342 2343 2344
	int elem = kcontrol->private_value & 0xff;
	int shift = (kcontrol->private_value >> 8) & 0xff;
	int mask = (kcontrol->private_value >> 16) & 0xff;
	int invert = (kcontrol->private_value >> 24) & 1;
2345 2346 2347

	if (snd_BUG_ON(!dbri))
		return -EINVAL;
T
Takashi Iwai 已提交
2348

K
Krzysztof Helt 已提交
2349
	if (elem < 4)
T
Takashi Iwai 已提交
2350 2351
		ucontrol->value.integer.value[0] =
		    (dbri->mm.data[elem] >> shift) & mask;
K
Krzysztof Helt 已提交
2352
	else
T
Takashi Iwai 已提交
2353 2354 2355
		ucontrol->value.integer.value[0] =
		    (dbri->mm.ctrl[elem - 4] >> shift) & mask;

K
Krzysztof Helt 已提交
2356
	if (invert == 1)
T
Takashi Iwai 已提交
2357 2358 2359 2360 2361
		ucontrol->value.integer.value[0] =
		    mask - ucontrol->value.integer.value[0];
	return 0;
}

2362 2363
static int snd_cs4215_put_single(struct snd_kcontrol *kcontrol,
				 struct snd_ctl_elem_value *ucontrol)
T
Takashi Iwai 已提交
2364
{
2365
	struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
T
Takashi Iwai 已提交
2366 2367 2368 2369 2370 2371
	int elem = kcontrol->private_value & 0xff;
	int shift = (kcontrol->private_value >> 8) & 0xff;
	int mask = (kcontrol->private_value >> 16) & 0xff;
	int invert = (kcontrol->private_value >> 24) & 1;
	int changed = 0;
	unsigned short val;
2372 2373 2374

	if (snd_BUG_ON(!dbri))
		return -EINVAL;
T
Takashi Iwai 已提交
2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410

	val = (ucontrol->value.integer.value[0] & mask);
	if (invert == 1)
		val = mask - val;
	val <<= shift;

	if (elem < 4) {
		dbri->mm.data[elem] = (dbri->mm.data[elem] &
				       ~(mask << shift)) | val;
		changed = (val != dbri->mm.data[elem]);
	} else {
		dbri->mm.ctrl[elem - 4] = (dbri->mm.ctrl[elem - 4] &
					   ~(mask << shift)) | val;
		changed = (val != dbri->mm.ctrl[elem - 4]);
	}

	dprintk(D_GEN, "put_single: mask=0x%x, changed=%d, "
		"mixer-value=%ld, mm-value=0x%x\n",
		mask, changed, ucontrol->value.integer.value[0],
		dbri->mm.data[elem & 3]);

	if (changed) {
		/* First mute outputs, and wait 1/8000 sec (125 us)
		 * to make sure this takes.  This avoids clicking noises.
		 */
		cs4215_setdata(dbri, 1);
		udelay(125);
		cs4215_setdata(dbri, 0);
	}
	return changed;
}

/* Entries 0-3 map to the 4 data timeslots, entries 4-7 map to the 4 control
   timeslots. Shift is the bit offset in the timeslot, mask defines the
   number of bits. invert is a boolean for use with attenuation.
 */
K
Krzysztof Helt 已提交
2411 2412 2413 2414 2415 2416
#define CS4215_SINGLE(xname, entry, shift, mask, invert)	\
{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),		\
  .info = snd_cs4215_info_single,				\
  .get = snd_cs4215_get_single, .put = snd_cs4215_put_single,	\
  .private_value = (entry) | ((shift) << 8) | ((mask) << 16) |	\
			((invert) << 24) },
T
Takashi Iwai 已提交
2417

2418
static struct snd_kcontrol_new dbri_controls[] = {
T
Takashi Iwai 已提交
2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
	{
	 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
	 .name  = "Playback Volume",
	 .info  = snd_cs4215_info_volume,
	 .get   = snd_cs4215_get_volume,
	 .put   = snd_cs4215_put_volume,
	 .private_value = DBRI_PLAY,
	 },
	CS4215_SINGLE("Headphone switch", 0, 7, 1, 0)
	CS4215_SINGLE("Line out switch", 0, 6, 1, 0)
	CS4215_SINGLE("Speaker switch", 1, 6, 1, 0)
	{
	 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
	 .name  = "Capture Volume",
	 .info  = snd_cs4215_info_volume,
	 .get   = snd_cs4215_get_volume,
	 .put   = snd_cs4215_put_volume,
	 .private_value = DBRI_REC,
	 },
	/* FIXME: mic/line switch */
	CS4215_SINGLE("Line in switch", 2, 4, 1, 0)
	CS4215_SINGLE("High Pass Filter switch", 5, 7, 1, 0)
	CS4215_SINGLE("Monitor Volume", 3, 4, 0xf, 1)
	CS4215_SINGLE("Mic boost", 4, 4, 1, 1)
};

2445
static int snd_dbri_mixer(struct snd_card *card)
T
Takashi Iwai 已提交
2446 2447
{
	int idx, err;
2448
	struct snd_dbri *dbri;
T
Takashi Iwai 已提交
2449

2450 2451
	if (snd_BUG_ON(!card || !card->private_data))
		return -EINVAL;
2452
	dbri = card->private_data;
T
Takashi Iwai 已提交
2453 2454 2455

	strcpy(card->mixername, card->shortname);

2456
	for (idx = 0; idx < ARRAY_SIZE(dbri_controls); idx++) {
K
Krzysztof Helt 已提交
2457 2458 2459
		err = snd_ctl_add(card,
				snd_ctl_new1(&dbri_controls[idx], dbri));
		if (err < 0)
T
Takashi Iwai 已提交
2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473
			return err;
	}

	for (idx = DBRI_REC; idx < DBRI_NO_STREAMS; idx++) {
		dbri->stream_info[idx].left_gain = 0;
		dbri->stream_info[idx].right_gain = 0;
	}

	return 0;
}

/****************************************************************************
			/proc interface
****************************************************************************/
K
Krzysztof Helt 已提交
2474 2475
static void dbri_regs_read(struct snd_info_entry *entry,
			   struct snd_info_buffer *buffer)
T
Takashi Iwai 已提交
2476
{
2477
	struct snd_dbri *dbri = entry->private_data;
T
Takashi Iwai 已提交
2478 2479 2480 2481 2482 2483 2484 2485

	snd_iprintf(buffer, "REG0: 0x%x\n", sbus_readl(dbri->regs + REG0));
	snd_iprintf(buffer, "REG2: 0x%x\n", sbus_readl(dbri->regs + REG2));
	snd_iprintf(buffer, "REG8: 0x%x\n", sbus_readl(dbri->regs + REG8));
	snd_iprintf(buffer, "REG9: 0x%x\n", sbus_readl(dbri->regs + REG9));
}

#ifdef DBRI_DEBUG
K
Krzysztof Helt 已提交
2486
static void dbri_debug_read(struct snd_info_entry *entry,
2487
			    struct snd_info_buffer *buffer)
T
Takashi Iwai 已提交
2488
{
2489
	struct snd_dbri *dbri = entry->private_data;
T
Takashi Iwai 已提交
2490 2491 2492 2493 2494 2495 2496 2497
	int pipe;
	snd_iprintf(buffer, "debug=%d\n", dbri_debug);

	for (pipe = 0; pipe < 32; pipe++) {
		if (pipe_active(dbri, pipe)) {
			struct dbri_pipe *pptr = &dbri->pipes[pipe];
			snd_iprintf(buffer,
				    "Pipe %d: %s SDP=0x%x desc=%d, "
2498
				    "len=%d next %d\n",
T
Takashi Iwai 已提交
2499
				    pipe,
K
Krzysztof Helt 已提交
2500 2501
				   (pptr->sdp & D_SDP_TO_SER) ? "output" :
								 "input",
2502
				    pptr->sdp, pptr->desc,
2503
				    pptr->length, pptr->nextpipe);
T
Takashi Iwai 已提交
2504 2505 2506 2507 2508
		}
	}
}
#endif

2509
static void snd_dbri_proc(struct snd_card *card)
T
Takashi Iwai 已提交
2510
{
2511
	struct snd_dbri *dbri = card->private_data;
2512
	struct snd_info_entry *entry;
T
Takashi Iwai 已提交
2513

2514
	if (!snd_card_proc_new(card, "regs", &entry))
2515
		snd_info_set_text_ops(entry, dbri, dbri_regs_read);
T
Takashi Iwai 已提交
2516 2517

#ifdef DBRI_DEBUG
2518
	if (!snd_card_proc_new(card, "debug", &entry)) {
2519
		snd_info_set_text_ops(entry, dbri, dbri_debug_read);
2520 2521
		entry->mode = S_IFREG | S_IRUGO;	/* Readable only. */
	}
T
Takashi Iwai 已提交
2522 2523 2524 2525 2526 2527 2528 2529
#endif
}

/*
****************************************************************************
**************************** Initialization ********************************
****************************************************************************
*/
K
Krzysztof Helt 已提交
2530
static void snd_dbri_free(struct snd_dbri *dbri);
T
Takashi Iwai 已提交
2531

2532 2533 2534
static int snd_dbri_create(struct snd_card *card,
			   struct platform_device *op,
			   int irq, int dev)
T
Takashi Iwai 已提交
2535
{
2536
	struct snd_dbri *dbri = card->private_data;
T
Takashi Iwai 已提交
2537 2538 2539
	int err;

	spin_lock_init(&dbri->lock);
2540
	dbri->op = op;
2541
	dbri->irq = irq;
T
Takashi Iwai 已提交
2542

J
Joe Perches 已提交
2543 2544
	dbri->dma = dma_zalloc_coherent(&op->dev, sizeof(struct dbri_dma),
					&dbri->dma_dvma, GFP_ATOMIC);
2545 2546
	if (!dbri->dma)
		return -ENOMEM;
T
Takashi Iwai 已提交
2547

T
Tushar Dave 已提交
2548
	dprintk(D_GEN, "DMA Cmd Block 0x%p (%pad)\n",
T
Takashi Iwai 已提交
2549 2550 2551
		dbri->dma, dbri->dma_dvma);

	/* Map the registers into memory. */
2552 2553 2554
	dbri->regs_size = resource_size(&op->resource[0]);
	dbri->regs = of_ioremap(&op->resource[0], 0,
				dbri->regs_size, "DBRI Registers");
T
Takashi Iwai 已提交
2555 2556
	if (!dbri->regs) {
		printk(KERN_ERR "DBRI: could not allocate registers\n");
2557
		dma_free_coherent(&op->dev, sizeof(struct dbri_dma),
2558
				  (void *)dbri->dma, dbri->dma_dvma);
T
Takashi Iwai 已提交
2559 2560 2561
		return -EIO;
	}

2562
	err = request_irq(dbri->irq, snd_dbri_interrupt, IRQF_SHARED,
T
Takashi Iwai 已提交
2563 2564 2565
			  "DBRI audio", dbri);
	if (err) {
		printk(KERN_ERR "DBRI: Can't get irq %d\n", dbri->irq);
2566 2567
		of_iounmap(&op->resource[0], dbri->regs, dbri->regs_size);
		dma_free_coherent(&op->dev, sizeof(struct dbri_dma),
2568
				  (void *)dbri->dma, dbri->dma_dvma);
T
Takashi Iwai 已提交
2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582
		return err;
	}

	/* Do low level initialization of the DBRI and CS4215 chips */
	dbri_initialize(dbri);
	err = cs4215_init(dbri);
	if (err) {
		snd_dbri_free(dbri);
		return err;
	}

	return 0;
}

K
Krzysztof Helt 已提交
2583
static void snd_dbri_free(struct snd_dbri *dbri)
T
Takashi Iwai 已提交
2584 2585 2586 2587 2588 2589 2590 2591
{
	dprintk(D_GEN, "snd_dbri_free\n");
	dbri_reset(dbri);

	if (dbri->irq)
		free_irq(dbri->irq, dbri);

	if (dbri->regs)
2592
		of_iounmap(&dbri->op->resource[0], dbri->regs, dbri->regs_size);
T
Takashi Iwai 已提交
2593 2594

	if (dbri->dma)
2595
		dma_free_coherent(&dbri->op->dev,
2596 2597
				  sizeof(struct dbri_dma),
				  (void *)dbri->dma, dbri->dma_dvma);
T
Takashi Iwai 已提交
2598 2599
}

2600
static int dbri_probe(struct platform_device *op)
T
Takashi Iwai 已提交
2601
{
2602
	struct snd_dbri *dbri;
T
Takashi Iwai 已提交
2603
	struct resource *rp;
2604
	struct snd_card *card;
T
Takashi Iwai 已提交
2605
	static int dev = 0;
2606
	int irq;
T
Takashi Iwai 已提交
2607 2608 2609 2610 2611 2612 2613 2614 2615
	int err;

	if (dev >= SNDRV_CARDS)
		return -ENODEV;
	if (!enable[dev]) {
		dev++;
		return -ENOENT;
	}

2616
	irq = op->archdata.irqs[0];
2617 2618
	if (irq <= 0) {
		printk(KERN_ERR "DBRI-%d: No IRQ.\n", dev);
2619 2620
		return -ENODEV;
	}
T
Takashi Iwai 已提交
2621

2622 2623
	err = snd_card_new(&op->dev, index[dev], id[dev], THIS_MODULE,
			   sizeof(struct snd_dbri), &card);
2624 2625
	if (err < 0)
		return err;
T
Takashi Iwai 已提交
2626 2627 2628

	strcpy(card->driver, "DBRI");
	strcpy(card->shortname, "Sun DBRI");
2629
	rp = &op->resource[0];
2630
	sprintf(card->longname, "%s at 0x%02lx:0x%016Lx, irq %d",
T
Takashi Iwai 已提交
2631
		card->shortname,
2632
		rp->flags & 0xffL, (unsigned long long)rp->start, irq);
T
Takashi Iwai 已提交
2633

2634
	err = snd_dbri_create(card, op, irq, dev);
2635
	if (err < 0) {
T
Takashi Iwai 已提交
2636 2637 2638 2639
		snd_card_free(card);
		return err;
	}

2640
	dbri = card->private_data;
2641
	err = snd_dbri_pcm(card);
K
Krzysztof Helt 已提交
2642
	if (err < 0)
2643
		goto _err;
T
Takashi Iwai 已提交
2644

2645
	err = snd_dbri_mixer(card);
K
Krzysztof Helt 已提交
2646
	if (err < 0)
2647
		goto _err;
T
Takashi Iwai 已提交
2648 2649

	/* /proc file handling */
2650
	snd_dbri_proc(card);
2651
	dev_set_drvdata(&op->dev, card);
T
Takashi Iwai 已提交
2652

K
Krzysztof Helt 已提交
2653 2654
	err = snd_card_register(card);
	if (err < 0)
2655
		goto _err;
T
Takashi Iwai 已提交
2656 2657 2658

	printk(KERN_INFO "audio%d at %p (irq %d) is DBRI(%c)+CS4215(%d)\n",
	       dev, dbri->regs,
2659
	       dbri->irq, op->dev.of_node->name[9], dbri->mm.version);
T
Takashi Iwai 已提交
2660 2661 2662
	dev++;

	return 0;
2663

K
Krzysztof Helt 已提交
2664
_err:
2665 2666 2667
	snd_dbri_free(dbri);
	snd_card_free(card);
	return err;
T
Takashi Iwai 已提交
2668 2669
}

2670
static int dbri_remove(struct platform_device *op)
T
Takashi Iwai 已提交
2671
{
2672
	struct snd_card *card = dev_get_drvdata(&op->dev);
T
Takashi Iwai 已提交
2673

2674 2675
	snd_dbri_free(card->private_data);
	snd_card_free(card);
T
Takashi Iwai 已提交
2676

2677
	return 0;
T
Takashi Iwai 已提交
2678 2679
}

2680
static const struct of_device_id dbri_match[] = {
2681 2682 2683 2684 2685 2686 2687 2688
	{
		.name = "SUNW,DBRIe",
	},
	{
		.name = "SUNW,DBRIf",
	},
	{},
};
T
Takashi Iwai 已提交
2689

2690
MODULE_DEVICE_TABLE(of, dbri_match);
T
Takashi Iwai 已提交
2691

2692
static struct platform_driver dbri_sbus_driver = {
2693 2694 2695 2696
	.driver = {
		.name = "dbri",
		.of_match_table = dbri_match,
	},
2697
	.probe		= dbri_probe,
2698
	.remove		= dbri_remove,
2699 2700
};

2701
module_platform_driver(dbri_sbus_driver);