pxa27x.c 11.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 *  linux/arch/arm/mach-pxa/pxa27x.c
 *
 *  Author:	Nicolas Pitre
 *  Created:	Nov 05, 2002
 *  Copyright:	MontaVista Software Inc.
 *
 * Code specific to PXA27x aka Bulverde.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
17
#include <linux/suspend.h>
18
#include <linux/platform_device.h>
19
#include <linux/sysdev.h>
20
#include <linux/io.h>
21
#include <linux/irq.h>
L
Linus Torvalds 已提交
22

23
#include <asm/mach/map.h>
24
#include <mach/hardware.h>
L
Linus Torvalds 已提交
25
#include <asm/irq.h>
26
#include <mach/irqs.h>
27
#include <mach/gpio.h>
28
#include <mach/pxa27x.h>
29
#include <mach/reset.h>
30 31 32
#include <mach/ohci.h>
#include <mach/pm.h>
#include <mach/dma.h>
33 34
#include <mach/smemc.h>

35
#include <plat/i2c.h>
L
Linus Torvalds 已提交
36 37

#include "generic.h"
38
#include "devices.h"
39
#include "clock.h"
L
Linus Torvalds 已提交
40

41 42 43 44 45 46 47
void pxa27x_clear_otgph(void)
{
	if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
		PSSR |= PSSR_OTGPH;
}
EXPORT_SYMBOL(pxa27x_clear_otgph);

48 49
static unsigned long ac97_reset_config[] = {
	GPIO113_GPIO,
50 51 52
	GPIO113_AC97_nRESET,
	GPIO95_GPIO,
	GPIO95_AC97_nRESET,
53 54 55 56 57 58 59 60 61 62 63 64 65 66
};

void pxa27x_assert_ac97reset(int reset_gpio, int on)
{
	if (reset_gpio == 113)
		pxa2xx_mfp_config(on ? &ac97_reset_config[0] :
				       &ac97_reset_config[1], 1);

	if (reset_gpio == 95)
		pxa2xx_mfp_config(on ? &ac97_reset_config[2] :
				       &ac97_reset_config[3], 1);
}
EXPORT_SYMBOL_GPL(pxa27x_assert_ac97reset);

L
Linus Torvalds 已提交
67 68 69 70 71 72 73 74
/* Crystal clock: 13MHz */
#define BASE_CLK	13000000

/*
 * Get the clock frequency as reflected by CCSR and the turbo flag.
 * We assume these values have been applied via a fcs.
 * If info is not 0 we also display the current settings.
 */
75
unsigned int pxa27x_get_clk_frequency_khz(int info)
L
Linus Torvalds 已提交
76 77 78 79 80 81 82 83 84 85
{
	unsigned long ccsr, clkcfg;
	unsigned int l, L, m, M, n2, N, S;
       	int cccr_a, t, ht, b;

	ccsr = CCSR;
	cccr_a = CCCR & (1 << 25);

	/* Read clkcfg register: it has turbo, b, half-turbo (and f) */
	asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
86
	t  = clkcfg & (1 << 0);
L
Linus Torvalds 已提交
87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114
	ht = clkcfg & (1 << 2);
	b  = clkcfg & (1 << 3);

	l  = ccsr & 0x1f;
	n2 = (ccsr>>7) & 0xf;
	m  = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;

	L  = l * BASE_CLK;
	N  = (L * n2) / 2;
	M  = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
	S  = (b) ? L : (L/2);

	if (info) {
		printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
			L / 1000000, (L % 1000000) / 10000, l );
		printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
			N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
			(t) ? "" : "in" );
		printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
			M / 1000000, (M % 1000000) / 10000, m );
		printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
			S / 1000000, (S % 1000000) / 10000 );
	}

	return (t) ? (N/1000) : (L/1000);
}

/*
115
 * Return the current mem clock frequency as reflected by CCCR[A], B, and L
L
Linus Torvalds 已提交
116
 */
117
static unsigned long clk_pxa27x_mem_getrate(struct clk *clk)
L
Linus Torvalds 已提交
118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
{
	unsigned long ccsr, clkcfg;
	unsigned int l, L, m, M;
       	int cccr_a, b;

	ccsr = CCSR;
	cccr_a = CCCR & (1 << 25);

	/* Read clkcfg register: it has turbo, b, half-turbo (and f) */
	asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
	b = clkcfg & (1 << 3);

	l = ccsr & 0x1f;
	m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;

	L = l * BASE_CLK;
	M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));

136
	return M;
L
Linus Torvalds 已提交
137 138
}

139 140 141 142 143 144
static const struct clkops clk_pxa27x_mem_ops = {
	.enable		= clk_dummy_enable,
	.disable	= clk_dummy_disable,
	.getrate	= clk_pxa27x_mem_getrate,
};

L
Linus Torvalds 已提交
145 146 147
/*
 * Return the current LCD clock frequency in units of 10kHz as
 */
148
static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
L
Linus Torvalds 已提交
149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
{
	unsigned long ccsr;
	unsigned int l, L, k, K;

	ccsr = CCSR;

	l = ccsr & 0x1f;
	k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;

	L = l * BASE_CLK;
	K = L / k;

	return (K / 10000);
}

164 165 166 167 168 169
static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
{
	return pxa27x_get_lcdclk_frequency_10khz() * 10000;
}

static const struct clkops clk_pxa27x_lcd_ops = {
170 171
	.enable		= clk_pxa2xx_cken_enable,
	.disable	= clk_pxa2xx_cken_disable,
172 173 174
	.getrate	= clk_pxa27x_lcd_getrate,
};

175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198
static DEFINE_PXA2_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
static DEFINE_PXA2_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
static DEFINE_PXA2_CKEN(pxa27x_stuart, STUART, 14857000, 1);
static DEFINE_PXA2_CKEN(pxa27x_i2s, I2S, 14682000, 0);
static DEFINE_PXA2_CKEN(pxa27x_i2c, I2C, 32842000, 0);
static DEFINE_PXA2_CKEN(pxa27x_usb, USB, 48000000, 5);
static DEFINE_PXA2_CKEN(pxa27x_mmc, MMC, 19500000, 0);
static DEFINE_PXA2_CKEN(pxa27x_ficp, FICP, 48000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
static DEFINE_PXA2_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_ac97, AC97, 24576000, 0);
static DEFINE_PXA2_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
static DEFINE_PXA2_CKEN(pxa27x_msl, MSL, 48000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_usim, USIM, 48000000, 0);
static DEFINE_PXA2_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
static DEFINE_PXA2_CKEN(pxa27x_im, IM, 0, 0);
static DEFINE_PXA2_CKEN(pxa27x_memc, MEMC, 0, 0);

199 200
static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
201
static DEFINE_CLK(pxa27x_mem, &clk_pxa27x_mem_ops, 0, 0);
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229

static struct clk_lookup pxa27x_clkregs[] = {
	INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
	INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
	INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
	INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
	INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
	INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
	INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
	INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
	INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
	INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
	INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
	INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
	INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
	INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
	INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
	INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
	INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
	INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
	INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
	INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
	INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
	INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
	INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
	INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
	INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
	INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
230
	INIT_CLKREG(&clk_pxa27x_mem, "pxa2xx-pcmcia", NULL),
231 232
};

233 234
#ifdef CONFIG_PM

235 236 237
#define SAVE(x)		sleep_save[SLEEP_SAVE_##x] = x
#define RESTORE(x)	x = sleep_save[SLEEP_SAVE_##x]

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
/*
 * allow platforms to override default PWRMODE setting used for PM_SUSPEND_MEM
 */
static unsigned int pwrmode = PWRMODE_SLEEP;

int __init pxa27x_set_pwrmode(unsigned int mode)
{
	switch (mode) {
	case PWRMODE_SLEEP:
	case PWRMODE_DEEPSLEEP:
		pwrmode = mode;
		return 0;
	}

	return -EINVAL;
}

255 256 257 258 259
/*
 * List of global PXA peripheral registers to preserve.
 * More ones like CP and general purpose register values are preserved
 * with the stack pointer in sleep.S.
 */
260
enum {
261 262
	SLEEP_SAVE_PSTR,
	SLEEP_SAVE_MDREFR,
263
	SLEEP_SAVE_PCFR,
264
	SLEEP_SAVE_COUNT
265 266 267 268
};

void pxa27x_cpu_pm_save(unsigned long *sleep_save)
{
269
	sleep_save[SLEEP_SAVE_MDREFR] = __raw_readl(MDREFR);
270
	SAVE(PCFR);
271 272 273 274 275 276

	SAVE(PSTR);
}

void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
{
277
	__raw_writel(sleep_save[SLEEP_SAVE_MDREFR], MDREFR);
278
	RESTORE(PCFR);
279 280 281 282 283 284 285

	PSSR = PSSR_RDH | PSSR_PH;

	RESTORE(PSTR);
}

void pxa27x_cpu_pm_enter(suspend_state_t state)
286 287 288 289 290 291 292 293 294
{
	extern void pxa_cpu_standby(void);

	/* ensure voltage-change sequencer not initiated, which hangs */
	PCFR &= ~PCFR_FVC;

	/* Clear edge-detect status register. */
	PEDR = 0xDF12FE1B;

R
Russell King 已提交
295 296 297
	/* Clear reset status */
	RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;

298
	switch (state) {
299 300 301
	case PM_SUSPEND_STANDBY:
		pxa_cpu_standby();
		break;
302
	case PM_SUSPEND_MEM:
303
		pxa27x_cpu_suspend(pwrmode);
304 305 306
		break;
	}
}
L
Linus Torvalds 已提交
307

308
static int pxa27x_cpu_pm_valid(suspend_state_t state)
309 310 311 312
{
	return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
}

313 314 315 316 317 318 319 320 321 322 323 324 325
static int pxa27x_cpu_pm_prepare(void)
{
	/* set resume return address */
	PSPR = virt_to_phys(pxa_cpu_resume);
	return 0;
}

static void pxa27x_cpu_pm_finish(void)
{
	/* ensure not to come back here if it wasn't intended */
	PSPR = 0;
}

326
static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
327
	.save_count	= SLEEP_SAVE_COUNT,
328 329 330 331
	.save		= pxa27x_cpu_pm_save,
	.restore	= pxa27x_cpu_pm_restore,
	.valid		= pxa27x_cpu_pm_valid,
	.enter		= pxa27x_cpu_pm_enter,
332 333
	.prepare	= pxa27x_cpu_pm_prepare,
	.finish		= pxa27x_cpu_pm_finish,
334
};
335 336 337 338 339

static void __init pxa27x_init_pm(void)
{
	pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
}
340 341
#else
static inline void pxa27x_init_pm(void) {}
342 343
#endif

344 345 346
/* PXA27x:  Various gpios can issue wakeup events.  This logic only
 * handles the simple cases, not the WEMUX2 and WEMUX3 options
 */
347
static int pxa27x_set_wake(struct irq_data *d, unsigned int on)
348
{
349
	int gpio = IRQ_TO_GPIO(d->irq);
350 351
	uint32_t mask;

352 353
	if (gpio >= 0 && gpio < 128)
		return gpio_set_wake(gpio, on);
354

355
	if (d->irq == IRQ_KEYPAD)
356
		return keypad_set_wake(on);
357

358
	switch (d->irq) {
359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378
	case IRQ_RTCAlrm:
		mask = PWER_RTC;
		break;
	case IRQ_USB:
		mask = 1u << 26;
		break;
	default:
		return -EINVAL;
	}

	if (on)
		PWER |= mask;
	else
		PWER &=~mask;

	return 0;
}

void __init pxa27x_init_irq(void)
{
379
	pxa_init_irq(34, pxa27x_set_wake);
380
	pxa_init_gpio(IRQ_GPIO_2_x, 2, 120, pxa27x_set_wake);
381 382
}

383 384
static struct map_desc pxa27x_io_desc[] __initdata = {
	{	/* Mem Ctl */
385 386
		.virtual	= SMEMC_VIRT,
		.pfn		= __phys_to_pfn(PXA2XX_SMEMC_BASE),
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403
		.length		= 0x00200000,
		.type		= MT_DEVICE
	}, {	/* IMem ctl */
		.virtual	=  0xfe000000,
		.pfn		= __phys_to_pfn(0x58000000),
		.length		= 0x00100000,
		.type		= MT_DEVICE
	},
};

void __init pxa27x_map_io(void)
{
	pxa_map_io();
	iotable_init(ARRAY_AND_SIZE(pxa27x_io_desc));
	pxa27x_get_clk_frequency_khz(1);
}

L
Linus Torvalds 已提交
404 405 406
/*
 * device registration specific to PXA27x.
 */
407
void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
M
Mike Rapoport 已提交
408
{
409 410 411
	local_irq_disable();
	PCFR |= PCFR_PI2CEN;
	local_irq_enable();
412
	pxa_register_device(&pxa27x_device_i2c_power, info);
M
Mike Rapoport 已提交
413 414
}

L
Linus Torvalds 已提交
415
static struct platform_device *devices[] __initdata = {
416
	&pxa27x_device_udc,
417
	&pxa_device_pmu,
418
	&pxa_device_i2s,
419 420 421 422
	&pxa_device_asoc_ssp1,
	&pxa_device_asoc_ssp2,
	&pxa_device_asoc_ssp3,
	&pxa_device_asoc_platform,
423
	&sa1100_device_rtc,
424
	&pxa_device_rtc,
425 426 427
	&pxa27x_device_ssp1,
	&pxa27x_device_ssp2,
	&pxa27x_device_ssp3,
428 429
	&pxa27x_device_pwm0,
	&pxa27x_device_pwm1,
L
Linus Torvalds 已提交
430 431
};

432 433 434
static struct sys_device pxa27x_sysdev[] = {
	{
		.cls	= &pxa_irq_sysclass,
435 436
	}, {
		.cls	= &pxa2xx_mfp_sysclass,
437 438
	}, {
		.cls	= &pxa_gpio_sysclass,
439 440 441
	}, {
		.cls	= &pxa2xx_clock_sysclass,
	}
442 443
};

L
Linus Torvalds 已提交
444 445
static int __init pxa27x_init(void)
{
446 447
	int i, ret = 0;

448
	if (cpu_is_pxa27x()) {
449 450 451

		reset_status = RCSR;

452
		clkdev_add_table(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
453

454
		if ((ret = pxa_init_dma(IRQ_DMA, 32)))
455
			return ret;
456

457
		pxa27x_init_pm();
458

459 460 461 462 463 464
		for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
			ret = sysdev_register(&pxa27x_sysdev[i]);
			if (ret)
				pr_err("failed to register sysdev[%d]\n", i);
		}

465 466
		ret = platform_add_devices(devices, ARRAY_SIZE(devices));
	}
467

468
	return ret;
L
Linus Torvalds 已提交
469 470
}

471
postcore_initcall(pxa27x_init);