i915_guc_submission.c 32.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright © 2014 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 */
#include <linux/circ_buf.h>
#include "i915_drv.h"
26
#include "intel_uc.h"
27

28
/**
A
Alex Dai 已提交
29
 * DOC: GuC-based command submission
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48
 *
 * i915_guc_client:
 * We use the term client to avoid confusion with contexts. A i915_guc_client is
 * equivalent to GuC object guc_context_desc. This context descriptor is
 * allocated from a pool of 1024 entries. Kernel driver will allocate doorbell
 * and workqueue for it. Also the process descriptor (guc_process_desc), which
 * is mapped to client space. So the client can write Work Item then ring the
 * doorbell.
 *
 * To simplify the implementation, we allocate one gem object that contains all
 * pages for doorbell, process descriptor and workqueue.
 *
 * The Scratch registers:
 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
 * triggers an interrupt on the GuC via another register write (0xC4C8).
 * Firmware writes a success/fail code back to the action register after
 * processes the request. The kernel driver polls waiting for this update and
 * then proceeds.
49
 * See intel_guc_send()
50 51 52 53 54 55 56 57 58 59 60
 *
 * Doorbells:
 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
 * mapped into process space.
 *
 * Work Items:
 * There are several types of work items that the host may place into a
 * workqueue, each with its own requirements and limitations. Currently only
 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
 * represents in-order queue. The kernel driver packs ring tail pointer and an
 * ELSP context descriptor dword into Work Item.
61
 * See guc_wq_item_append()
62 63 64 65 66 67 68
 *
 */

/*
 * Tell the GuC to allocate or deallocate a specific doorbell
 */

69 70
static int guc_allocate_doorbell(struct intel_guc *guc,
				 struct i915_guc_client *client)
71
{
72 73 74 75
	u32 action[] = {
		INTEL_GUC_ACTION_ALLOCATE_DOORBELL,
		client->ctx_index
	};
76

77
	return intel_guc_send(guc, action, ARRAY_SIZE(action));
78 79
}

80 81
static int guc_release_doorbell(struct intel_guc *guc,
				struct i915_guc_client *client)
82
{
83 84 85 86
	u32 action[] = {
		INTEL_GUC_ACTION_DEALLOCATE_DOORBELL,
		client->ctx_index
	};
87

88
	return intel_guc_send(guc, action, ARRAY_SIZE(action));
89 90
}

91 92 93 94 95 96 97
/*
 * Initialise, update, or clear doorbell data shared with the GuC
 *
 * These functions modify shared data and so need access to the mapped
 * client object which contains the page being used for the doorbell
 */

98 99 100
static int guc_update_doorbell_id(struct intel_guc *guc,
				  struct i915_guc_client *client,
				  u16 new_id)
101
{
102
	struct sg_table *sg = guc->ctx_pool_vma->pages;
103
	void *doorbell_bitmap = guc->doorbell_bitmap;
104
	struct guc_doorbell_info *doorbell;
105 106
	struct guc_context_desc desc;
	size_t len;
107

108
	doorbell = client->vaddr + client->doorbell_offset;
109

110 111 112 113
	if (client->doorbell_id != GUC_INVALID_DOORBELL_ID &&
	    test_bit(client->doorbell_id, doorbell_bitmap)) {
		/* Deactivate the old doorbell */
		doorbell->db_status = GUC_DOORBELL_DISABLED;
114
		(void)guc_release_doorbell(guc, client);
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
		__clear_bit(client->doorbell_id, doorbell_bitmap);
	}

	/* Update the GuC's idea of the doorbell ID */
	len = sg_pcopy_to_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
	if (len != sizeof(desc))
		return -EFAULT;
	desc.db_id = new_id;
	len = sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
	if (len != sizeof(desc))
		return -EFAULT;

	client->doorbell_id = new_id;
	if (new_id == GUC_INVALID_DOORBELL_ID)
		return 0;

	/* Activate the new doorbell */
	__set_bit(new_id, doorbell_bitmap);
	doorbell->db_status = GUC_DOORBELL_ENABLED;
136
	doorbell->cookie = client->doorbell_cookie;
137
	return guc_allocate_doorbell(guc, client);
138 139
}

140 141 142
static void guc_disable_doorbell(struct intel_guc *guc,
				 struct i915_guc_client *client)
{
143
	(void)guc_update_doorbell_id(guc, client, GUC_INVALID_DOORBELL_ID);
144 145 146 147 148

	/* XXX: wait for any interrupts */
	/* XXX: wait for workqueue to drain */
}

149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
static uint16_t
select_doorbell_register(struct intel_guc *guc, uint32_t priority)
{
	/*
	 * The bitmap tracks which doorbell registers are currently in use.
	 * It is split into two halves; the first half is used for normal
	 * priority contexts, the second half for high-priority ones.
	 * Note that logically higher priorities are numerically less than
	 * normal ones, so the test below means "is it high-priority?"
	 */
	const bool hi_pri = (priority <= GUC_CTX_PRIORITY_HIGH);
	const uint16_t half = GUC_MAX_DOORBELLS / 2;
	const uint16_t start = hi_pri ? half : 0;
	const uint16_t end = start + half;
	uint16_t id;

	id = find_next_zero_bit(guc->doorbell_bitmap, end, start);
	if (id == end)
		id = GUC_INVALID_DOORBELL_ID;

	DRM_DEBUG_DRIVER("assigned %s priority doorbell id 0x%x\n",
			hi_pri ? "high" : "normal", id);

	return id;
}

175 176 177 178
/*
 * Select, assign and relase doorbell cachelines
 *
 * These functions track which doorbell cachelines are in use.
179
 * The data they manipulate is protected by the intel_guc_send lock.
180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
 */

static uint32_t select_doorbell_cacheline(struct intel_guc *guc)
{
	const uint32_t cacheline_size = cache_line_size();
	uint32_t offset;

	/* Doorbell uses a single cache line within a page */
	offset = offset_in_page(guc->db_cacheline);

	/* Moving to next cache line to reduce contention */
	guc->db_cacheline += cacheline_size;

	DRM_DEBUG_DRIVER("selected doorbell cacheline 0x%x, next 0x%x, linesize %u\n",
			offset, guc->db_cacheline, cacheline_size);

	return offset;
}

/*
 * Initialise the process descriptor shared with the GuC firmware.
 */
202
static void guc_proc_desc_init(struct intel_guc *guc,
203 204 205 206
			       struct i915_guc_client *client)
{
	struct guc_process_desc *desc;

207
	desc = client->vaddr + client->proc_desc_offset;
208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233

	memset(desc, 0, sizeof(*desc));

	/*
	 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
	 * space for ring3 clients (set them as in mmap_ioctl) or kernel
	 * space for kernel clients (map on demand instead? May make debug
	 * easier to have it mapped).
	 */
	desc->wq_base_addr = 0;
	desc->db_base_addr = 0;

	desc->context_id = client->ctx_index;
	desc->wq_size_bytes = client->wq_size;
	desc->wq_status = WQ_STATUS_ACTIVE;
	desc->priority = client->priority;
}

/*
 * Initialise/clear the context descriptor shared with the GuC firmware.
 *
 * This descriptor tells the GuC where (in GGTT space) to find the important
 * data structures relating to this client (doorbell, process descriptor,
 * write queue, etc).
 */

234
static void guc_ctx_desc_init(struct intel_guc *guc,
235 236
			      struct i915_guc_client *client)
{
237
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
238
	struct intel_engine_cs *engine;
239
	struct i915_gem_context *ctx = client->owner;
240 241
	struct guc_context_desc desc;
	struct sg_table *sg;
242
	unsigned int tmp;
243
	u32 gfx_addr;
244 245 246 247 248 249 250 251

	memset(&desc, 0, sizeof(desc));

	desc.attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
	desc.context_id = client->ctx_index;
	desc.priority = client->priority;
	desc.db_id = client->doorbell_id;

252
	for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
253
		struct intel_context *ce = &ctx->engine[engine->id];
254 255
		uint32_t guc_engine_id = engine->guc_id;
		struct guc_execlist_context *lrc = &desc.lrc[guc_engine_id];
256 257 258 259 260 261 262 263

		/* TODO: We have a design issue to be solved here. Only when we
		 * receive the first batch, we know which engine is used by the
		 * user. But here GuC expects the lrc and ring to be pinned. It
		 * is not an issue for default context, which is the only one
		 * for now who owns a GuC client. But for future owner of GuC
		 * client, need to make sure lrc is pinned prior to enter here.
		 */
264
		if (!ce->state)
265 266
			break;	/* XXX: continue? */

267
		lrc->context_desc = lower_32_bits(ce->lrc_desc);
268 269

		/* The state page is after PPHWSP */
270
		lrc->ring_lcra =
271
			guc_ggtt_offset(ce->state) + LRC_STATE_PN * PAGE_SIZE;
272
		lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
273
				(guc_engine_id << GUC_ELC_ENGINE_OFFSET);
274

275
		lrc->ring_begin = guc_ggtt_offset(ce->ring->vma);
276 277
		lrc->ring_end = lrc->ring_begin + ce->ring->size - 1;
		lrc->ring_next_free_location = lrc->ring_begin;
278 279
		lrc->ring_current_tail_pointer_value = 0;

280
		desc.engines_used |= (1 << guc_engine_id);
281 282
	}

283 284
	DRM_DEBUG_DRIVER("Host engines 0x%x => GuC engines used 0x%x\n",
			client->engines, desc.engines_used);
285 286
	WARN_ON(desc.engines_used == 0);

287
	/*
288 289
	 * The doorbell, process descriptor, and workqueue are all parts
	 * of the client object, which the GuC will reference via the GGTT
290
	 */
291
	gfx_addr = guc_ggtt_offset(client->vma);
292
	desc.db_trigger_phy = sg_dma_address(client->vma->pages->sgl) +
293
				client->doorbell_offset;
294 295
	desc.db_trigger_cpu =
		(uintptr_t)client->vaddr + client->doorbell_offset;
296 297 298
	desc.db_trigger_uk = gfx_addr + client->doorbell_offset;
	desc.process_desc = gfx_addr + client->proc_desc_offset;
	desc.wq_addr = gfx_addr + client->wq_offset;
299 300 301
	desc.wq_size = client->wq_size;

	/*
302
	 * XXX: Take LRCs from an existing context if this is not an
303 304 305 306 307
	 * IsKMDCreatedContext client
	 */
	desc.desc_private = (uintptr_t)client;

	/* Pool context is pinned already */
308
	sg = guc->ctx_pool_vma->pages;
309 310 311 312
	sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
}

313
static void guc_ctx_desc_fini(struct intel_guc *guc,
314 315 316 317 318 319 320
			      struct i915_guc_client *client)
{
	struct guc_context_desc desc;
	struct sg_table *sg;

	memset(&desc, 0, sizeof(desc));

321
	sg = guc->ctx_pool_vma->pages;
322 323 324 325
	sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
			     sizeof(desc) * client->ctx_index);
}

326
/**
327
 * i915_guc_wq_reserve() - reserve space in the GuC's workqueue
328 329 330 331 332 333 334
 * @request:	request associated with the commands
 *
 * Return:	0 if space is available
 *		-EAGAIN if space is not currently available
 *
 * This function must be called (and must return 0) before a request
 * is submitted to the GuC via i915_guc_submit() below. Once a result
335 336
 * of 0 has been returned, it must be balanced by a corresponding
 * call to submit().
337
 *
338
 * Reservation allows the caller to determine in advance that space
339 340 341
 * will be available for the next submission before committing resources
 * to it, and helps avoid late failures with complicated recovery paths.
 */
342
int i915_guc_wq_reserve(struct drm_i915_gem_request *request)
343
{
344
	const size_t wqi_size = sizeof(struct guc_wq_item);
345 346 347
	struct i915_guc_client *client = request->i915->guc.execbuf_client;
	struct guc_process_desc *desc = client->vaddr +
					client->proc_desc_offset;
348
	u32 freespace;
349
	int ret;
350

351
	spin_lock_irq(&client->wq_lock);
352 353
	freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
	freespace -= client->wq_rsvd;
354
	if (likely(freespace >= wqi_size)) {
355
		client->wq_rsvd += wqi_size;
356 357
		ret = 0;
	} else {
358
		client->no_wq_space++;
359 360
		ret = -EAGAIN;
	}
361
	spin_unlock_irq(&client->wq_lock);
362

363
	return ret;
364 365
}

366 367 368 369 370 371 372 373 374
static void guc_client_update_wq_rsvd(struct i915_guc_client *client, int size)
{
	unsigned long flags;

	spin_lock_irqsave(&client->wq_lock, flags);
	client->wq_rsvd += size;
	spin_unlock_irqrestore(&client->wq_lock, flags);
}

375 376
void i915_guc_wq_unreserve(struct drm_i915_gem_request *request)
{
377
	const int wqi_size = sizeof(struct guc_wq_item);
378
	struct i915_guc_client *client = request->i915->guc.execbuf_client;
379

380
	GEM_BUG_ON(READ_ONCE(client->wq_rsvd) < wqi_size);
381
	guc_client_update_wq_rsvd(client, -wqi_size);
382 383
}

384
/* Construct a Work Item and append it to the GuC's Work Queue */
385
static void guc_wq_item_append(struct i915_guc_client *client,
386
			       struct drm_i915_gem_request *rq)
387
{
388 389 390
	/* wqi_len is in DWords, and does not include the one-word header */
	const size_t wqi_size = sizeof(struct guc_wq_item);
	const u32 wqi_len = wqi_size/sizeof(u32) - 1;
391
	struct intel_engine_cs *engine = rq->engine;
392
	struct guc_process_desc *desc;
393
	struct guc_wq_item *wqi;
394
	u32 freespace, tail, wq_off;
395

396
	desc = client->vaddr + client->proc_desc_offset;
397

398
	/* Free space is guaranteed, see i915_guc_wq_reserve() above */
399
	freespace = CIRC_SPACE(client->wq_tail, desc->head, client->wq_size);
400 401 402 403 404 405 406
	GEM_BUG_ON(freespace < wqi_size);

	/* The GuC firmware wants the tail index in QWords, not bytes */
	tail = rq->tail;
	GEM_BUG_ON(tail & 7);
	tail >>= 3;
	GEM_BUG_ON(tail > WQ_RING_TAIL_MAX);
407 408 409 410 411 412 413 414

	/* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
	 * should not have the case where structure wqi is across page, neither
	 * wrapped to the beginning. This simplifies the implementation below.
	 *
	 * XXX: if not the case, we need save data to a temp wqi and copy it to
	 * workqueue buffer dw by dw.
	 */
415
	BUILD_BUG_ON(wqi_size != 16);
416
	GEM_BUG_ON(client->wq_rsvd < wqi_size);
417

418
	/* postincrement WQ tail for next time */
419
	wq_off = client->wq_tail;
420
	GEM_BUG_ON(wq_off & (wqi_size - 1));
421 422 423
	client->wq_tail += wqi_size;
	client->wq_tail &= client->wq_size - 1;
	client->wq_rsvd -= wqi_size;
424 425

	/* WQ starts from the page after doorbell / process_desc */
426
	wqi = client->vaddr + wq_off + GUC_DB_SIZE;
427

428
	/* Now fill in the 4-word work queue item */
429
	wqi->header = WQ_TYPE_INORDER |
430
			(wqi_len << WQ_LEN_SHIFT) |
431
			(engine->guc_id << WQ_TARGET_SHIFT) |
432 433 434
			WQ_NO_WCFLUSH_WAIT;

	/* The GuC wants only the low-order word of the context descriptor */
435
	wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx, engine);
436 437

	wqi->ring_tail = tail << WQ_RING_TAIL_SHIFT;
438
	wqi->fence_id = rq->global_seqno;
439 440
}

441
static int guc_ring_doorbell(struct i915_guc_client *client)
442 443 444 445 446 447
{
	struct guc_process_desc *desc;
	union guc_doorbell_qw db_cmp, db_exc, db_ret;
	union guc_doorbell_qw *db;
	int attempt = 2, ret = -EAGAIN;

448
	desc = client->vaddr + client->proc_desc_offset;
449 450

	/* Update the tail so it is visible to GuC */
451
	desc->tail = client->wq_tail;
452 453 454

	/* current cookie */
	db_cmp.db_status = GUC_DOORBELL_ENABLED;
455
	db_cmp.cookie = client->doorbell_cookie;
456 457 458

	/* cookie to be updated */
	db_exc.db_status = GUC_DOORBELL_ENABLED;
459
	db_exc.cookie = client->doorbell_cookie + 1;
460 461 462 463
	if (db_exc.cookie == 0)
		db_exc.cookie = 1;

	/* pointer of current doorbell cacheline */
464
	db = client->vaddr + client->doorbell_offset;
465 466 467 468 469 470 471 472 473

	while (attempt--) {
		/* lets ring the doorbell */
		db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
			db_cmp.value_qw, db_exc.value_qw);

		/* if the exchange was successfully executed */
		if (db_ret.value_qw == db_cmp.value_qw) {
			/* db was successfully rung */
474
			client->doorbell_cookie = db_exc.cookie;
475 476 477 478 479 480 481 482
			ret = 0;
			break;
		}

		/* XXX: doorbell was lost and need to acquire it again */
		if (db_ret.db_status == GUC_DOORBELL_DISABLED)
			break;

483 484
		DRM_WARN("Cookie mismatch. Expected %d, found %d\n",
			 db_cmp.cookie, db_ret.cookie);
485 486 487 488 489 490 491 492 493 494 495

		/* update the cookie to newly read cookie from GuC */
		db_cmp.cookie = db_ret.cookie;
		db_exc.cookie = db_ret.cookie + 1;
		if (db_exc.cookie == 0)
			db_exc.cookie = 1;
	}

	return ret;
}

496
/**
497
 * __i915_guc_submit() - Submit commands through GuC
A
Alex Dai 已提交
498
 * @rq:		request associated with the commands
499
 *
500 501 502
 * The caller must have already called i915_guc_wq_reserve() above with
 * a result of 0 (success), guaranteeing that there is space in the work
 * queue for the new request, so enqueuing the item cannot fail.
503 504
 *
 * Bad Things Will Happen if the caller violates this protocol e.g. calls
505 506
 * submit() when _reserve() says there's no space, or calls _submit()
 * a different number of times from (successful) calls to _reserve().
507 508 509
 *
 * The only error here arises if the doorbell hardware isn't functioning
 * as expected, which really shouln't happen.
510
 */
511
static void __i915_guc_submit(struct drm_i915_gem_request *rq)
512
{
513
	struct drm_i915_private *dev_priv = rq->i915;
514 515
	struct intel_engine_cs *engine = rq->engine;
	unsigned int engine_id = engine->id;
516 517
	struct intel_guc *guc = &rq->i915->guc;
	struct i915_guc_client *client = guc->execbuf_client;
518
	unsigned long flags;
519
	int b_ret;
520

521 522 523 524
	/* WA to flush out the pending GMADR writes to ring buffer. */
	if (i915_vma_is_map_and_fenceable(rq->ring->vma))
		POSTING_READ_FW(GUC_STATUS);

525 526
	trace_i915_gem_request_in(rq, 0);

527
	spin_lock_irqsave(&client->wq_lock, flags);
528 529

	guc_wq_item_append(client, rq);
530
	b_ret = guc_ring_doorbell(client);
531

532
	client->submissions[engine_id] += 1;
533 534
	client->retcode = b_ret;
	if (b_ret)
535
		client->b_fail += 1;
536

537
	guc->submissions[engine_id] += 1;
538
	guc->last_seqno[engine_id] = rq->global_seqno;
539

540
	spin_unlock_irqrestore(&client->wq_lock, flags);
541 542
}

543 544 545 546 547 548
static void i915_guc_submit(struct drm_i915_gem_request *rq)
{
	i915_gem_request_submit(rq);
	__i915_guc_submit(rq);
}

549 550 551 552 553 554
/*
 * Everything below here is concerned with setup & teardown, and is
 * therefore not part of the somewhat time-critical batch-submission
 * path of i915_guc_submit() above.
 */

555
/**
556
 * intel_guc_allocate_vma() - Allocate a GGTT VMA for GuC usage
557 558
 * @guc:	the guc
 * @size:	size of area to allocate (both virtual space and memory)
559
 *
560 561 562 563 564
 * This is a wrapper to create an object for use with the GuC. In order to
 * use it inside the GuC, an object needs to be pinned lifetime, so we allocate
 * both some backing storage and a range inside the Global GTT. We must pin
 * it in the GGTT somewhere other than than [0, GUC_WOPCM_TOP) because that
 * range is reserved inside GuC.
565
 *
566
 * Return:	A i915_vma if successful, otherwise an ERR_PTR.
567
 */
568
struct i915_vma *intel_guc_allocate_vma(struct intel_guc *guc, u32 size)
569
{
570
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
571
	struct drm_i915_gem_object *obj;
572 573
	struct i915_vma *vma;
	int ret;
574

575
	obj = i915_gem_object_create(dev_priv, size);
576
	if (IS_ERR(obj))
577
		return ERR_CAST(obj);
578

579
	vma = i915_vma_instance(obj, &dev_priv->ggtt.base, NULL);
580 581
	if (IS_ERR(vma))
		goto err;
582

583 584 585 586 587
	ret = i915_vma_pin(vma, 0, PAGE_SIZE,
			   PIN_GLOBAL | PIN_OFFSET_BIAS | GUC_WOPCM_TOP);
	if (ret) {
		vma = ERR_PTR(ret);
		goto err;
588 589
	}

590 591 592 593 594
	return vma;

err:
	i915_gem_object_put(obj);
	return vma;
595 596
}

597 598 599
static void
guc_client_free(struct drm_i915_private *dev_priv,
		struct i915_guc_client *client)
600 601 602 603 604 605 606 607 608 609 610
{
	struct intel_guc *guc = &dev_priv->guc;

	if (!client)
		return;

	/*
	 * XXX: wait for any outstanding submissions before freeing memory.
	 * Be sure to drop any locks
	 */

611
	if (client->vaddr) {
612
		/*
613 614
		 * If we got as far as setting up a doorbell, make sure we
		 * shut it down before unmapping & deallocating the memory.
615
		 */
616
		guc_disable_doorbell(guc, client);
617

618
		i915_gem_object_unpin_map(client->vma->obj);
619 620
	}

621
	i915_vma_unpin_and_release(&client->vma);
622 623

	if (client->ctx_index != GUC_INVALID_CTX_ID) {
624
		guc_ctx_desc_fini(guc, client);
625 626 627 628 629 630
		ida_simple_remove(&guc->ctx_ids, client->ctx_index);
	}

	kfree(client);
}

631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649
/* Check that a doorbell register is in the expected state */
static bool guc_doorbell_check(struct intel_guc *guc, uint16_t db_id)
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
	i915_reg_t drbreg = GEN8_DRBREGL(db_id);
	uint32_t value = I915_READ(drbreg);
	bool enabled = (value & GUC_DOORBELL_ENABLED) != 0;
	bool expected = test_bit(db_id, guc->doorbell_bitmap);

	if (enabled == expected)
		return true;

	DRM_DEBUG_DRIVER("Doorbell %d (reg 0x%x) 0x%x, should be %s\n",
			 db_id, drbreg.reg, value,
			 expected ? "active" : "inactive");

	return false;
}

650
/*
651
 * Borrow the first client to set up & tear down each unused doorbell
652 653 654 655 656
 * in turn, to ensure that all doorbell h/w is (re)initialised.
 */
static void guc_init_doorbell_hw(struct intel_guc *guc)
{
	struct i915_guc_client *client = guc->execbuf_client;
657 658
	uint16_t db_id;
	int i, err;
659

660
	guc_disable_doorbell(guc, client);
661 662

	for (i = 0; i < GUC_MAX_DOORBELLS; ++i) {
663 664
		/* Skip if doorbell is OK */
		if (guc_doorbell_check(guc, i))
665 666
			continue;

667
		err = guc_update_doorbell_id(guc, client, i);
668 669 670
		if (err)
			DRM_DEBUG_DRIVER("Doorbell %d update failed, err %d\n",
					i, err);
671 672
	}

673 674 675
	db_id = select_doorbell_register(guc, client->priority);
	WARN_ON(db_id == GUC_INVALID_DOORBELL_ID);

676 677
	err = guc_update_doorbell_id(guc, client, db_id);
	if (err)
678 679
		DRM_WARN("Failed to restore doorbell to %d, err %d\n",
			 db_id, err);
680

681 682 683
	/* Read back & verify all doorbell registers */
	for (i = 0; i < GUC_MAX_DOORBELLS; ++i)
		(void)guc_doorbell_check(guc, i);
684 685
}

686 687
/**
 * guc_client_alloc() - Allocate an i915_guc_client
688
 * @dev_priv:	driver private data structure
689
 * @engines:	The set of engines to enable for this client
690 691 692 693
 * @priority:	four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
 * 		The kernel client to replace ExecList submission is created with
 * 		NORMAL priority. Priority of a client for scheduler can be HIGH,
 * 		while a preemption context can use CRITICAL.
A
Alex Dai 已提交
694 695
 * @ctx:	the context that owns the client (we use the default render
 * 		context)
696
 *
697
 * Return:	An i915_guc_client object if success, else NULL.
698
 */
699 700
static struct i915_guc_client *
guc_client_alloc(struct drm_i915_private *dev_priv,
701
		 uint32_t engines,
702 703
		 uint32_t priority,
		 struct i915_gem_context *ctx)
704 705 706
{
	struct i915_guc_client *client;
	struct intel_guc *guc = &dev_priv->guc;
707
	struct i915_vma *vma;
708
	void *vaddr;
709
	uint16_t db_id;
710 711 712 713 714

	client = kzalloc(sizeof(*client), GFP_KERNEL);
	if (!client)
		return NULL;

715
	client->owner = ctx;
716
	client->guc = guc;
717 718 719
	client->engines = engines;
	client->priority = priority;
	client->doorbell_id = GUC_INVALID_DOORBELL_ID;
720 721 722 723 724 725 726 727 728

	client->ctx_index = (uint32_t)ida_simple_get(&guc->ctx_ids, 0,
			GUC_MAX_GPU_CONTEXTS, GFP_KERNEL);
	if (client->ctx_index >= GUC_MAX_GPU_CONTEXTS) {
		client->ctx_index = GUC_INVALID_CTX_ID;
		goto err;
	}

	/* The first page is doorbell/proc_desc. Two followed pages are wq. */
729
	vma = intel_guc_allocate_vma(guc, GUC_DB_SIZE + GUC_WQ_SIZE);
730
	if (IS_ERR(vma))
731 732
		goto err;

733
	/* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
734
	client->vma = vma;
735 736 737 738 739 740

	vaddr = i915_gem_object_pin_map(vma->obj, I915_MAP_WB);
	if (IS_ERR(vaddr))
		goto err;

	client->vaddr = vaddr;
741 742

	spin_lock_init(&client->wq_lock);
743 744 745
	client->wq_offset = GUC_DB_SIZE;
	client->wq_size = GUC_WQ_SIZE;

746 747 748 749 750
	db_id = select_doorbell_register(guc, client->priority);
	if (db_id == GUC_INVALID_DOORBELL_ID)
		/* XXX: evict a doorbell instead? */
		goto err;

751 752 753 754 755 756 757 758 759 760 761 762
	client->doorbell_offset = select_doorbell_cacheline(guc);

	/*
	 * Since the doorbell only requires a single cacheline, we can save
	 * space by putting the application process descriptor in the same
	 * page. Use the half of the page that doesn't include the doorbell.
	 */
	if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
		client->proc_desc_offset = 0;
	else
		client->proc_desc_offset = (GUC_DB_SIZE / 2);

763 764
	guc_proc_desc_init(guc, client);
	guc_ctx_desc_init(guc, client);
765 766 767 768 769 770 771

	/* For runtime client allocation we need to enable the doorbell. Not
	 * required yet for the static execbuf_client as this special kernel
	 * client is enabled from i915_guc_submission_enable().
	 *
	 * guc_update_doorbell_id(guc, client, db_id);
	 */
772

773 774
	DRM_DEBUG_DRIVER("new priority %u client %p for engine(s) 0x%x: ctx_index %u\n",
		priority, client, client->engines, client->ctx_index);
775 776
	DRM_DEBUG_DRIVER("doorbell id %u, cacheline offset 0x%x\n",
		client->doorbell_id, client->doorbell_offset);
777 778 779 780

	return client;

err:
781
	guc_client_free(dev_priv, client);
782 783 784
	return NULL;
}

785

786

787
static void guc_policies_init(struct guc_policies *policies)
788 789 790 791 792 793 794 795
{
	struct guc_policy *policy;
	u32 p, i;

	policies->dpc_promote_time = 500000;
	policies->max_num_work_items = POLICY_MAX_NUM_WI;

	for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
796
		for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
797 798 799 800 801 802 803 804 805 806 807 808
			policy = &policies->policy[p][i];

			policy->execution_quantum = 1000000;
			policy->preemption_time = 500000;
			policy->fault_time = 250000;
			policy->policy_flags = 0;
		}
	}

	policies->is_valid = 1;
}

809
static void guc_addon_create(struct intel_guc *guc)
810 811
{
	struct drm_i915_private *dev_priv = guc_to_i915(guc);
812
	struct i915_vma *vma;
813 814
	struct page *page;
	/* The ads obj includes the struct itself and buffers passed to GuC */
815 816 817 818 819 820 821 822 823
	struct {
		struct guc_ads ads;
		struct guc_policies policies;
		struct guc_mmio_reg_state reg_state;
		u8 reg_state_buffer[GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE];
	} __packed *blob;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	u32 base;
824

825 826
	vma = guc->ads_vma;
	if (!vma) {
827
		vma = intel_guc_allocate_vma(guc, PAGE_ALIGN(sizeof(*blob)));
828
		if (IS_ERR(vma))
829 830
			return;

831
		guc->ads_vma = vma;
832 833
	}

834
	page = i915_vma_first_page(vma);
835
	blob = kmap(page);
836

837
	/* GuC scheduling policies */
838
	guc_policies_init(&blob->policies);
839

840
	/* MMIO reg state */
841
	for_each_engine(engine, dev_priv, id) {
842
		blob->reg_state.mmio_white_list[engine->guc_id].mmio_start =
843
			engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
844 845

		/* Nothing to be saved or restored for now. */
846
		blob->reg_state.mmio_white_list[engine->guc_id].count = 0;
847 848
	}

849 850 851 852 853 854 855 856 857 858 859 860 861
	/*
	 * The GuC requires a "Golden Context" when it reinitialises
	 * engines after a reset. Here we use the Render ring default
	 * context, which must already exist and be pinned in the GGTT,
	 * so its address won't change after we've told the GuC where
	 * to find it.
	 */
	blob->ads.golden_context_lrca =
		dev_priv->engine[RCS]->status_page.ggtt_offset;

	for_each_engine(engine, dev_priv, id)
		blob->ads.eng_state_size[engine->guc_id] =
			intel_lr_context_size(engine);
862

863 864 865 866
	base = guc_ggtt_offset(vma);
	blob->ads.scheduler_policies = base + ptr_offset(blob, policies);
	blob->ads.reg_state_buffer = base + ptr_offset(blob, reg_state_buffer);
	blob->ads.reg_state_addr = base + ptr_offset(blob, reg_state);
867

868 869 870
	kunmap(page);
}

871 872 873 874
/*
 * Set up the memory resources to be shared with the GuC.  At this point,
 * we require just one object that can be mapped through the GGTT.
 */
875
int i915_guc_submission_init(struct drm_i915_private *dev_priv)
876
{
877 878 879
	const size_t ctxsize = sizeof(struct guc_context_desc);
	const size_t poolsize = GUC_MAX_GPU_CONTEXTS * ctxsize;
	const size_t gemsize = round_up(poolsize, PAGE_SIZE);
880
	struct intel_guc *guc = &dev_priv->guc;
881
	struct i915_vma *vma;
882

883 884 885
	if (!HAS_GUC_SCHED(dev_priv))
		return 0;

886 887
	/* Wipe bitmap & delete client in case of reinitialisation */
	bitmap_clear(guc->doorbell_bitmap, 0, GUC_MAX_DOORBELLS);
888
	i915_guc_submission_disable(dev_priv);
889

890 891 892
	if (!i915.enable_guc_submission)
		return 0; /* not enabled  */

893
	if (guc->ctx_pool_vma)
894 895
		return 0; /* already allocated */

896
	vma = intel_guc_allocate_vma(guc, gemsize);
897 898
	if (IS_ERR(vma))
		return PTR_ERR(vma);
899

900
	guc->ctx_pool_vma = vma;
901
	ida_init(&guc->ctx_ids);
902
	intel_guc_log_create(guc);
903
	guc_addon_create(guc);
904

905 906 907 908 909 910 911 912 913
	guc->execbuf_client = guc_client_alloc(dev_priv,
					       INTEL_INFO(dev_priv)->ring_mask,
					       GUC_CTX_PRIORITY_KMD_NORMAL,
					       dev_priv->kernel_context);
	if (!guc->execbuf_client) {
		DRM_ERROR("Failed to create GuC client for execbuf!\n");
		goto err;
	}

914
	return 0;
915 916 917 918 919 920

err:
	i915_guc_submission_fini(dev_priv);
	return -ENOMEM;
}

921
static void guc_reset_wq(struct i915_guc_client *client)
922
{
923 924
	struct guc_process_desc *desc = client->vaddr +
					client->proc_desc_offset;
925 926 927 928

	desc->head = 0;
	desc->tail = 0;

929
	client->wq_tail = 0;
930 931
}

932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
static void guc_interrupts_capture(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int irqs;

	/* tell all command streamers to forward interrupts (but not vblank) to GuC */
	irqs = _MASKED_BIT_ENABLE(GFX_INTERRUPT_STEERING);
	for_each_engine(engine, dev_priv, id)
		I915_WRITE(RING_MODE_GEN7(engine), irqs);

	/* route USER_INTERRUPT to Host, all others are sent to GuC. */
	irqs = GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
	       GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
	/* These three registers have the same bit definitions */
	I915_WRITE(GUC_BCS_RCS_IER, ~irqs);
	I915_WRITE(GUC_VCS2_VCS1_IER, ~irqs);
	I915_WRITE(GUC_WD_VECS_IER, ~irqs);
950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970

	/*
	 * The REDIRECT_TO_GUC bit of the PMINTRMSK register directs all
	 * (unmasked) PM interrupts to the GuC. All other bits of this
	 * register *disable* generation of a specific interrupt.
	 *
	 * 'pm_intrmsk_mbz' indicates bits that are NOT to be set when
	 * writing to the PM interrupt mask register, i.e. interrupts
	 * that must not be disabled.
	 *
	 * If the GuC is handling these interrupts, then we must not let
	 * the PM code disable ANY interrupt that the GuC is expecting.
	 * So for each ENABLED (0) bit in this register, we must SET the
	 * bit in pm_intrmsk_mbz so that it's left enabled for the GuC.
	 * GuC needs ARAT expired interrupt unmasked hence it is set in
	 * pm_intrmsk_mbz.
	 *
	 * Here we CLEAR REDIRECT_TO_GUC bit in pm_intrmsk_mbz, which will
	 * result in the register bit being left SET!
	 */
	dev_priv->rps.pm_intrmsk_mbz |= ARAT_EXPIRED_INTRMSK;
971
	dev_priv->rps.pm_intrmsk_mbz &= ~GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
972 973
}

974
int i915_guc_submission_enable(struct drm_i915_private *dev_priv)
975 976
{
	struct intel_guc *guc = &dev_priv->guc;
977
	struct i915_guc_client *client = guc->execbuf_client;
978
	struct intel_engine_cs *engine;
979
	enum intel_engine_id id;
980

981 982
	if (!client)
		return -ENODEV;
983

984
	intel_guc_sample_forcewake(guc);
985 986

	guc_reset_wq(client);
987
	guc_init_doorbell_hw(guc);
A
Alex Dai 已提交
988

989
	/* Take over from manual control of ELSP (execlists) */
990
	for_each_engine(engine, dev_priv, id) {
991
		engine->submit_request = i915_guc_submit;
992
		engine->schedule = NULL;
993 994 995 996 997 998 999 1000
	}

	guc_interrupts_capture(dev_priv);

	/* Replay the current set of previously submitted requests */
	for_each_engine(engine, dev_priv, id) {
		const int wqi_size = sizeof(struct guc_wq_item);
		struct drm_i915_gem_request *rq;
1001

1002
		spin_lock_irq(&engine->timeline->lock);
1003
		list_for_each_entry(rq, &engine->timeline->requests, link) {
1004
			guc_client_update_wq_rsvd(client, wqi_size);
1005
			__i915_guc_submit(rq);
1006
		}
1007
		spin_unlock_irq(&engine->timeline->lock);
1008 1009
	}

1010 1011 1012
	return 0;
}

1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
static void guc_interrupts_release(struct drm_i915_private *dev_priv)
{
	struct intel_engine_cs *engine;
	enum intel_engine_id id;
	int irqs;

	/*
	 * tell all command streamers NOT to forward interrupts or vblank
	 * to GuC.
	 */
	irqs = _MASKED_FIELD(GFX_FORWARD_VBLANK_MASK, GFX_FORWARD_VBLANK_NEVER);
	irqs |= _MASKED_BIT_DISABLE(GFX_INTERRUPT_STEERING);
	for_each_engine(engine, dev_priv, id)
		I915_WRITE(RING_MODE_GEN7(engine), irqs);

	/* route all GT interrupts to the host */
	I915_WRITE(GUC_BCS_RCS_IER, 0);
	I915_WRITE(GUC_VCS2_VCS1_IER, 0);
	I915_WRITE(GUC_WD_VECS_IER, 0);
1032

1033
	dev_priv->rps.pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
1034
	dev_priv->rps.pm_intrmsk_mbz &= ~ARAT_EXPIRED_INTRMSK;
1035 1036
}

1037
void i915_guc_submission_disable(struct drm_i915_private *dev_priv)
1038 1039 1040
{
	struct intel_guc *guc = &dev_priv->guc;

1041 1042
	guc_interrupts_release(dev_priv);

1043 1044 1045 1046 1047
	if (!guc->execbuf_client)
		return;

	/* Revert back to manual ELSP submission */
	intel_execlists_enable_submission(dev_priv);
1048 1049
}

1050
void i915_guc_submission_fini(struct drm_i915_private *dev_priv)
1051 1052
{
	struct intel_guc *guc = &dev_priv->guc;
1053 1054 1055 1056 1057 1058 1059
	struct i915_guc_client *client;

	client = fetch_and_zero(&guc->execbuf_client);
	if (!client)
		return;

	guc_client_free(dev_priv, client);
1060

1061
	i915_vma_unpin_and_release(&guc->ads_vma);
1062
	i915_vma_unpin_and_release(&guc->log.vma);
A
Alex Dai 已提交
1063

1064
	if (guc->ctx_pool_vma)
1065
		ida_destroy(&guc->ctx_ids);
1066
	i915_vma_unpin_and_release(&guc->ctx_pool_vma);
1067
}
1068 1069 1070

/**
 * intel_guc_suspend() - notify GuC entering suspend state
1071
 * @dev_priv:	i915 device private
1072
 */
1073
int intel_guc_suspend(struct drm_i915_private *dev_priv)
1074 1075
{
	struct intel_guc *guc = &dev_priv->guc;
1076
	struct i915_gem_context *ctx;
1077 1078
	u32 data[3];

1079
	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
1080 1081
		return 0;

1082 1083
	gen9_disable_guc_interrupts(dev_priv);

1084
	ctx = dev_priv->kernel_context;
1085

1086
	data[0] = INTEL_GUC_ACTION_ENTER_S_STATE;
1087 1088 1089
	/* any value greater than GUC_POWER_D0 */
	data[1] = GUC_POWER_D1;
	/* first page is shared data with GuC */
1090
	data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
1091

1092
	return intel_guc_send(guc, data, ARRAY_SIZE(data));
1093 1094 1095 1096 1097
}


/**
 * intel_guc_resume() - notify GuC resuming from suspend state
1098
 * @dev_priv:	i915 device private
1099
 */
1100
int intel_guc_resume(struct drm_i915_private *dev_priv)
1101 1102
{
	struct intel_guc *guc = &dev_priv->guc;
1103
	struct i915_gem_context *ctx;
1104 1105
	u32 data[3];

1106
	if (guc->fw.load_status != INTEL_UC_FIRMWARE_SUCCESS)
1107 1108
		return 0;

1109 1110 1111
	if (i915.guc_log_level >= 0)
		gen9_enable_guc_interrupts(dev_priv);

1112
	ctx = dev_priv->kernel_context;
1113

1114
	data[0] = INTEL_GUC_ACTION_EXIT_S_STATE;
1115 1116
	data[1] = GUC_POWER_D0;
	/* first page is shared data with GuC */
1117
	data[2] = guc_ggtt_offset(ctx->engine[RCS].state);
1118

1119
	return intel_guc_send(guc, data, ARRAY_SIZE(data));
1120
}
1121

1122