core.c 61.1 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20 21
#include <linux/export.h>
#include <linux/init.h>
I
Ingo Molnar 已提交
22
#include <linux/kdebug.h>
23
#include <linux/sched/mm.h>
24
#include <linux/sched/clock.h>
25
#include <linux/uaccess.h>
26
#include <linux/slab.h>
27
#include <linux/cpu.h>
28
#include <linux/bitops.h>
29
#include <linux/device.h>
30
#include <linux/nospec.h>
I
Ingo Molnar 已提交
31 32

#include <asm/apic.h>
33
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
34
#include <asm/nmi.h>
35
#include <asm/smp.h>
36
#include <asm/alternative.h>
37
#include <asm/mmu_context.h>
A
Andy Lutomirski 已提交
38
#include <asm/tlbflush.h>
39
#include <asm/timer.h>
40 41
#include <asm/desc.h>
#include <asm/ldt.h>
42
#include <asm/unwind.h>
I
Ingo Molnar 已提交
43

44
#include "perf_event.h"
45 46

struct x86_pmu x86_pmu __read_mostly;
47

48
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
49 50
	.enabled = 1,
};
I
Ingo Molnar 已提交
51

52
DEFINE_STATIC_KEY_FALSE(rdpmc_always_available_key);
53

54
u64 __read_mostly hw_cache_event_ids
55 56 57
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
58
u64 __read_mostly hw_cache_extra_regs
59 60 61
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
62

63
/*
64 65
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
66 67
 * Returns the delta events processed.
 */
68
u64 x86_perf_event_update(struct perf_event *event)
69
{
70
	struct hw_perf_event *hwc = &event->hw;
71
	int shift = 64 - x86_pmu.cntval_bits;
72
	u64 prev_raw_count, new_raw_count;
73
	int idx = hwc->idx;
74
	u64 delta;
75

76
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
77 78
		return 0;

79
	/*
80
	 * Careful: an NMI might modify the previous event value.
81 82 83
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
84
	 * count to the generic event atomically:
85 86
	 */
again:
87
	prev_raw_count = local64_read(&hwc->prev_count);
88
	rdpmcl(hwc->event_base_rdpmc, new_raw_count);
89

90
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
91 92 93 94 95 96
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
97
	 * (event-)time and add that to the generic event.
98 99
	 *
	 * Careful, not all hw sign-extends above the physical width
100
	 * of the count.
101
	 */
102 103
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
104

105 106
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
107 108

	return new_raw_count;
109 110
}

111 112 113 114 115
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
116
	struct hw_perf_event_extra *reg;
117 118
	struct extra_reg *er;

119
	reg = &event->hw.extra_reg;
120 121 122 123 124 125 126 127 128

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
129 130 131
		/* Check if the extra msrs can be safely accessed*/
		if (!er->extra_msr_access)
			return -ENXIO;
132 133 134 135

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
136 137 138 139 140
		break;
	}
	return 0;
}

141
static atomic_t active_events;
142
static atomic_t pmc_refcount;
P
Peter Zijlstra 已提交
143 144
static DEFINE_MUTEX(pmc_reserve_mutex);

145 146
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
147 148 149 150
static bool reserve_pmc_hardware(void)
{
	int i;

151
	for (i = 0; i < x86_pmu.num_counters; i++) {
152
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
153 154 155
			goto perfctr_fail;
	}

156
	for (i = 0; i < x86_pmu.num_counters; i++) {
157
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
158 159 160 161 162 163 164
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
165
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
166

167
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
168 169 170

perfctr_fail:
	for (i--; i >= 0; i--)
171
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
172 173 174 175 176 177 178 179

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

180
	for (i = 0; i < x86_pmu.num_counters; i++) {
181 182
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
183 184 185
	}
}

186 187 188 189 190 191 192
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

193 194
static bool check_hw_exists(void)
{
195 196
	u64 val, val_fail = -1, val_new= ~0;
	int i, reg, reg_fail = -1, ret = 0;
197
	int bios_fail = 0;
198
	int reg_safe = -1;
199

200 201 202 203 204
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
205
		reg = x86_pmu_config_addr(i);
206 207 208
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
209 210 211 212
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
			bios_fail = 1;
			val_fail = val;
			reg_fail = reg;
213 214
		} else {
			reg_safe = i;
215
		}
216 217 218 219 220 221 222 223
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
224 225 226 227 228
			if (val & (0x03 << i*4)) {
				bios_fail = 1;
				val_fail = val;
				reg_fail = reg;
			}
229 230 231
		}
	}

232 233 234 235 236 237 238 239 240 241 242
	/*
	 * If all the counters are enabled, the below test will always
	 * fail.  The tools will also become useless in this scenario.
	 * Just fail and disable the hardware counters.
	 */

	if (reg_safe == -1) {
		reg = reg_safe;
		goto msr_fail;
	}

243
	/*
244 245 246
	 * Read the current value, change it and read it back to see if it
	 * matches, this is needed to detect certain hardware emulators
	 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
247
	 */
248
	reg = x86_pmu_event_addr(reg_safe);
249 250 251
	if (rdmsrl_safe(reg, &val))
		goto msr_fail;
	val ^= 0xffffUL;
252 253
	ret = wrmsrl_safe(reg, val);
	ret |= rdmsrl_safe(reg, &val_new);
254
	if (ret || val != val_new)
255
		goto msr_fail;
256

257 258 259
	/*
	 * We still allow the PMU driver to operate:
	 */
260
	if (bios_fail) {
261 262 263
		pr_cont("Broken BIOS detected, complain to your hardware vendor.\n");
		pr_err(FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n",
			      reg_fail, val_fail);
264
	}
265 266

	return true;
267 268

msr_fail:
269 270 271 272 273 274 275
	if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) {
		pr_cont("PMU not available due to virtualization, using software events only.\n");
	} else {
		pr_cont("Broken PMU hardware detected, using software events only.\n");
		pr_err("Failed to access perfctr msr (MSR %x is %Lx)\n",
		       reg, val_new);
	}
276

277
	return false;
278 279
}

280
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
281
{
282
	x86_release_hardware();
283
	atomic_dec(&active_events);
P
Peter Zijlstra 已提交
284 285
}

286 287 288 289 290 291 292 293
void hw_perf_lbr_event_destroy(struct perf_event *event)
{
	hw_perf_event_destroy(event);

	/* undo the lbr/bts event accounting */
	x86_del_exclusive(x86_lbr_exclusive_lbr);
}

294 295 296 297 298
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

299
static inline int
300
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
301
{
302
	struct perf_event_attr *attr = &event->attr;
303 304 305 306 307
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

308
	cache_type = (config >> 0) & 0xff;
309 310
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;
311
	cache_type = array_index_nospec(cache_type, PERF_COUNT_HW_CACHE_MAX);
312 313 314 315

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;
316
	cache_op = array_index_nospec(cache_op, PERF_COUNT_HW_CACHE_OP_MAX);
317 318 319 320

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;
321
	cache_result = array_index_nospec(cache_result, PERF_COUNT_HW_CACHE_RESULT_MAX);
322 323 324 325 326 327 328 329 330 331

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
332 333
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
334 335
}

336 337 338 339
int x86_reserve_hardware(void)
{
	int err = 0;

340
	if (!atomic_inc_not_zero(&pmc_refcount)) {
341
		mutex_lock(&pmc_reserve_mutex);
342
		if (atomic_read(&pmc_refcount) == 0) {
343 344 345 346 347 348
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
				reserve_ds_buffers();
		}
		if (!err)
349
			atomic_inc(&pmc_refcount);
350 351 352 353 354 355 356 357
		mutex_unlock(&pmc_reserve_mutex);
	}

	return err;
}

void x86_release_hardware(void)
{
358
	if (atomic_dec_and_mutex_lock(&pmc_refcount, &pmc_reserve_mutex)) {
359 360 361 362 363 364
		release_pmc_hardware();
		release_ds_buffers();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

365 366 367 368 369 370
/*
 * Check if we can create event of a certain type (that no conflicting events
 * are present).
 */
int x86_add_exclusive(unsigned int what)
{
371
	int i;
372

373 374 375 376 377
	/*
	 * When lbr_pt_coexist we allow PT to coexist with either LBR or BTS.
	 * LBR and BTS are still mutually exclusive.
	 */
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
378 379
		return 0;

380 381 382 383 384 385 386 387
	if (!atomic_inc_not_zero(&x86_pmu.lbr_exclusive[what])) {
		mutex_lock(&pmc_reserve_mutex);
		for (i = 0; i < ARRAY_SIZE(x86_pmu.lbr_exclusive); i++) {
			if (i != what && atomic_read(&x86_pmu.lbr_exclusive[i]))
				goto fail_unlock;
		}
		atomic_inc(&x86_pmu.lbr_exclusive[what]);
		mutex_unlock(&pmc_reserve_mutex);
388
	}
389

390 391
	atomic_inc(&active_events);
	return 0;
392

393
fail_unlock:
394
	mutex_unlock(&pmc_reserve_mutex);
395
	return -EBUSY;
396 397 398 399
}

void x86_del_exclusive(unsigned int what)
{
400
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
401 402
		return;

403
	atomic_dec(&x86_pmu.lbr_exclusive[what]);
404
	atomic_dec(&active_events);
405 406
}

407
int x86_setup_perfctr(struct perf_event *event)
408 409 410 411 412
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

413
	if (!is_sampling_event(event)) {
414 415
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
416
		local64_set(&hwc->period_left, hwc->sample_period);
417 418 419
	}

	if (attr->type == PERF_TYPE_RAW)
420
		return x86_pmu_extra_regs(event->attr.config, event);
421 422

	if (attr->type == PERF_TYPE_HW_CACHE)
423
		return set_ext_hw_attr(hwc, event);
424 425 426 427

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

428 429
	attr->config = array_index_nospec((unsigned long)attr->config, x86_pmu.max_events);

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	hwc->config |= config;

	return 0;
}
445

446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
/*
 * check that branch_sample_type is compatible with
 * settings needed for precise_ip > 1 which implies
 * using the LBR to capture ALL taken branches at the
 * priv levels of the measurement
 */
static inline int precise_br_compat(struct perf_event *event)
{
	u64 m = event->attr.branch_sample_type;
	u64 b = 0;

	/* must capture all branches */
	if (!(m & PERF_SAMPLE_BRANCH_ANY))
		return 0;

	m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_user)
		b |= PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_kernel)
		b |= PERF_SAMPLE_BRANCH_KERNEL;

	/*
	 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
	 */

	return m == b;
}

476
int x86_pmu_max_precise(void)
477
{
478 479 480 481 482
	int precise = 0;

	/* Support for constant skid */
	if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
		precise++;
P
Peter Zijlstra 已提交
483

484 485
		/* Support for IP fixup */
		if (x86_pmu.lbr_nr || x86_pmu.intel_cap.pebs_format >= 2)
P
Peter Zijlstra 已提交
486 487
			precise++;

488 489 490 491 492
		if (x86_pmu.pebs_prec_dist)
			precise++;
	}
	return precise;
}
493

494 495 496 497
int x86_pmu_hw_config(struct perf_event *event)
{
	if (event->attr.precise_ip) {
		int precise = x86_pmu_max_precise();
P
Peter Zijlstra 已提交
498 499 500

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
501 502 503 504

		/* There's no sense in having PEBS for non sampling events: */
		if (!is_sampling_event(event))
			return -EINVAL;
505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533
	}
	/*
	 * check that PEBS LBR correction does not conflict with
	 * whatever the user is asking with attr->branch_sample_type
	 */
	if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format < 2) {
		u64 *br_type = &event->attr.branch_sample_type;

		if (has_branch_stack(event)) {
			if (!precise_br_compat(event))
				return -EOPNOTSUPP;

			/* branch_sample_type is compatible */

		} else {
			/*
			 * user did not specify  branch_sample_type
			 *
			 * For PEBS fixups, we capture all
			 * the branches at the priv level of the
			 * event.
			 */
			*br_type = PERF_SAMPLE_BRANCH_ANY;

			if (!event->attr.exclude_user)
				*br_type |= PERF_SAMPLE_BRANCH_USER;

			if (!event->attr.exclude_kernel)
				*br_type |= PERF_SAMPLE_BRANCH_KERNEL;
534
		}
P
Peter Zijlstra 已提交
535 536
	}

537 538 539
	if (event->attr.branch_sample_type & PERF_SAMPLE_BRANCH_CALL_STACK)
		event->attach_state |= PERF_ATTACH_TASK_DATA;

540 541 542 543
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
544
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
545 546 547 548

	/*
	 * Count user and OS events unless requested not to
	 */
549 550 551 552
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
553

554 555
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
556

557 558 559 560 561 562
	if (event->attr.sample_period && x86_pmu.limit_period) {
		if (x86_pmu.limit_period(event, event->attr.sample_period) >
				event->attr.sample_period)
			return -EINVAL;
	}

563
	return x86_setup_perfctr(event);
564 565
}

I
Ingo Molnar 已提交
566
/*
567
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
568
 */
569
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
570
{
P
Peter Zijlstra 已提交
571
	int err;
I
Ingo Molnar 已提交
572

573 574
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
575

576
	err = x86_reserve_hardware();
P
Peter Zijlstra 已提交
577 578 579
	if (err)
		return err;

580
	atomic_inc(&active_events);
581
	event->destroy = hw_perf_event_destroy;
582

583 584 585
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
586

587 588
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;
589 590
	event->hw.branch_reg.idx = EXTRA_REG_NONE;

591
	return x86_pmu.hw_config(event);
592 593
}

594
void x86_pmu_disable_all(void)
595
{
596
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
597 598
	int idx;

599
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
600 601
		u64 val;

602
		if (!test_bit(idx, cpuc->active_mask))
603
			continue;
604
		rdmsrl(x86_pmu_config_addr(idx), val);
605
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
606
			continue;
607
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
608
		wrmsrl(x86_pmu_config_addr(idx), val);
609 610 611
	}
}

612 613 614 615 616 617 618 619 620 621 622 623 624
/*
 * There may be PMI landing after enabled=0. The PMI hitting could be before or
 * after disable_all.
 *
 * If PMI hits before disable_all, the PMU will be disabled in the NMI handler.
 * It will not be re-enabled in the NMI handler again, because enabled=0. After
 * handling the NMI, disable_all will be called, which will not change the
 * state either. If PMI hits after disable_all, the PMU is already disabled
 * before entering NMI handler. The NMI handler will not change the state
 * either.
 *
 * So either situation is harmless.
 */
P
Peter Zijlstra 已提交
625
static void x86_pmu_disable(struct pmu *pmu)
626
{
627
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
628

629
	if (!x86_pmu_initialized())
630
		return;
631

632 633 634 635 636 637
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
638 639

	x86_pmu.disable_all();
640
}
I
Ingo Molnar 已提交
641

642
void x86_pmu_enable_all(int added)
643
{
644
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
645 646
	int idx;

647
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
648
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
649

650
		if (!test_bit(idx, cpuc->active_mask))
651
			continue;
652

653
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
654 655 656
	}
}

P
Peter Zijlstra 已提交
657
static struct pmu pmu;
658 659 660 661 662 663

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

664 665 666 667 668 669 670 671 672 673 674 675
/*
 * Event scheduler state:
 *
 * Assign events iterating over all events and counters, beginning
 * with events with least weights first. Keep the current iterator
 * state in struct sched_state.
 */
struct sched_state {
	int	weight;
	int	event;		/* event index */
	int	counter;	/* counter index */
	int	unassigned;	/* number of events to be assigned left */
676
	int	nr_gp;		/* number of GP counters used */
677 678 679
	unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
};

680 681 682
/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
#define	SCHED_STATES_MAX	2

683 684 685
struct perf_sched {
	int			max_weight;
	int			max_events;
686 687
	int			max_gp;
	int			saved_states;
688
	struct event_constraint	**constraints;
689
	struct sched_state	state;
690
	struct sched_state	saved[SCHED_STATES_MAX];
691 692 693 694 695
};

/*
 * Initialize interator that runs through all events and counters.
 */
696
static void perf_sched_init(struct perf_sched *sched, struct event_constraint **constraints,
697
			    int num, int wmin, int wmax, int gpmax)
698 699 700 701 702 703
{
	int idx;

	memset(sched, 0, sizeof(*sched));
	sched->max_events	= num;
	sched->max_weight	= wmax;
704
	sched->max_gp		= gpmax;
705
	sched->constraints	= constraints;
706 707

	for (idx = 0; idx < num; idx++) {
708
		if (constraints[idx]->weight == wmin)
709 710 711 712 713 714 715 716
			break;
	}

	sched->state.event	= idx;		/* start with min weight */
	sched->state.weight	= wmin;
	sched->state.unassigned	= num;
}

717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739
static void perf_sched_save_state(struct perf_sched *sched)
{
	if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
		return;

	sched->saved[sched->saved_states] = sched->state;
	sched->saved_states++;
}

static bool perf_sched_restore_state(struct perf_sched *sched)
{
	if (!sched->saved_states)
		return false;

	sched->saved_states--;
	sched->state = sched->saved[sched->saved_states];

	/* continue with next counter: */
	clear_bit(sched->state.counter++, sched->state.used);

	return true;
}

740 741 742 743
/*
 * Select a counter for the current event to schedule. Return true on
 * success.
 */
744
static bool __perf_sched_find_counter(struct perf_sched *sched)
745 746 747 748 749 750 751 752 753 754
{
	struct event_constraint *c;
	int idx;

	if (!sched->state.unassigned)
		return false;

	if (sched->state.event >= sched->max_events)
		return false;

755
	c = sched->constraints[sched->state.event];
756
	/* Prefer fixed purpose counters */
757 758
	if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
		idx = INTEL_PMC_IDX_FIXED;
759
		for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
760 761 762 763
			if (!__test_and_set_bit(idx, sched->state.used))
				goto done;
		}
	}
764

765 766
	/* Grab the first unused counter starting with idx */
	idx = sched->state.counter;
767
	for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
768 769 770 771
		if (!__test_and_set_bit(idx, sched->state.used)) {
			if (sched->state.nr_gp++ >= sched->max_gp)
				return false;

772
			goto done;
773
		}
774 775
	}

776 777 778 779
	return false;

done:
	sched->state.counter = idx;
780

781 782 783 784 785 786 787 788 789 790 791 792 793
	if (c->overlap)
		perf_sched_save_state(sched);

	return true;
}

static bool perf_sched_find_counter(struct perf_sched *sched)
{
	while (!__perf_sched_find_counter(sched)) {
		if (!perf_sched_restore_state(sched))
			return false;
	}

794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817
	return true;
}

/*
 * Go through all unassigned events and find the next one to schedule.
 * Take events with the least weight first. Return true on success.
 */
static bool perf_sched_next_event(struct perf_sched *sched)
{
	struct event_constraint *c;

	if (!sched->state.unassigned || !--sched->state.unassigned)
		return false;

	do {
		/* next event */
		sched->state.event++;
		if (sched->state.event >= sched->max_events) {
			/* next weight */
			sched->state.event = 0;
			sched->state.weight++;
			if (sched->state.weight > sched->max_weight)
				return false;
		}
818
		c = sched->constraints[sched->state.event];
819 820 821 822 823 824 825 826 827 828
	} while (c->weight != sched->state.weight);

	sched->state.counter = 0;	/* start with first counter */

	return true;
}

/*
 * Assign a counter for each event.
 */
829
int perf_assign_events(struct event_constraint **constraints, int n,
830
			int wmin, int wmax, int gpmax, int *assign)
831 832 833
{
	struct perf_sched sched;

834
	perf_sched_init(&sched, constraints, n, wmin, wmax, gpmax);
835 836 837 838 839 840 841 842 843 844

	do {
		if (!perf_sched_find_counter(&sched))
			break;	/* failed */
		if (assign)
			assign[sched.state.event] = sched.state.counter;
	} while (perf_sched_next_event(&sched));

	return sched.state.unassigned;
}
845
EXPORT_SYMBOL_GPL(perf_assign_events);
846

847
int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
848
{
849
	struct event_constraint *c;
850
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
851
	struct perf_event *e;
852
	int i, wmin, wmax, unsched = 0;
853 854 855 856
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

857 858 859
	if (x86_pmu.start_scheduling)
		x86_pmu.start_scheduling(cpuc);

860
	for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
861 862 863 864 865 866 867 868 869 870 871
		c = cpuc->event_constraint[i];

		/*
		 * Request constraints for new events; or for those events that
		 * have a dynamic constraint -- for those the constraint can
		 * change due to external factors (sibling state, allow_tfa).
		 */
		if (!c || (c->flags & PERF_X86_EVENT_DYNAMIC)) {
			c = x86_pmu.get_event_constraints(cpuc, i, cpuc->event_list[i]);
			cpuc->event_constraint[i] = c;
		}
872

873 874
		wmin = min(wmin, c->weight);
		wmax = max(wmax, c->weight);
875 876
	}

877 878 879
	/*
	 * fastpath, try to reuse previous register
	 */
880
	for (i = 0; i < n; i++) {
881
		hwc = &cpuc->event_list[i]->hw;
882
		c = cpuc->event_constraint[i];
883 884 885 886 887 888

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
889
		if (!test_bit(hwc->idx, c->idxmsk))
890 891 892 893 894 895
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
896
		__set_bit(hwc->idx, used_mask);
897 898 899 900
		if (assign)
			assign[i] = hwc->idx;
	}

901
	/* slow path */
902
	if (i != n) {
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
		int gpmax = x86_pmu.num_counters;

		/*
		 * Do not allow scheduling of more than half the available
		 * generic counters.
		 *
		 * This helps avoid counter starvation of sibling thread by
		 * ensuring at most half the counters cannot be in exclusive
		 * mode. There is no designated counters for the limits. Any
		 * N/2 counters can be used. This helps with events with
		 * specific counter constraints.
		 */
		if (is_ht_workaround_enabled() && !cpuc->is_fake &&
		    READ_ONCE(cpuc->excl_cntrs->exclusive_present))
			gpmax /= 2;

919
		unsched = perf_assign_events(cpuc->event_constraint, n, wmin,
920
					     wmax, gpmax, assign);
921
	}
922

923
	/*
924 925 926 927 928 929 930 931
	 * In case of success (unsched = 0), mark events as committed,
	 * so we do not put_constraint() in case new events are added
	 * and fail to be scheduled
	 *
	 * We invoke the lower level commit callback to lock the resource
	 *
	 * We do not need to do all of this in case we are called to
	 * validate an event group (assign == NULL)
932
	 */
933
	if (!unsched && assign) {
934 935
		for (i = 0; i < n; i++) {
			e = cpuc->event_list[i];
936
			if (x86_pmu.commit_scheduling)
937
				x86_pmu.commit_scheduling(cpuc, i, assign[i]);
938
		}
939
	} else {
940 941 942 943 944 945 946 947 948 949 950 951
		/*
		 * Compute the number of events already present; see
		 * x86_pmu_add(), validate_group() and x86_pmu_commit_txn().
		 * For the former two cpuc->n_events hasn't been updated yet,
		 * while for the latter cpuc->n_txn contains the number of
		 * events added in the current transaction.
		 */
		i = cpuc->n_events;
		if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
			i -= cpuc->n_txn;

		for (; i < n; i++) {
952 953
			e = cpuc->event_list[i];

954 955 956
			/*
			 * release events that failed scheduling
			 */
957
			if (x86_pmu.put_event_constraints)
958
				x86_pmu.put_event_constraints(cpuc, e);
959 960

			cpuc->event_constraint[i] = NULL;
961 962
		}
	}
963 964 965 966

	if (x86_pmu.stop_scheduling)
		x86_pmu.stop_scheduling(cpuc);

967
	return unsched ? -EINVAL : 0;
968 969 970 971 972 973 974 975 976 977 978
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

979
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
980 981 982 983 984 985

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
986
			return -EINVAL;
987 988 989 990 991 992
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

P
Peter Zijlstra 已提交
993
	for_each_sibling_event(event, leader) {
994
		if (!is_x86_event(event) ||
995
		    event->state <= PERF_EVENT_STATE_OFF)
996 997 998
			continue;

		if (n >= max_count)
999
			return -EINVAL;
1000 1001 1002 1003 1004 1005 1006 1007

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
1008
				struct cpu_hw_events *cpuc, int i)
1009
{
1010 1011 1012 1013 1014
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
1015

1016
	if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
1017 1018
		hwc->config_base = 0;
		hwc->event_base	= 0;
1019
	} else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
1020
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
1021 1022
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
		hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
1023
	} else {
1024 1025
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
1026
		hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
1027 1028 1029
	}
}

1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
/**
 * x86_perf_rdpmc_index - Return PMC counter used for event
 * @event: the perf_event to which the PMC counter was assigned
 *
 * The counter assigned to this performance event may change if interrupts
 * are enabled. This counter should thus never be used while interrupts are
 * enabled. Before this function is used to obtain the assigned counter the
 * event should be checked for validity using, for example,
 * perf_event_read_local(), within the same interrupt disabled section in
 * which this counter is planned to be used.
 *
 * Return: The index of the performance monitoring counter assigned to
 * @perf_event.
 */
int x86_perf_rdpmc_index(struct perf_event *event)
{
	lockdep_assert_irqs_disabled();

	return event->hw.event_base_rdpmc;
}

1051 1052 1053 1054 1055 1056 1057 1058 1059
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
1060
static void x86_pmu_start(struct perf_event *event, int flags);
1061

P
Peter Zijlstra 已提交
1062
static void x86_pmu_enable(struct pmu *pmu)
1063
{
1064
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1065 1066
	struct perf_event *event;
	struct hw_perf_event *hwc;
1067
	int i, added = cpuc->n_added;
1068

1069
	if (!x86_pmu_initialized())
1070
		return;
1071 1072 1073 1074

	if (cpuc->enabled)
		return;

1075
	if (cpuc->n_added) {
1076
		int n_running = cpuc->n_events - cpuc->n_added;
1077 1078 1079 1080 1081 1082
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 */
1083
		for (i = 0; i < n_running; i++) {
1084 1085 1086
			event = cpuc->event_list[i];
			hwc = &event->hw;

1087 1088 1089 1090 1091 1092 1093 1094
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
1095 1096
				continue;

P
Peter Zijlstra 已提交
1097 1098 1099 1100 1101 1102 1103 1104
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1105 1106
		}

1107 1108 1109
		/*
		 * step2: reprogram moved events into new counters
		 */
1110 1111 1112 1113
		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1114
			if (!match_prev_assignment(hwc, cpuc, i))
1115
				x86_assign_hw_event(event, cpuc, i);
1116 1117
			else if (i < n_running)
				continue;
1118

P
Peter Zijlstra 已提交
1119 1120 1121 1122
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1123 1124 1125 1126
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1127 1128 1129 1130

	cpuc->enabled = 1;
	barrier();

1131
	x86_pmu.enable_all(added);
1132 1133
}

1134
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1135

1136 1137
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1138
 * To be called with the event disabled in hw:
1139
 */
1140
int x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1141
{
1142
	struct hw_perf_event *hwc = &event->hw;
1143
	s64 left = local64_read(&hwc->period_left);
1144
	s64 period = hwc->sample_period;
1145
	int ret = 0, idx = hwc->idx;
1146

1147
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
1148 1149
		return 0;

1150
	/*
1151
	 * If we are way outside a reasonable range then just skip forward:
1152 1153 1154
	 */
	if (unlikely(left <= -period)) {
		left = period;
1155
		local64_set(&hwc->period_left, left);
1156
		hwc->last_period = period;
1157
		ret = 1;
1158 1159 1160 1161
	}

	if (unlikely(left <= 0)) {
		left += period;
1162
		local64_set(&hwc->period_left, left);
1163
		hwc->last_period = period;
1164
		ret = 1;
1165
	}
1166
	/*
1167
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1168 1169 1170
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1171

1172 1173 1174
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1175 1176 1177
	if (x86_pmu.limit_period)
		left = x86_pmu.limit_period(event, left);

1178
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1179

1180 1181 1182 1183 1184
	/*
	 * The hw event starts counting from this event offset,
	 * mark it to be able to extra future deltas:
	 */
	local64_set(&hwc->prev_count, (u64)-left);
1185

1186
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1187 1188 1189 1190 1191 1192 1193

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1194
		wrmsrl(hwc->event_base,
1195
			(u64)(-left) & x86_pmu.cntval_mask);
1196
	}
1197

1198
	perf_event_update_userpage(event);
1199

1200
	return ret;
1201 1202
}

1203
void x86_pmu_enable_event(struct perf_event *event)
1204
{
T
Tejun Heo 已提交
1205
	if (__this_cpu_read(cpu_hw_events.enabled))
1206 1207
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1208 1209
}

1210
/*
P
Peter Zijlstra 已提交
1211
 * Add a single event to the PMU.
1212 1213 1214
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1215
 */
P
Peter Zijlstra 已提交
1216
static int x86_pmu_add(struct perf_event *event, int flags)
1217
{
1218
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1219 1220 1221
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1222

1223
	hwc = &event->hw;
1224

1225
	n0 = cpuc->n_events;
1226 1227 1228
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1229

P
Peter Zijlstra 已提交
1230 1231 1232 1233
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1234 1235
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1236
	 * skip the schedulability test here, it will be performed
1237
	 * at commit time (->commit_txn) as a whole.
1238 1239 1240
	 *
	 * If commit fails, we'll call ->del() on all events
	 * for which ->add() was called.
1241
	 */
1242
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1243
		goto done_collect;
1244

1245
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1246
	if (ret)
1247
		goto out;
1248 1249 1250 1251 1252
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1253

1254
done_collect:
1255 1256 1257 1258
	/*
	 * Commit the collect_events() state. See x86_pmu_del() and
	 * x86_pmu_*_txn().
	 */
1259
	cpuc->n_events = n;
1260
	cpuc->n_added += n - n0;
1261
	cpuc->n_txn += n - n0;
1262

1263 1264 1265 1266 1267 1268 1269 1270
	if (x86_pmu.add) {
		/*
		 * This is before x86_pmu_enable() will call x86_pmu_start(),
		 * so we enable LBRs before an event needs them etc..
		 */
		x86_pmu.add(event);
	}

1271 1272 1273
	ret = 0;
out:
	return ret;
I
Ingo Molnar 已提交
1274 1275
}

P
Peter Zijlstra 已提交
1276
static void x86_pmu_start(struct perf_event *event, int flags)
1277
{
1278
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
P
Peter Zijlstra 已提交
1279 1280
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1293

P
Peter Zijlstra 已提交
1294 1295
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1296
	__set_bit(idx, cpuc->running);
1297
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1298
	perf_event_update_userpage(event);
1299 1300
}

1301
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1302
{
1303
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
A
Andi Kleen 已提交
1304
	u64 pebs, debugctl;
1305
	struct cpu_hw_events *cpuc;
1306
	unsigned long flags;
1307 1308
	int cpu, idx;

1309
	if (!x86_pmu.num_counters)
1310
		return;
I
Ingo Molnar 已提交
1311

1312
	local_irq_save(flags);
I
Ingo Molnar 已提交
1313 1314

	cpu = smp_processor_id();
1315
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1316

1317
	if (x86_pmu.version >= 2) {
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1328 1329 1330 1331
		if (x86_pmu.pebs_constraints) {
			rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
			pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
		}
A
Andi Kleen 已提交
1332 1333 1334 1335
		if (x86_pmu.lbr_nr) {
			rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
			pr_info("CPU#%d: debugctl:   %016llx\n", cpu, debugctl);
		}
1336
	}
1337
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1338

1339
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1340 1341
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1342

1343
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1344

1345
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1346
			cpu, idx, pmc_ctrl);
1347
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1348
			cpu, idx, pmc_count);
1349
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1350
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1351
	}
1352
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1353 1354
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1355
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1356 1357
			cpu, idx, pmc_count);
	}
1358
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1359 1360
}

1361
void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1362
{
1363
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1364
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1365

P
Peter Zijlstra 已提交
1366 1367 1368 1369 1370 1371
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1372

P
Peter Zijlstra 已提交
1373 1374 1375 1376 1377 1378 1379 1380
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1381 1382
}

P
Peter Zijlstra 已提交
1383
static void x86_pmu_del(struct perf_event *event, int flags)
1384
{
1385
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1386 1387
	int i;

1388
	/*
1389
	 * If we're called during a txn, we only need to undo x86_pmu.add.
1390 1391
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
1392 1393 1394
	 *
	 * XXX assumes any ->del() called during a TXN will only be on
	 * an event added during that same TXN.
1395
	 */
1396
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1397
		goto do_del;
1398

1399 1400 1401
	/*
	 * Not a TXN, therefore cleanup properly.
	 */
P
Peter Zijlstra 已提交
1402
	x86_pmu_stop(event, PERF_EF_UPDATE);
1403

1404
	for (i = 0; i < cpuc->n_events; i++) {
1405 1406 1407
		if (event == cpuc->event_list[i])
			break;
	}
1408

1409 1410
	if (WARN_ON_ONCE(i == cpuc->n_events)) /* called ->del() without ->add() ? */
		return;
P
Peter Zijlstra 已提交
1411

1412 1413 1414
	/* If we have a newly added event; make sure to decrease n_added. */
	if (i >= cpuc->n_events - cpuc->n_added)
		--cpuc->n_added;
1415

1416 1417 1418 1419
	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(cpuc, event);

	/* Delete the array entry. */
1420
	while (++i < cpuc->n_events) {
1421
		cpuc->event_list[i-1] = cpuc->event_list[i];
1422 1423
		cpuc->event_constraint[i-1] = cpuc->event_constraint[i];
	}
1424
	cpuc->event_constraint[i-1] = NULL;
1425
	--cpuc->n_events;
1426

1427
	perf_event_update_userpage(event);
1428 1429 1430 1431 1432 1433 1434 1435 1436

do_del:
	if (x86_pmu.del) {
		/*
		 * This is after x86_pmu_stop(); so we disable LBRs after any
		 * event can need them etc..
		 */
		x86_pmu.del(event);
	}
I
Ingo Molnar 已提交
1437 1438
}

1439
int x86_pmu_handle_irq(struct pt_regs *regs)
1440
{
1441
	struct perf_sample_data data;
1442 1443
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1444
	int idx, handled = 0;
1445 1446
	u64 val;

1447
	cpuc = this_cpu_ptr(&cpu_hw_events);
1448

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1459
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1460 1461 1462 1463 1464 1465 1466 1467
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1468
			continue;
1469
		}
1470

1471
		event = cpuc->events[idx];
1472

1473
		val = x86_perf_event_update(event);
1474
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1475
			continue;
1476

1477
		/*
1478
		 * event overflow
1479
		 */
1480
		handled++;
1481
		perf_sample_data_init(&data, 0, event->hw.last_period);
1482

1483
		if (!x86_perf_event_set_period(event))
1484 1485
			continue;

1486
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1487
			x86_pmu_stop(event, 0);
1488
	}
1489

1490 1491 1492
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1493 1494
	return handled;
}
1495

1496
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1497
{
1498
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1499
		return;
1500

I
Ingo Molnar 已提交
1501
	/*
1502
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1503
	 */
1504
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1505 1506
}

1507
static int
1508
perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
I
Ingo Molnar 已提交
1509
{
1510 1511
	u64 start_clock;
	u64 finish_clock;
P
Peter Zijlstra 已提交
1512
	int ret;
1513

1514 1515 1516 1517
	/*
	 * All PMUs/events that share this PMI handler should make sure to
	 * increment active_events for their events.
	 */
1518
	if (!atomic_read(&active_events))
1519
		return NMI_DONE;
1520

P
Peter Zijlstra 已提交
1521
	start_clock = sched_clock();
1522
	ret = x86_pmu.handle_irq(regs);
P
Peter Zijlstra 已提交
1523
	finish_clock = sched_clock();
1524 1525 1526 1527

	perf_sample_event_took(finish_clock - start_clock);

	return ret;
I
Ingo Molnar 已提交
1528
}
1529
NOKPROBE_SYMBOL(perf_event_nmi_handler);
I
Ingo Molnar 已提交
1530

1531 1532
struct event_constraint emptyconstraint;
struct event_constraint unconstrained;
1533

1534
static int x86_pmu_prepare_cpu(unsigned int cpu)
1535
{
1536
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1537
	int i;
1538

1539 1540 1541 1542 1543 1544
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++)
		cpuc->kfree_on_online[i] = NULL;
	if (x86_pmu.cpu_prepare)
		return x86_pmu.cpu_prepare(cpu);
	return 0;
}
1545

1546 1547 1548 1549 1550 1551
static int x86_pmu_dead_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dead)
		x86_pmu.cpu_dead(cpu);
	return 0;
}
1552

1553 1554 1555 1556
static int x86_pmu_online_cpu(unsigned int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	int i;
1557

1558 1559 1560
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++) {
		kfree(cpuc->kfree_on_online[i]);
		cpuc->kfree_on_online[i] = NULL;
1561
	}
1562 1563
	return 0;
}
1564

1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576
static int x86_pmu_starting_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_starting)
		x86_pmu.cpu_starting(cpu);
	return 0;
}

static int x86_pmu_dying_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dying)
		x86_pmu.cpu_dying(cpu);
	return 0;
1577 1578
}

1579 1580
static void __init pmu_check_apic(void)
{
1581
	if (boot_cpu_has(X86_FEATURE_APIC))
1582 1583 1584 1585 1586
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
1587 1588 1589 1590 1591 1592 1593 1594 1595

	/*
	 * If we have a PMU initialized but no APIC
	 * interrupts, we cannot sample hardware
	 * events (user-space has to fall back and
	 * sample via a hrtimer based software event):
	 */
	pmu.capabilities |= PERF_PMU_CAP_NO_INTERRUPT;

1596 1597
}

1598
static struct attribute_group x86_pmu_format_group __ro_after_init = {
1599 1600 1601 1602
	.name = "format",
	.attrs = NULL,
};

1603 1604 1605 1606 1607 1608
/*
 * Remove all undefined events (x86_pmu.event_map(id) == 0)
 * out of events_attr attributes.
 */
static void __init filter_events(struct attribute **attrs)
{
1609 1610
	struct device_attribute *d;
	struct perf_pmu_events_attr *pmu_attr;
1611
	int offset = 0;
1612 1613 1614
	int i, j;

	for (i = 0; attrs[i]; i++) {
1615 1616 1617 1618 1619
		d = (struct device_attribute *)attrs[i];
		pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
		/* str trumps id */
		if (pmu_attr->event_str)
			continue;
1620
		if (x86_pmu.event_map(i + offset))
1621 1622 1623 1624 1625 1626 1627
			continue;

		for (j = i; attrs[j]; j++)
			attrs[j] = attrs[j + 1];

		/* Check the shifted attr. */
		i--;
1628 1629 1630 1631 1632 1633 1634 1635

		/*
		 * event_map() is index based, the attrs array is organized
		 * by increasing event index. If we shift the events, then
		 * we need to compensate for the event_map(), otherwise
		 * we are looking up the wrong event in the map
		 */
		offset++;
1636 1637 1638
	}
}

1639
/* Merge two pointer arrays */
1640
__init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
1641 1642 1643 1644
{
	struct attribute **new;
	int j, i;

1645
	for (j = 0; a && a[j]; j++)
1646
		;
1647
	for (i = 0; b && b[i]; i++)
1648 1649 1650
		j++;
	j++;

1651
	new = kmalloc_array(j, sizeof(struct attribute *), GFP_KERNEL);
1652 1653 1654 1655
	if (!new)
		return NULL;

	j = 0;
1656
	for (i = 0; a && a[i]; i++)
1657
		new[j++] = a[i];
1658
	for (i = 0; b && b[i]; i++)
1659 1660 1661 1662 1663 1664
		new[j++] = b[i];
	new[j] = NULL;

	return new;
}

1665
ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, char *page)
1666 1667 1668 1669 1670
{
	struct perf_pmu_events_attr *pmu_attr = \
		container_of(attr, struct perf_pmu_events_attr, attr);
	u64 config = x86_pmu.event_map(pmu_attr->id);

1671 1672 1673
	/* string trumps id */
	if (pmu_attr->event_str)
		return sprintf(page, "%s", pmu_attr->event_str);
1674

1675 1676
	return x86_pmu.events_sysfs_show(page, config);
}
1677
EXPORT_SYMBOL_GPL(events_sysfs_show);
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
			  char *page)
{
	struct perf_pmu_events_ht_attr *pmu_attr =
		container_of(attr, struct perf_pmu_events_ht_attr, attr);

	/*
	 * Report conditional events depending on Hyper-Threading.
	 *
	 * This is overly conservative as usually the HT special
	 * handling is not needed if the other CPU thread is idle.
	 *
	 * Note this does not (and cannot) handle the case when thread
	 * siblings are invisible, for example with virtualization
	 * if they are owned by some other guest.  The user tool
	 * has to re-read when a thread sibling gets onlined later.
	 */
	return sprintf(page, "%s",
			topology_max_smt_threads() > 1 ?
			pmu_attr->event_str_ht :
			pmu_attr->event_str_noht);
}

1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
EVENT_ATTR(cpu-cycles,			CPU_CYCLES		);
EVENT_ATTR(instructions,		INSTRUCTIONS		);
EVENT_ATTR(cache-references,		CACHE_REFERENCES	);
EVENT_ATTR(cache-misses, 		CACHE_MISSES		);
EVENT_ATTR(branch-instructions,		BRANCH_INSTRUCTIONS	);
EVENT_ATTR(branch-misses,		BRANCH_MISSES		);
EVENT_ATTR(bus-cycles,			BUS_CYCLES		);
EVENT_ATTR(stalled-cycles-frontend,	STALLED_CYCLES_FRONTEND	);
EVENT_ATTR(stalled-cycles-backend,	STALLED_CYCLES_BACKEND	);
EVENT_ATTR(ref-cycles,			REF_CPU_CYCLES		);

static struct attribute *empty_attrs;

P
Peter Huewe 已提交
1715
static struct attribute *events_attr[] = {
1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728
	EVENT_PTR(CPU_CYCLES),
	EVENT_PTR(INSTRUCTIONS),
	EVENT_PTR(CACHE_REFERENCES),
	EVENT_PTR(CACHE_MISSES),
	EVENT_PTR(BRANCH_INSTRUCTIONS),
	EVENT_PTR(BRANCH_MISSES),
	EVENT_PTR(BUS_CYCLES),
	EVENT_PTR(STALLED_CYCLES_FRONTEND),
	EVENT_PTR(STALLED_CYCLES_BACKEND),
	EVENT_PTR(REF_CPU_CYCLES),
	NULL,
};

1729
static struct attribute_group x86_pmu_events_group __ro_after_init = {
1730 1731 1732 1733
	.name = "events",
	.attrs = events_attr,
};

1734
ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772
{
	u64 umask  = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
	u64 cmask  = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
	bool edge  = (config & ARCH_PERFMON_EVENTSEL_EDGE);
	bool pc    = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
	bool any   = (config & ARCH_PERFMON_EVENTSEL_ANY);
	bool inv   = (config & ARCH_PERFMON_EVENTSEL_INV);
	ssize_t ret;

	/*
	* We have whole page size to spend and just little data
	* to write, so we can safely use sprintf.
	*/
	ret = sprintf(page, "event=0x%02llx", event);

	if (umask)
		ret += sprintf(page + ret, ",umask=0x%02llx", umask);

	if (edge)
		ret += sprintf(page + ret, ",edge");

	if (pc)
		ret += sprintf(page + ret, ",pc");

	if (any)
		ret += sprintf(page + ret, ",any");

	if (inv)
		ret += sprintf(page + ret, ",inv");

	if (cmask)
		ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);

	ret += sprintf(page + ret, "\n");

	return ret;
}

1773
static struct attribute_group x86_pmu_attr_group;
P
Peter Zijlstra 已提交
1774
static struct attribute_group x86_pmu_caps_group;
1775

1776
static int __init init_hw_perf_events(void)
1777
{
1778
	struct x86_pmu_quirk *quirk;
1779 1780
	int err;

1781
	pr_info("Performance Events: ");
1782

1783 1784
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1785
		err = intel_pmu_init();
1786
		break;
1787
	case X86_VENDOR_AMD:
1788
		err = amd_pmu_init();
1789
		break;
1790 1791 1792 1793
	case X86_VENDOR_HYGON:
		err = amd_pmu_init();
		x86_pmu.name = "HYGON";
		break;
1794
	default:
1795
		err = -ENOTSUPP;
1796
	}
1797
	if (err != 0) {
1798
		pr_cont("no PMU driver, software events only.\n");
1799
		return 0;
1800
	}
1801

1802 1803
	pmu_check_apic();

1804
	/* sanity check that the hardware exists or is emulated */
1805
	if (!check_hw_exists())
1806
		return 0;
1807

1808
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1809

1810 1811
	x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */

1812 1813
	for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
		quirk->func();
1814

1815 1816
	if (!x86_pmu.intel_ctrl)
		x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1817

1818
	perf_events_lapic_init();
1819
	register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1820

1821
	unconstrained = (struct event_constraint)
1822
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1823
				   0, x86_pmu.num_counters, 0, 0);
1824

1825
	x86_pmu_format_group.attrs = x86_pmu.format_attrs;
1826

P
Peter Zijlstra 已提交
1827 1828 1829 1830 1831 1832 1833
	if (x86_pmu.caps_attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_caps_group.attrs, x86_pmu.caps_attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_caps_group.attrs = tmp;
	}
1834

1835 1836 1837
	if (x86_pmu.event_attrs)
		x86_pmu_events_group.attrs = x86_pmu.event_attrs;

1838 1839
	if (!x86_pmu.events_sysfs_show)
		x86_pmu_events_group.attrs = &empty_attrs;
1840 1841
	else
		filter_events(x86_pmu_events_group.attrs);
1842

1843 1844 1845 1846 1847 1848 1849 1850
	if (x86_pmu.cpu_events) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
		if (!WARN_ON(!tmp))
			x86_pmu_events_group.attrs = tmp;
	}

1851 1852 1853 1854 1855 1856 1857 1858
	if (x86_pmu.attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_attr_group.attrs, x86_pmu.attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_attr_group.attrs = tmp;
	}

I
Ingo Molnar 已提交
1859
	pr_info("... version:                %d\n",     x86_pmu.version);
1860 1861 1862
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1863
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1864
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1865
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1866

1867 1868 1869 1870
	/*
	 * Install callbacks. Core will call them for each online
	 * cpu.
	 */
T
Thomas Gleixner 已提交
1871
	err = cpuhp_setup_state(CPUHP_PERF_X86_PREPARE, "perf/x86:prepare",
1872 1873 1874 1875 1876
				x86_pmu_prepare_cpu, x86_pmu_dead_cpu);
	if (err)
		return err;

	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_STARTING,
T
Thomas Gleixner 已提交
1877
				"perf/x86:starting", x86_pmu_starting_cpu,
1878 1879 1880 1881
				x86_pmu_dying_cpu);
	if (err)
		goto out;

T
Thomas Gleixner 已提交
1882
	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_ONLINE, "perf/x86:online",
1883 1884 1885 1886 1887 1888 1889
				x86_pmu_online_cpu, NULL);
	if (err)
		goto out1;

	err = perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
	if (err)
		goto out2;
1890 1891

	return 0;
1892 1893 1894 1895 1896 1897 1898 1899

out2:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_ONLINE);
out1:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_STARTING);
out:
	cpuhp_remove_state(CPUHP_PERF_X86_PREPARE);
	return err;
I
Ingo Molnar 已提交
1900
}
1901
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1902

1903
static inline void x86_pmu_read(struct perf_event *event)
1904
{
1905 1906
	if (x86_pmu.read)
		return x86_pmu.read(event);
1907
	x86_perf_event_update(event);
1908 1909
}

1910 1911 1912 1913
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
1914 1915 1916 1917
 *
 * We only support PERF_PMU_TXN_ADD transactions. Save the
 * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
 * transactions.
1918
 */
1919
static void x86_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
1920
{
1921 1922 1923 1924 1925 1926 1927 1928
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(cpuc->txn_flags);		/* txn already in flight */

	cpuc->txn_flags = txn_flags;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

P
Peter Zijlstra 已提交
1929
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1930
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1931 1932 1933 1934 1935 1936 1937
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1938
static void x86_pmu_cancel_txn(struct pmu *pmu)
1939
{
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949
	unsigned int txn_flags;
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	txn_flags = cpuc->txn_flags;
	cpuc->txn_flags = 0;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

1950
	/*
1951 1952
	 * Truncate collected array by the number of events added in this
	 * transaction. See x86_pmu_add() and x86_pmu_*_txn().
1953
	 */
T
Tejun Heo 已提交
1954 1955
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1956
	perf_pmu_enable(pmu);
1957 1958 1959 1960 1961 1962
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
1963 1964
 *
 * Does not cancel the transaction on failure; expects the caller to do this.
1965
 */
P
Peter Zijlstra 已提交
1966
static int x86_pmu_commit_txn(struct pmu *pmu)
1967
{
1968
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1969 1970 1971
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

1972 1973 1974 1975 1976 1977 1978
	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	if (cpuc->txn_flags & ~PERF_PMU_TXN_ADD) {
		cpuc->txn_flags = 0;
		return 0;
	}

1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1994
	cpuc->txn_flags = 0;
P
Peter Zijlstra 已提交
1995
	perf_pmu_enable(pmu);
1996 1997
	return 0;
}
1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
2008
	intel_cpuc_finish(cpuc);
2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);
2020
	cpuc->is_fake = 1;
2021 2022 2023 2024

	if (intel_cpuc_prepare(cpuc, cpu))
		goto error;

2025 2026 2027 2028 2029
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
2030

2031 2032 2033 2034 2035 2036 2037 2038 2039
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

2040 2041 2042
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2043

2044
	c = x86_pmu.get_event_constraints(fake_cpuc, 0, event);
2045 2046

	if (!c || !c->weight)
2047
		ret = -EINVAL;
2048 2049 2050 2051

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

2052
	free_fake_cpuc(fake_cpuc);
2053 2054 2055 2056

	return ret;
}

2057 2058 2059 2060
/*
 * validate a single event group
 *
 * validation include:
2061 2062 2063
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
2064 2065 2066 2067
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2068 2069
static int validate_group(struct perf_event *event)
{
2070
	struct perf_event *leader = event->group_leader;
2071
	struct cpu_hw_events *fake_cpuc;
2072
	int ret = -EINVAL, n;
2073

2074 2075 2076
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2077 2078 2079 2080 2081 2082
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2083
	n = collect_events(fake_cpuc, leader, true);
2084
	if (n < 0)
2085
		goto out;
2086

2087 2088
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2089
	if (n < 0)
2090
		goto out;
2091

2092
	fake_cpuc->n_events = 0;
2093
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
2094 2095

out:
2096
	free_fake_cpuc(fake_cpuc);
2097
	return ret;
2098 2099
}

2100
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2101
{
P
Peter Zijlstra 已提交
2102
	struct pmu *tmp;
I
Ingo Molnar 已提交
2103 2104
	int err;

2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
2116
	if (!err) {
2117 2118 2119 2120 2121 2122 2123 2124
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2125 2126
		if (event->group_leader != event)
			err = validate_group(event);
2127 2128
		else
			err = validate_event(event);
2129 2130

		event->pmu = tmp;
2131
	}
2132
	if (err) {
2133 2134
		if (event->destroy)
			event->destroy(event);
2135
	}
I
Ingo Molnar 已提交
2136

2137
	if (READ_ONCE(x86_pmu.attr_rdpmc) &&
2138
	    !(event->hw.flags & PERF_X86_EVENT_LARGE_PEBS))
2139 2140
		event->hw.flags |= PERF_X86_EVENT_RDPMC_ALLOWED;

2141
	return err;
I
Ingo Molnar 已提交
2142
}
2143

2144 2145
static void refresh_pce(void *ignored)
{
2146
	load_mm_cr4(this_cpu_read(cpu_tlbstate.loaded_mm));
2147 2148
}

2149
static void x86_pmu_event_mapped(struct perf_event *event, struct mm_struct *mm)
2150 2151 2152 2153
{
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	/*
	 * This function relies on not being called concurrently in two
	 * tasks in the same mm.  Otherwise one task could observe
	 * perf_rdpmc_allowed > 1 and return all the way back to
	 * userspace with CR4.PCE clear while another task is still
	 * doing on_each_cpu_mask() to propagate CR4.PCE.
	 *
	 * For now, this can't happen because all callers hold mmap_sem
	 * for write.  If this changes, we'll need a different solution.
	 */
2164
	lockdep_assert_held_exclusive(&mm->mmap_sem);
2165

2166 2167
	if (atomic_inc_return(&mm->context.perf_rdpmc_allowed) == 1)
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2168 2169
}

2170
static void x86_pmu_event_unmapped(struct perf_event *event, struct mm_struct *mm)
2171 2172 2173 2174 2175
{

	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2176 2177
	if (atomic_dec_and_test(&mm->context.perf_rdpmc_allowed))
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2178 2179
}

2180 2181 2182 2183
static int x86_pmu_event_idx(struct perf_event *event)
{
	int idx = event->hw.idx;

2184
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2185 2186
		return 0;

2187 2188
	if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
		idx -= INTEL_PMC_IDX_FIXED;
2189 2190 2191 2192 2193 2194
		idx |= 1 << 30;
	}

	return idx + 1;
}

2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205
static ssize_t get_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      char *buf)
{
	return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
}

static ssize_t set_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      const char *buf, size_t count)
{
2206 2207 2208 2209 2210 2211
	unsigned long val;
	ssize_t ret;

	ret = kstrtoul(buf, 0, &val);
	if (ret)
		return ret;
2212

2213 2214 2215
	if (val > 2)
		return -EINVAL;

2216 2217
	if (x86_pmu.attr_rdpmc_broken)
		return -ENOTSUPP;
2218

2219 2220 2221 2222 2223 2224 2225
	if ((val == 2) != (x86_pmu.attr_rdpmc == 2)) {
		/*
		 * Changing into or out of always available, aka
		 * perf-event-bypassing mode.  This path is extremely slow,
		 * but only root can trigger it, so it's okay.
		 */
		if (val == 2)
2226
			static_branch_inc(&rdpmc_always_available_key);
2227
		else
2228
			static_branch_dec(&rdpmc_always_available_key);
2229 2230 2231 2232 2233
		on_each_cpu(refresh_pce, NULL, 1);
	}

	x86_pmu.attr_rdpmc = val;

2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
	return count;
}

static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);

static struct attribute *x86_pmu_attrs[] = {
	&dev_attr_rdpmc.attr,
	NULL,
};

2244
static struct attribute_group x86_pmu_attr_group __ro_after_init = {
2245 2246 2247
	.attrs = x86_pmu_attrs,
};

P
Peter Zijlstra 已提交
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261
static ssize_t max_precise_show(struct device *cdev,
				  struct device_attribute *attr,
				  char *buf)
{
	return snprintf(buf, PAGE_SIZE, "%d\n", x86_pmu_max_precise());
}

static DEVICE_ATTR_RO(max_precise);

static struct attribute *x86_pmu_caps_attrs[] = {
	&dev_attr_max_precise.attr,
	NULL
};

2262
static struct attribute_group x86_pmu_caps_group __ro_after_init = {
P
Peter Zijlstra 已提交
2263 2264 2265 2266
	.name = "caps",
	.attrs = x86_pmu_caps_attrs,
};

2267 2268
static const struct attribute_group *x86_pmu_attr_groups[] = {
	&x86_pmu_attr_group,
2269
	&x86_pmu_format_group,
2270
	&x86_pmu_events_group,
2271
	&x86_pmu_caps_group,
2272 2273 2274
	NULL,
};

2275
static void x86_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
2276
{
2277 2278
	if (x86_pmu.sched_task)
		x86_pmu.sched_task(ctx, sched_in);
2279 2280
}

2281 2282 2283 2284 2285 2286
void perf_check_microcode(void)
{
	if (x86_pmu.check_microcode)
		x86_pmu.check_microcode();
}

2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
static int x86_pmu_check_period(struct perf_event *event, u64 value)
{
	if (x86_pmu.check_period && x86_pmu.check_period(event, value))
		return -EINVAL;

	if (value && x86_pmu.limit_period) {
		if (x86_pmu.limit_period(event, value) > value)
			return -EINVAL;
	}

	return 0;
}

2300
static struct pmu pmu = {
2301 2302
	.pmu_enable		= x86_pmu_enable,
	.pmu_disable		= x86_pmu_disable,
P
Peter Zijlstra 已提交
2303

2304
	.attr_groups		= x86_pmu_attr_groups,
2305

2306
	.event_init		= x86_pmu_event_init,
P
Peter Zijlstra 已提交
2307

2308 2309 2310
	.event_mapped		= x86_pmu_event_mapped,
	.event_unmapped		= x86_pmu_event_unmapped,

2311 2312 2313 2314 2315
	.add			= x86_pmu_add,
	.del			= x86_pmu_del,
	.start			= x86_pmu_start,
	.stop			= x86_pmu_stop,
	.read			= x86_pmu_read,
P
Peter Zijlstra 已提交
2316

2317 2318 2319
	.start_txn		= x86_pmu_start_txn,
	.cancel_txn		= x86_pmu_cancel_txn,
	.commit_txn		= x86_pmu_commit_txn,
2320

2321
	.event_idx		= x86_pmu_event_idx,
2322
	.sched_task		= x86_pmu_sched_task,
2323
	.task_ctx_size          = sizeof(struct x86_perf_task_context),
2324
	.check_period		= x86_pmu_check_period,
2325 2326
};

2327 2328
void arch_perf_update_userpage(struct perf_event *event,
			       struct perf_event_mmap_page *userpg, u64 now)
2329
{
2330
	struct cyc2ns_data data;
2331
	u64 offset;
2332

2333 2334
	userpg->cap_user_time = 0;
	userpg->cap_user_time_zero = 0;
2335 2336
	userpg->cap_user_rdpmc =
		!!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED);
2337 2338
	userpg->pmc_width = x86_pmu.cntval_bits;

2339
	if (!using_native_sched_clock() || !sched_clock_stable())
2340 2341
		return;

2342
	cyc2ns_read_begin(&data);
2343

2344
	offset = data.cyc2ns_offset + __sched_clock_offset;
2345

2346 2347 2348 2349
	/*
	 * Internal timekeeping for enabled/running/stopped times
	 * is always in the local_clock domain.
	 */
2350
	userpg->cap_user_time = 1;
2351 2352
	userpg->time_mult = data.cyc2ns_mul;
	userpg->time_shift = data.cyc2ns_shift;
2353
	userpg->time_offset = offset - now;
2354

2355 2356 2357 2358
	/*
	 * cap_user_time_zero doesn't make sense when we're using a different
	 * time base for the records.
	 */
2359
	if (!event->attr.use_clockid) {
2360
		userpg->cap_user_time_zero = 1;
2361
		userpg->time_zero = offset;
2362
	}
2363

2364
	cyc2ns_read_end();
2365 2366
}

2367
void
2368
perf_callchain_kernel(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2369
{
2370 2371 2372
	struct unwind_state state;
	unsigned long addr;

2373 2374
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2375
		return;
2376 2377
	}

2378 2379
	if (perf_callchain_store(entry, regs->ip))
		return;
2380

2381 2382 2383 2384 2385 2386
	for (unwind_start(&state, current, regs, NULL); !unwind_done(&state);
	     unwind_next_frame(&state)) {
		addr = unwind_get_return_address(&state);
		if (!addr || perf_callchain_store(entry, addr))
			return;
	}
2387 2388
}

2389 2390 2391 2392 2393 2394
static inline int
valid_user_frame(const void __user *fp, unsigned long size)
{
	return (__range_not_ok(fp, size, TASK_SIZE) == 0);
}

2395 2396 2397
static unsigned long get_segment_base(unsigned int segment)
{
	struct desc_struct *desc;
2398
	unsigned int idx = segment >> 3;
2399 2400

	if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
2401
#ifdef CONFIG_MODIFY_LDT_SYSCALL
2402 2403 2404
		struct ldt_struct *ldt;

		/* IRQs are off, so this synchronizes with smp_store_release */
2405
		ldt = READ_ONCE(current->active_mm->context.ldt);
2406
		if (!ldt || idx >= ldt->nr_entries)
2407 2408
			return 0;

2409
		desc = &ldt->entries[idx];
2410 2411 2412
#else
		return 0;
#endif
2413
	} else {
2414
		if (idx >= GDT_ENTRIES)
2415 2416
			return 0;

2417
		desc = raw_cpu_ptr(gdt_page.gdt) + idx;
2418 2419
	}

2420
	return get_desc_base(desc);
2421 2422
}

2423
#ifdef CONFIG_IA32_EMULATION
H
H. Peter Anvin 已提交
2424

2425
#include <linux/compat.h>
H
H. Peter Anvin 已提交
2426

2427
static inline int
2428
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2429
{
2430
	/* 32-bit process in 64-bit kernel. */
2431
	unsigned long ss_base, cs_base;
2432 2433
	struct stack_frame_ia32 frame;
	const void __user *fp;
2434

2435 2436 2437
	if (!test_thread_flag(TIF_IA32))
		return 0;

2438 2439 2440 2441
	cs_base = get_segment_base(regs->cs);
	ss_base = get_segment_base(regs->ss);

	fp = compat_ptr(ss_base + regs->bp);
2442
	pagefault_disable();
2443
	while (entry->nr < entry->max_stack) {
2444 2445 2446 2447
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

2448
		if (!valid_user_frame(fp, sizeof(frame)))
2449 2450 2451 2452 2453 2454
			break;

		bytes = __copy_from_user_nmi(&frame.next_frame, fp, 4);
		if (bytes != 0)
			break;
		bytes = __copy_from_user_nmi(&frame.return_address, fp+4, 4);
2455
		if (bytes != 0)
2456
			break;
2457

2458 2459
		perf_callchain_store(entry, cs_base + frame.return_address);
		fp = compat_ptr(ss_base + frame.next_frame);
2460
	}
2461
	pagefault_enable();
2462
	return 1;
2463
}
2464 2465
#else
static inline int
2466
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2467 2468 2469 2470
{
    return 0;
}
#endif
2471

2472
void
2473
perf_callchain_user(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2474 2475
{
	struct stack_frame frame;
2476
	const unsigned long __user *fp;
2477

2478 2479
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2480
		return;
2481
	}
2482

2483 2484 2485 2486 2487 2488
	/*
	 * We don't know what to do with VM86 stacks.. ignore them for now.
	 */
	if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
		return;

2489
	fp = (unsigned long __user *)regs->bp;
2490

2491
	perf_callchain_store(entry, regs->ip);
2492

2493
	if (!nmi_uaccess_okay())
2494 2495
		return;

2496 2497 2498
	if (perf_callchain_user32(regs, entry))
		return;

2499
	pagefault_disable();
2500
	while (entry->nr < entry->max_stack) {
2501
		unsigned long bytes;
2502

2503
		frame.next_frame	     = NULL;
2504 2505
		frame.return_address = 0;

2506
		if (!valid_user_frame(fp, sizeof(frame)))
2507 2508
			break;

2509
		bytes = __copy_from_user_nmi(&frame.next_frame, fp, sizeof(*fp));
2510 2511
		if (bytes != 0)
			break;
2512
		bytes = __copy_from_user_nmi(&frame.return_address, fp + 1, sizeof(*fp));
2513
		if (bytes != 0)
2514 2515
			break;

2516
		perf_callchain_store(entry, frame.return_address);
2517
		fp = (void __user *)frame.next_frame;
2518
	}
2519
	pagefault_enable();
2520 2521
}

2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535
/*
 * Deal with code segment offsets for the various execution modes:
 *
 *   VM86 - the good olde 16 bit days, where the linear address is
 *          20 bits and we use regs->ip + 0x10 * regs->cs.
 *
 *   IA32 - Where we need to look at GDT/LDT segment descriptor tables
 *          to figure out what the 32bit base address is.
 *
 *    X32 - has TIF_X32 set, but is running in x86_64
 *
 * X86_64 - CS,DS,SS,ES are all zero based.
 */
static unsigned long code_segment_base(struct pt_regs *regs)
2536
{
2537 2538 2539 2540 2541 2542
	/*
	 * For IA32 we look at the GDT/LDT segment base to convert the
	 * effective IP to a linear address.
	 */

#ifdef CONFIG_X86_32
2543 2544 2545 2546 2547 2548 2549
	/*
	 * If we are in VM86 mode, add the segment offset to convert to a
	 * linear address.
	 */
	if (regs->flags & X86_VM_MASK)
		return 0x10 * regs->cs;

2550
	if (user_mode(regs) && regs->cs != __USER_CS)
2551 2552
		return get_segment_base(regs->cs);
#else
2553 2554 2555
	if (user_mode(regs) && !user_64bit_mode(regs) &&
	    regs->cs != __USER32_CS)
		return get_segment_base(regs->cs);
2556 2557 2558
#endif
	return 0;
}
2559

2560 2561
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
2562
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
2563
		return perf_guest_cbs->get_guest_ip();
2564

2565
	return regs->ip + code_segment_base(regs);
2566 2567 2568 2569 2570
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
2571

2572
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2573 2574 2575 2576 2577
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
2578
		if (user_mode(regs))
2579 2580 2581 2582 2583
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

2584
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
2585
		misc |= PERF_RECORD_MISC_EXACT_IP;
2586 2587 2588

	return misc;
}
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600

void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
{
	cap->version		= x86_pmu.version;
	cap->num_counters_gp	= x86_pmu.num_counters;
	cap->num_counters_fixed	= x86_pmu.num_counters_fixed;
	cap->bit_width_gp	= x86_pmu.cntval_bits;
	cap->bit_width_fixed	= x86_pmu.cntval_bits;
	cap->events_mask	= (unsigned int)x86_pmu.events_maskl;
	cap->events_mask_len	= x86_pmu.events_mask_len;
}
EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);