core.c 59.7 KB
Newer Older
I
Ingo Molnar 已提交
1
/*
2
 * Performance events x86 architecture code
I
Ingo Molnar 已提交
3
 *
4 5 6 7
 *  Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
 *  Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
 *  Copyright (C) 2009 Jaswinder Singh Rajput
 *  Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8
 *  Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
9
 *  Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10
 *  Copyright (C) 2009 Google, Inc., Stephane Eranian
I
Ingo Molnar 已提交
11 12 13 14
 *
 *  For licencing details see kernel-base/COPYING
 */

15
#include <linux/perf_event.h>
I
Ingo Molnar 已提交
16 17 18 19
#include <linux/capability.h>
#include <linux/notifier.h>
#include <linux/hardirq.h>
#include <linux/kprobes.h>
20 21
#include <linux/export.h>
#include <linux/init.h>
I
Ingo Molnar 已提交
22
#include <linux/kdebug.h>
23
#include <linux/sched/mm.h>
24
#include <linux/sched/clock.h>
25
#include <linux/uaccess.h>
26
#include <linux/slab.h>
27
#include <linux/cpu.h>
28
#include <linux/bitops.h>
29
#include <linux/device.h>
I
Ingo Molnar 已提交
30 31

#include <asm/apic.h>
32
#include <asm/stacktrace.h>
P
Peter Zijlstra 已提交
33
#include <asm/nmi.h>
34
#include <asm/smp.h>
35
#include <asm/alternative.h>
36
#include <asm/mmu_context.h>
A
Andy Lutomirski 已提交
37
#include <asm/tlbflush.h>
38
#include <asm/timer.h>
39 40
#include <asm/desc.h>
#include <asm/ldt.h>
41
#include <asm/unwind.h>
I
Ingo Molnar 已提交
42

43
#include "perf_event.h"
44 45

struct x86_pmu x86_pmu __read_mostly;
46

47
DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
48 49
	.enabled = 1,
};
I
Ingo Molnar 已提交
50

51
DEFINE_STATIC_KEY_FALSE(rdpmc_always_available_key);
52

53
u64 __read_mostly hw_cache_event_ids
54 55 56
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
57
u64 __read_mostly hw_cache_extra_regs
58 59 60
				[PERF_COUNT_HW_CACHE_MAX]
				[PERF_COUNT_HW_CACHE_OP_MAX]
				[PERF_COUNT_HW_CACHE_RESULT_MAX];
61

62
/*
63 64
 * Propagate event elapsed time into the generic event.
 * Can only be executed on the CPU where the event is active.
65 66
 * Returns the delta events processed.
 */
67
u64 x86_perf_event_update(struct perf_event *event)
68
{
69
	struct hw_perf_event *hwc = &event->hw;
70
	int shift = 64 - x86_pmu.cntval_bits;
71
	u64 prev_raw_count, new_raw_count;
72
	int idx = hwc->idx;
73
	u64 delta;
74

75
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
76 77
		return 0;

78
	/*
79
	 * Careful: an NMI might modify the previous event value.
80 81 82
	 *
	 * Our tactic to handle this is to first atomically read and
	 * exchange a new raw count - then add that new-prev delta
83
	 * count to the generic event atomically:
84 85
	 */
again:
86
	prev_raw_count = local64_read(&hwc->prev_count);
87
	rdpmcl(hwc->event_base_rdpmc, new_raw_count);
88

89
	if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
90 91 92 93 94 95
					new_raw_count) != prev_raw_count)
		goto again;

	/*
	 * Now we have the new raw value and have updated the prev
	 * timestamp already. We can now calculate the elapsed delta
96
	 * (event-)time and add that to the generic event.
97 98
	 *
	 * Careful, not all hw sign-extends above the physical width
99
	 * of the count.
100
	 */
101 102
	delta = (new_raw_count << shift) - (prev_raw_count << shift);
	delta >>= shift;
103

104 105
	local64_add(delta, &event->count);
	local64_sub(delta, &hwc->period_left);
106 107

	return new_raw_count;
108 109
}

110 111 112 113 114
/*
 * Find and validate any extra registers to set up.
 */
static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
{
115
	struct hw_perf_event_extra *reg;
116 117
	struct extra_reg *er;

118
	reg = &event->hw.extra_reg;
119 120 121 122 123 124 125 126 127

	if (!x86_pmu.extra_regs)
		return 0;

	for (er = x86_pmu.extra_regs; er->msr; er++) {
		if (er->event != (config & er->config_mask))
			continue;
		if (event->attr.config1 & ~er->valid_mask)
			return -EINVAL;
128 129 130
		/* Check if the extra msrs can be safely accessed*/
		if (!er->extra_msr_access)
			return -ENXIO;
131 132 133 134

		reg->idx = er->idx;
		reg->config = event->attr.config1;
		reg->reg = er->msr;
135 136 137 138 139
		break;
	}
	return 0;
}

140
static atomic_t active_events;
141
static atomic_t pmc_refcount;
P
Peter Zijlstra 已提交
142 143
static DEFINE_MUTEX(pmc_reserve_mutex);

144 145
#ifdef CONFIG_X86_LOCAL_APIC

P
Peter Zijlstra 已提交
146 147 148 149
static bool reserve_pmc_hardware(void)
{
	int i;

150
	for (i = 0; i < x86_pmu.num_counters; i++) {
151
		if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
P
Peter Zijlstra 已提交
152 153 154
			goto perfctr_fail;
	}

155
	for (i = 0; i < x86_pmu.num_counters; i++) {
156
		if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
P
Peter Zijlstra 已提交
157 158 159 160 161 162 163
			goto eventsel_fail;
	}

	return true;

eventsel_fail:
	for (i--; i >= 0; i--)
164
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
165

166
	i = x86_pmu.num_counters;
P
Peter Zijlstra 已提交
167 168 169

perfctr_fail:
	for (i--; i >= 0; i--)
170
		release_perfctr_nmi(x86_pmu_event_addr(i));
P
Peter Zijlstra 已提交
171 172 173 174 175 176 177 178

	return false;
}

static void release_pmc_hardware(void)
{
	int i;

179
	for (i = 0; i < x86_pmu.num_counters; i++) {
180 181
		release_perfctr_nmi(x86_pmu_event_addr(i));
		release_evntsel_nmi(x86_pmu_config_addr(i));
P
Peter Zijlstra 已提交
182 183 184
	}
}

185 186 187 188 189 190 191
#else

static bool reserve_pmc_hardware(void) { return true; }
static void release_pmc_hardware(void) {}

#endif

192 193
static bool check_hw_exists(void)
{
194 195
	u64 val, val_fail = -1, val_new= ~0;
	int i, reg, reg_fail = -1, ret = 0;
196
	int bios_fail = 0;
197
	int reg_safe = -1;
198

199 200 201 202 203
	/*
	 * Check to see if the BIOS enabled any of the counters, if so
	 * complain and bail.
	 */
	for (i = 0; i < x86_pmu.num_counters; i++) {
204
		reg = x86_pmu_config_addr(i);
205 206 207
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
208 209 210 211
		if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
			bios_fail = 1;
			val_fail = val;
			reg_fail = reg;
212 213
		} else {
			reg_safe = i;
214
		}
215 216 217 218 219 220 221 222
	}

	if (x86_pmu.num_counters_fixed) {
		reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
		ret = rdmsrl_safe(reg, &val);
		if (ret)
			goto msr_fail;
		for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
223 224 225 226 227
			if (val & (0x03 << i*4)) {
				bios_fail = 1;
				val_fail = val;
				reg_fail = reg;
			}
228 229 230
		}
	}

231 232 233 234 235 236 237 238 239 240 241
	/*
	 * If all the counters are enabled, the below test will always
	 * fail.  The tools will also become useless in this scenario.
	 * Just fail and disable the hardware counters.
	 */

	if (reg_safe == -1) {
		reg = reg_safe;
		goto msr_fail;
	}

242
	/*
243 244 245
	 * Read the current value, change it and read it back to see if it
	 * matches, this is needed to detect certain hardware emulators
	 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
246
	 */
247
	reg = x86_pmu_event_addr(reg_safe);
248 249 250
	if (rdmsrl_safe(reg, &val))
		goto msr_fail;
	val ^= 0xffffUL;
251 252
	ret = wrmsrl_safe(reg, val);
	ret |= rdmsrl_safe(reg, &val_new);
253
	if (ret || val != val_new)
254
		goto msr_fail;
255

256 257 258
	/*
	 * We still allow the PMU driver to operate:
	 */
259
	if (bios_fail) {
260 261 262
		pr_cont("Broken BIOS detected, complain to your hardware vendor.\n");
		pr_err(FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n",
			      reg_fail, val_fail);
263
	}
264 265

	return true;
266 267

msr_fail:
268 269 270 271 272 273 274
	if (boot_cpu_has(X86_FEATURE_HYPERVISOR)) {
		pr_cont("PMU not available due to virtualization, using software events only.\n");
	} else {
		pr_cont("Broken PMU hardware detected, using software events only.\n");
		pr_err("Failed to access perfctr msr (MSR %x is %Lx)\n",
		       reg, val_new);
	}
275

276
	return false;
277 278
}

279
static void hw_perf_event_destroy(struct perf_event *event)
P
Peter Zijlstra 已提交
280
{
281
	x86_release_hardware();
282
	atomic_dec(&active_events);
P
Peter Zijlstra 已提交
283 284
}

285 286 287 288 289 290 291 292
void hw_perf_lbr_event_destroy(struct perf_event *event)
{
	hw_perf_event_destroy(event);

	/* undo the lbr/bts event accounting */
	x86_del_exclusive(x86_lbr_exclusive_lbr);
}

293 294 295 296 297
static inline int x86_pmu_initialized(void)
{
	return x86_pmu.handle_irq != NULL;
}

298
static inline int
299
set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
300
{
301
	struct perf_event_attr *attr = &event->attr;
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327
	unsigned int cache_type, cache_op, cache_result;
	u64 config, val;

	config = attr->config;

	cache_type = (config >>  0) & 0xff;
	if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
		return -EINVAL;

	cache_op = (config >>  8) & 0xff;
	if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
		return -EINVAL;

	cache_result = (config >> 16) & 0xff;
	if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
		return -EINVAL;

	val = hw_cache_event_ids[cache_type][cache_op][cache_result];

	if (val == 0)
		return -ENOENT;

	if (val == -1)
		return -EINVAL;

	hwc->config |= val;
328 329
	attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
	return x86_pmu_extra_regs(val, event);
330 331
}

332 333 334 335
int x86_reserve_hardware(void)
{
	int err = 0;

336
	if (!atomic_inc_not_zero(&pmc_refcount)) {
337
		mutex_lock(&pmc_reserve_mutex);
338
		if (atomic_read(&pmc_refcount) == 0) {
339 340 341 342 343 344
			if (!reserve_pmc_hardware())
				err = -EBUSY;
			else
				reserve_ds_buffers();
		}
		if (!err)
345
			atomic_inc(&pmc_refcount);
346 347 348 349 350 351 352 353
		mutex_unlock(&pmc_reserve_mutex);
	}

	return err;
}

void x86_release_hardware(void)
{
354
	if (atomic_dec_and_mutex_lock(&pmc_refcount, &pmc_reserve_mutex)) {
355 356 357 358 359 360
		release_pmc_hardware();
		release_ds_buffers();
		mutex_unlock(&pmc_reserve_mutex);
	}
}

361 362 363 364 365 366
/*
 * Check if we can create event of a certain type (that no conflicting events
 * are present).
 */
int x86_add_exclusive(unsigned int what)
{
367
	int i;
368

369 370 371 372 373
	/*
	 * When lbr_pt_coexist we allow PT to coexist with either LBR or BTS.
	 * LBR and BTS are still mutually exclusive.
	 */
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
374 375
		return 0;

376 377 378 379 380 381 382 383
	if (!atomic_inc_not_zero(&x86_pmu.lbr_exclusive[what])) {
		mutex_lock(&pmc_reserve_mutex);
		for (i = 0; i < ARRAY_SIZE(x86_pmu.lbr_exclusive); i++) {
			if (i != what && atomic_read(&x86_pmu.lbr_exclusive[i]))
				goto fail_unlock;
		}
		atomic_inc(&x86_pmu.lbr_exclusive[what]);
		mutex_unlock(&pmc_reserve_mutex);
384
	}
385

386 387
	atomic_inc(&active_events);
	return 0;
388

389
fail_unlock:
390
	mutex_unlock(&pmc_reserve_mutex);
391
	return -EBUSY;
392 393 394 395
}

void x86_del_exclusive(unsigned int what)
{
396
	if (x86_pmu.lbr_pt_coexist && what == x86_lbr_exclusive_pt)
397 398
		return;

399
	atomic_dec(&x86_pmu.lbr_exclusive[what]);
400
	atomic_dec(&active_events);
401 402
}

403
int x86_setup_perfctr(struct perf_event *event)
404 405 406 407 408
{
	struct perf_event_attr *attr = &event->attr;
	struct hw_perf_event *hwc = &event->hw;
	u64 config;

409
	if (!is_sampling_event(event)) {
410 411
		hwc->sample_period = x86_pmu.max_period;
		hwc->last_period = hwc->sample_period;
412
		local64_set(&hwc->period_left, hwc->sample_period);
413 414 415
	}

	if (attr->type == PERF_TYPE_RAW)
416
		return x86_pmu_extra_regs(event->attr.config, event);
417 418

	if (attr->type == PERF_TYPE_HW_CACHE)
419
		return set_ext_hw_attr(hwc, event);
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437

	if (attr->config >= x86_pmu.max_events)
		return -EINVAL;

	/*
	 * The generic map:
	 */
	config = x86_pmu.event_map(attr->config);

	if (config == 0)
		return -ENOENT;

	if (config == -1LL)
		return -EINVAL;

	/*
	 * Branch tracing:
	 */
P
Peter Zijlstra 已提交
438 439
	if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
	    !attr->freq && hwc->sample_period == 1) {
440
		/* BTS is not supported by this architecture. */
441
		if (!x86_pmu.bts_active)
442 443 444 445 446
			return -EOPNOTSUPP;

		/* BTS is currently only allowed for user-mode. */
		if (!attr->exclude_kernel)
			return -EOPNOTSUPP;
447 448 449 450 451 452

		/* disallow bts if conflicting events are present */
		if (x86_add_exclusive(x86_lbr_exclusive_lbr))
			return -EBUSY;

		event->destroy = hw_perf_lbr_event_destroy;
453 454 455 456 457 458
	}

	hwc->config |= config;

	return 0;
}
459

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489
/*
 * check that branch_sample_type is compatible with
 * settings needed for precise_ip > 1 which implies
 * using the LBR to capture ALL taken branches at the
 * priv levels of the measurement
 */
static inline int precise_br_compat(struct perf_event *event)
{
	u64 m = event->attr.branch_sample_type;
	u64 b = 0;

	/* must capture all branches */
	if (!(m & PERF_SAMPLE_BRANCH_ANY))
		return 0;

	m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_user)
		b |= PERF_SAMPLE_BRANCH_USER;

	if (!event->attr.exclude_kernel)
		b |= PERF_SAMPLE_BRANCH_KERNEL;

	/*
	 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
	 */

	return m == b;
}

490
int x86_pmu_max_precise(void)
491
{
492 493 494 495 496
	int precise = 0;

	/* Support for constant skid */
	if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
		precise++;
P
Peter Zijlstra 已提交
497

498 499
		/* Support for IP fixup */
		if (x86_pmu.lbr_nr || x86_pmu.intel_cap.pebs_format >= 2)
P
Peter Zijlstra 已提交
500 501
			precise++;

502 503 504 505 506
		if (x86_pmu.pebs_prec_dist)
			precise++;
	}
	return precise;
}
507

508 509 510 511
int x86_pmu_hw_config(struct perf_event *event)
{
	if (event->attr.precise_ip) {
		int precise = x86_pmu_max_precise();
P
Peter Zijlstra 已提交
512 513 514

		if (event->attr.precise_ip > precise)
			return -EOPNOTSUPP;
515 516 517 518

		/* There's no sense in having PEBS for non sampling events: */
		if (!is_sampling_event(event))
			return -EINVAL;
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547
	}
	/*
	 * check that PEBS LBR correction does not conflict with
	 * whatever the user is asking with attr->branch_sample_type
	 */
	if (event->attr.precise_ip > 1 && x86_pmu.intel_cap.pebs_format < 2) {
		u64 *br_type = &event->attr.branch_sample_type;

		if (has_branch_stack(event)) {
			if (!precise_br_compat(event))
				return -EOPNOTSUPP;

			/* branch_sample_type is compatible */

		} else {
			/*
			 * user did not specify  branch_sample_type
			 *
			 * For PEBS fixups, we capture all
			 * the branches at the priv level of the
			 * event.
			 */
			*br_type = PERF_SAMPLE_BRANCH_ANY;

			if (!event->attr.exclude_user)
				*br_type |= PERF_SAMPLE_BRANCH_USER;

			if (!event->attr.exclude_kernel)
				*br_type |= PERF_SAMPLE_BRANCH_KERNEL;
548
		}
P
Peter Zijlstra 已提交
549 550
	}

551 552 553
	if (event->attr.branch_sample_type & PERF_SAMPLE_BRANCH_CALL_STACK)
		event->attach_state |= PERF_ATTACH_TASK_DATA;

554 555 556 557
	/*
	 * Generate PMC IRQs:
	 * (keep 'enabled' bit clear for now)
	 */
558
	event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
559 560 561 562

	/*
	 * Count user and OS events unless requested not to
	 */
563 564 565 566
	if (!event->attr.exclude_user)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
	if (!event->attr.exclude_kernel)
		event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
567

568 569
	if (event->attr.type == PERF_TYPE_RAW)
		event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
570

571 572 573 574 575 576
	if (event->attr.sample_period && x86_pmu.limit_period) {
		if (x86_pmu.limit_period(event, event->attr.sample_period) >
				event->attr.sample_period)
			return -EINVAL;
	}

577
	return x86_setup_perfctr(event);
578 579
}

I
Ingo Molnar 已提交
580
/*
581
 * Setup the hardware configuration for a given attr_type
I
Ingo Molnar 已提交
582
 */
583
static int __x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
584
{
P
Peter Zijlstra 已提交
585
	int err;
I
Ingo Molnar 已提交
586

587 588
	if (!x86_pmu_initialized())
		return -ENODEV;
I
Ingo Molnar 已提交
589

590
	err = x86_reserve_hardware();
P
Peter Zijlstra 已提交
591 592 593
	if (err)
		return err;

594
	atomic_inc(&active_events);
595
	event->destroy = hw_perf_event_destroy;
596

597 598 599
	event->hw.idx = -1;
	event->hw.last_cpu = -1;
	event->hw.last_tag = ~0ULL;
600

601 602
	/* mark unused */
	event->hw.extra_reg.idx = EXTRA_REG_NONE;
603 604
	event->hw.branch_reg.idx = EXTRA_REG_NONE;

605
	return x86_pmu.hw_config(event);
606 607
}

608
void x86_pmu_disable_all(void)
609
{
610
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
611 612
	int idx;

613
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
614 615
		u64 val;

616
		if (!test_bit(idx, cpuc->active_mask))
617
			continue;
618
		rdmsrl(x86_pmu_config_addr(idx), val);
619
		if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
620
			continue;
621
		val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
622
		wrmsrl(x86_pmu_config_addr(idx), val);
623 624 625
	}
}

626 627 628 629 630 631 632 633 634 635 636 637 638
/*
 * There may be PMI landing after enabled=0. The PMI hitting could be before or
 * after disable_all.
 *
 * If PMI hits before disable_all, the PMU will be disabled in the NMI handler.
 * It will not be re-enabled in the NMI handler again, because enabled=0. After
 * handling the NMI, disable_all will be called, which will not change the
 * state either. If PMI hits after disable_all, the PMU is already disabled
 * before entering NMI handler. The NMI handler will not change the state
 * either.
 *
 * So either situation is harmless.
 */
P
Peter Zijlstra 已提交
639
static void x86_pmu_disable(struct pmu *pmu)
640
{
641
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
642

643
	if (!x86_pmu_initialized())
644
		return;
645

646 647 648 649 650 651
	if (!cpuc->enabled)
		return;

	cpuc->n_added = 0;
	cpuc->enabled = 0;
	barrier();
652 653

	x86_pmu.disable_all();
654
}
I
Ingo Molnar 已提交
655

656
void x86_pmu_enable_all(int added)
657
{
658
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
659 660
	int idx;

661
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
662
		struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
663

664
		if (!test_bit(idx, cpuc->active_mask))
665
			continue;
666

667
		__x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
668 669 670
	}
}

P
Peter Zijlstra 已提交
671
static struct pmu pmu;
672 673 674 675 676 677

static inline int is_x86_event(struct perf_event *event)
{
	return event->pmu == &pmu;
}

678 679 680 681 682 683 684 685 686 687 688 689
/*
 * Event scheduler state:
 *
 * Assign events iterating over all events and counters, beginning
 * with events with least weights first. Keep the current iterator
 * state in struct sched_state.
 */
struct sched_state {
	int	weight;
	int	event;		/* event index */
	int	counter;	/* counter index */
	int	unassigned;	/* number of events to be assigned left */
690
	int	nr_gp;		/* number of GP counters used */
691 692 693
	unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
};

694 695 696
/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
#define	SCHED_STATES_MAX	2

697 698 699
struct perf_sched {
	int			max_weight;
	int			max_events;
700 701
	int			max_gp;
	int			saved_states;
702
	struct event_constraint	**constraints;
703
	struct sched_state	state;
704
	struct sched_state	saved[SCHED_STATES_MAX];
705 706 707 708 709
};

/*
 * Initialize interator that runs through all events and counters.
 */
710
static void perf_sched_init(struct perf_sched *sched, struct event_constraint **constraints,
711
			    int num, int wmin, int wmax, int gpmax)
712 713 714 715 716 717
{
	int idx;

	memset(sched, 0, sizeof(*sched));
	sched->max_events	= num;
	sched->max_weight	= wmax;
718
	sched->max_gp		= gpmax;
719
	sched->constraints	= constraints;
720 721

	for (idx = 0; idx < num; idx++) {
722
		if (constraints[idx]->weight == wmin)
723 724 725 726 727 728 729 730
			break;
	}

	sched->state.event	= idx;		/* start with min weight */
	sched->state.weight	= wmin;
	sched->state.unassigned	= num;
}

731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753
static void perf_sched_save_state(struct perf_sched *sched)
{
	if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
		return;

	sched->saved[sched->saved_states] = sched->state;
	sched->saved_states++;
}

static bool perf_sched_restore_state(struct perf_sched *sched)
{
	if (!sched->saved_states)
		return false;

	sched->saved_states--;
	sched->state = sched->saved[sched->saved_states];

	/* continue with next counter: */
	clear_bit(sched->state.counter++, sched->state.used);

	return true;
}

754 755 756 757
/*
 * Select a counter for the current event to schedule. Return true on
 * success.
 */
758
static bool __perf_sched_find_counter(struct perf_sched *sched)
759 760 761 762 763 764 765 766 767 768
{
	struct event_constraint *c;
	int idx;

	if (!sched->state.unassigned)
		return false;

	if (sched->state.event >= sched->max_events)
		return false;

769
	c = sched->constraints[sched->state.event];
770
	/* Prefer fixed purpose counters */
771 772
	if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
		idx = INTEL_PMC_IDX_FIXED;
773
		for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
774 775 776 777
			if (!__test_and_set_bit(idx, sched->state.used))
				goto done;
		}
	}
778

779 780
	/* Grab the first unused counter starting with idx */
	idx = sched->state.counter;
781
	for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
782 783 784 785
		if (!__test_and_set_bit(idx, sched->state.used)) {
			if (sched->state.nr_gp++ >= sched->max_gp)
				return false;

786
			goto done;
787
		}
788 789
	}

790 791 792 793
	return false;

done:
	sched->state.counter = idx;
794

795 796 797 798 799 800 801 802 803 804 805 806 807
	if (c->overlap)
		perf_sched_save_state(sched);

	return true;
}

static bool perf_sched_find_counter(struct perf_sched *sched)
{
	while (!__perf_sched_find_counter(sched)) {
		if (!perf_sched_restore_state(sched))
			return false;
	}

808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
	return true;
}

/*
 * Go through all unassigned events and find the next one to schedule.
 * Take events with the least weight first. Return true on success.
 */
static bool perf_sched_next_event(struct perf_sched *sched)
{
	struct event_constraint *c;

	if (!sched->state.unassigned || !--sched->state.unassigned)
		return false;

	do {
		/* next event */
		sched->state.event++;
		if (sched->state.event >= sched->max_events) {
			/* next weight */
			sched->state.event = 0;
			sched->state.weight++;
			if (sched->state.weight > sched->max_weight)
				return false;
		}
832
		c = sched->constraints[sched->state.event];
833 834 835 836 837 838 839 840 841 842
	} while (c->weight != sched->state.weight);

	sched->state.counter = 0;	/* start with first counter */

	return true;
}

/*
 * Assign a counter for each event.
 */
843
int perf_assign_events(struct event_constraint **constraints, int n,
844
			int wmin, int wmax, int gpmax, int *assign)
845 846 847
{
	struct perf_sched sched;

848
	perf_sched_init(&sched, constraints, n, wmin, wmax, gpmax);
849 850 851 852 853 854 855 856 857 858

	do {
		if (!perf_sched_find_counter(&sched))
			break;	/* failed */
		if (assign)
			assign[sched.state.event] = sched.state.counter;
	} while (perf_sched_next_event(&sched));

	return sched.state.unassigned;
}
859
EXPORT_SYMBOL_GPL(perf_assign_events);
860

861
int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
862
{
863
	struct event_constraint *c;
864
	unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
865
	struct perf_event *e;
866
	int i, wmin, wmax, unsched = 0;
867 868 869 870
	struct hw_perf_event *hwc;

	bitmap_zero(used_mask, X86_PMC_IDX_MAX);

871 872 873
	if (x86_pmu.start_scheduling)
		x86_pmu.start_scheduling(cpuc);

874
	for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
875
		cpuc->event_constraint[i] = NULL;
876
		c = x86_pmu.get_event_constraints(cpuc, i, cpuc->event_list[i]);
877
		cpuc->event_constraint[i] = c;
878

879 880
		wmin = min(wmin, c->weight);
		wmax = max(wmax, c->weight);
881 882
	}

883 884 885
	/*
	 * fastpath, try to reuse previous register
	 */
886
	for (i = 0; i < n; i++) {
887
		hwc = &cpuc->event_list[i]->hw;
888
		c = cpuc->event_constraint[i];
889 890 891 892 893 894

		/* never assigned */
		if (hwc->idx == -1)
			break;

		/* constraint still honored */
895
		if (!test_bit(hwc->idx, c->idxmsk))
896 897 898 899 900 901
			break;

		/* not already used */
		if (test_bit(hwc->idx, used_mask))
			break;

P
Peter Zijlstra 已提交
902
		__set_bit(hwc->idx, used_mask);
903 904 905 906
		if (assign)
			assign[i] = hwc->idx;
	}

907
	/* slow path */
908
	if (i != n) {
909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924
		int gpmax = x86_pmu.num_counters;

		/*
		 * Do not allow scheduling of more than half the available
		 * generic counters.
		 *
		 * This helps avoid counter starvation of sibling thread by
		 * ensuring at most half the counters cannot be in exclusive
		 * mode. There is no designated counters for the limits. Any
		 * N/2 counters can be used. This helps with events with
		 * specific counter constraints.
		 */
		if (is_ht_workaround_enabled() && !cpuc->is_fake &&
		    READ_ONCE(cpuc->excl_cntrs->exclusive_present))
			gpmax /= 2;

925
		unsched = perf_assign_events(cpuc->event_constraint, n, wmin,
926
					     wmax, gpmax, assign);
927
	}
928

929
	/*
930 931 932 933 934 935 936 937
	 * In case of success (unsched = 0), mark events as committed,
	 * so we do not put_constraint() in case new events are added
	 * and fail to be scheduled
	 *
	 * We invoke the lower level commit callback to lock the resource
	 *
	 * We do not need to do all of this in case we are called to
	 * validate an event group (assign == NULL)
938
	 */
939
	if (!unsched && assign) {
940 941 942
		for (i = 0; i < n; i++) {
			e = cpuc->event_list[i];
			e->hw.flags |= PERF_X86_EVENT_COMMITTED;
943
			if (x86_pmu.commit_scheduling)
944
				x86_pmu.commit_scheduling(cpuc, i, assign[i]);
945
		}
946
	} else {
947
		for (i = 0; i < n; i++) {
948 949 950 951 952 953 954 955
			e = cpuc->event_list[i];
			/*
			 * do not put_constraint() on comitted events,
			 * because they are good to go
			 */
			if ((e->hw.flags & PERF_X86_EVENT_COMMITTED))
				continue;

956 957 958
			/*
			 * release events that failed scheduling
			 */
959
			if (x86_pmu.put_event_constraints)
960
				x86_pmu.put_event_constraints(cpuc, e);
961 962
		}
	}
963 964 965 966

	if (x86_pmu.stop_scheduling)
		x86_pmu.stop_scheduling(cpuc);

967
	return unsched ? -EINVAL : 0;
968 969 970 971 972 973 974 975 976 977 978
}

/*
 * dogrp: true if must collect siblings events (group)
 * returns total number of events and error code
 */
static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
{
	struct perf_event *event;
	int n, max_count;

979
	max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
980 981 982 983 984 985

	/* current number of events already accepted */
	n = cpuc->n_events;

	if (is_x86_event(leader)) {
		if (n >= max_count)
986
			return -EINVAL;
987 988 989 990 991 992
		cpuc->event_list[n] = leader;
		n++;
	}
	if (!dogrp)
		return n;

P
Peter Zijlstra 已提交
993
	for_each_sibling_event(event, leader) {
994
		if (!is_x86_event(event) ||
995
		    event->state <= PERF_EVENT_STATE_OFF)
996 997 998
			continue;

		if (n >= max_count)
999
			return -EINVAL;
1000 1001 1002 1003 1004 1005 1006 1007

		cpuc->event_list[n] = event;
		n++;
	}
	return n;
}

static inline void x86_assign_hw_event(struct perf_event *event,
1008
				struct cpu_hw_events *cpuc, int i)
1009
{
1010 1011 1012 1013 1014
	struct hw_perf_event *hwc = &event->hw;

	hwc->idx = cpuc->assign[i];
	hwc->last_cpu = smp_processor_id();
	hwc->last_tag = ++cpuc->tags[i];
1015

1016
	if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
1017 1018
		hwc->config_base = 0;
		hwc->event_base	= 0;
1019
	} else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
1020
		hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
1021 1022
		hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
		hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
1023
	} else {
1024 1025
		hwc->config_base = x86_pmu_config_addr(hwc->idx);
		hwc->event_base  = x86_pmu_event_addr(hwc->idx);
1026
		hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
1027 1028 1029
	}
}

1030 1031 1032 1033 1034 1035 1036 1037 1038
static inline int match_prev_assignment(struct hw_perf_event *hwc,
					struct cpu_hw_events *cpuc,
					int i)
{
	return hwc->idx == cpuc->assign[i] &&
		hwc->last_cpu == smp_processor_id() &&
		hwc->last_tag == cpuc->tags[i];
}

P
Peter Zijlstra 已提交
1039
static void x86_pmu_start(struct perf_event *event, int flags);
1040

P
Peter Zijlstra 已提交
1041
static void x86_pmu_enable(struct pmu *pmu)
1042
{
1043
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1044 1045
	struct perf_event *event;
	struct hw_perf_event *hwc;
1046
	int i, added = cpuc->n_added;
1047

1048
	if (!x86_pmu_initialized())
1049
		return;
1050 1051 1052 1053

	if (cpuc->enabled)
		return;

1054
	if (cpuc->n_added) {
1055
		int n_running = cpuc->n_events - cpuc->n_added;
1056 1057 1058 1059 1060 1061
		/*
		 * apply assignment obtained either from
		 * hw_perf_group_sched_in() or x86_pmu_enable()
		 *
		 * step1: save events moving to new counters
		 */
1062
		for (i = 0; i < n_running; i++) {
1063 1064 1065
			event = cpuc->event_list[i];
			hwc = &event->hw;

1066 1067 1068 1069 1070 1071 1072 1073
			/*
			 * we can avoid reprogramming counter if:
			 * - assigned same counter as last time
			 * - running on same CPU as last time
			 * - no other event has used the counter since
			 */
			if (hwc->idx == -1 ||
			    match_prev_assignment(hwc, cpuc, i))
1074 1075
				continue;

P
Peter Zijlstra 已提交
1076 1077 1078 1079 1080 1081 1082 1083
			/*
			 * Ensure we don't accidentally enable a stopped
			 * counter simply because we rescheduled.
			 */
			if (hwc->state & PERF_HES_STOPPED)
				hwc->state |= PERF_HES_ARCH;

			x86_pmu_stop(event, PERF_EF_UPDATE);
1084 1085
		}

1086 1087 1088
		/*
		 * step2: reprogram moved events into new counters
		 */
1089 1090 1091 1092
		for (i = 0; i < cpuc->n_events; i++) {
			event = cpuc->event_list[i];
			hwc = &event->hw;

1093
			if (!match_prev_assignment(hwc, cpuc, i))
1094
				x86_assign_hw_event(event, cpuc, i);
1095 1096
			else if (i < n_running)
				continue;
1097

P
Peter Zijlstra 已提交
1098 1099 1100 1101
			if (hwc->state & PERF_HES_ARCH)
				continue;

			x86_pmu_start(event, PERF_EF_RELOAD);
1102 1103 1104 1105
		}
		cpuc->n_added = 0;
		perf_events_lapic_init();
	}
1106 1107 1108 1109

	cpuc->enabled = 1;
	barrier();

1110
	x86_pmu.enable_all(added);
1111 1112
}

1113
static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
I
Ingo Molnar 已提交
1114

1115 1116
/*
 * Set the next IRQ period, based on the hwc->period_left value.
1117
 * To be called with the event disabled in hw:
1118
 */
1119
int x86_perf_event_set_period(struct perf_event *event)
I
Ingo Molnar 已提交
1120
{
1121
	struct hw_perf_event *hwc = &event->hw;
1122
	s64 left = local64_read(&hwc->period_left);
1123
	s64 period = hwc->sample_period;
1124
	int ret = 0, idx = hwc->idx;
1125

1126
	if (idx == INTEL_PMC_IDX_FIXED_BTS)
1127 1128
		return 0;

1129
	/*
1130
	 * If we are way outside a reasonable range then just skip forward:
1131 1132 1133
	 */
	if (unlikely(left <= -period)) {
		left = period;
1134
		local64_set(&hwc->period_left, left);
1135
		hwc->last_period = period;
1136
		ret = 1;
1137 1138 1139 1140
	}

	if (unlikely(left <= 0)) {
		left += period;
1141
		local64_set(&hwc->period_left, left);
1142
		hwc->last_period = period;
1143
		ret = 1;
1144
	}
1145
	/*
1146
	 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
1147 1148 1149
	 */
	if (unlikely(left < 2))
		left = 2;
I
Ingo Molnar 已提交
1150

1151 1152 1153
	if (left > x86_pmu.max_period)
		left = x86_pmu.max_period;

1154 1155 1156
	if (x86_pmu.limit_period)
		left = x86_pmu.limit_period(event, left);

1157
	per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
1158

1159 1160 1161 1162 1163
	/*
	 * The hw event starts counting from this event offset,
	 * mark it to be able to extra future deltas:
	 */
	local64_set(&hwc->prev_count, (u64)-left);
1164

1165
	wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
1166 1167 1168 1169 1170 1171 1172

	/*
	 * Due to erratum on certan cpu we need
	 * a second write to be sure the register
	 * is updated properly
	 */
	if (x86_pmu.perfctr_second_write) {
1173
		wrmsrl(hwc->event_base,
1174
			(u64)(-left) & x86_pmu.cntval_mask);
1175
	}
1176

1177
	perf_event_update_userpage(event);
1178

1179
	return ret;
1180 1181
}

1182
void x86_pmu_enable_event(struct perf_event *event)
1183
{
T
Tejun Heo 已提交
1184
	if (__this_cpu_read(cpu_hw_events.enabled))
1185 1186
		__x86_pmu_enable_event(&event->hw,
				       ARCH_PERFMON_EVENTSEL_ENABLE);
I
Ingo Molnar 已提交
1187 1188
}

1189
/*
P
Peter Zijlstra 已提交
1190
 * Add a single event to the PMU.
1191 1192 1193
 *
 * The event is added to the group of enabled events
 * but only if it can be scehduled with existing events.
1194
 */
P
Peter Zijlstra 已提交
1195
static int x86_pmu_add(struct perf_event *event, int flags)
1196
{
1197
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1198 1199 1200
	struct hw_perf_event *hwc;
	int assign[X86_PMC_IDX_MAX];
	int n, n0, ret;
1201

1202
	hwc = &event->hw;
1203

1204
	n0 = cpuc->n_events;
1205 1206 1207
	ret = n = collect_events(cpuc, event, false);
	if (ret < 0)
		goto out;
1208

P
Peter Zijlstra 已提交
1209 1210 1211 1212
	hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
	if (!(flags & PERF_EF_START))
		hwc->state |= PERF_HES_ARCH;

1213 1214
	/*
	 * If group events scheduling transaction was started,
L
Lucas De Marchi 已提交
1215
	 * skip the schedulability test here, it will be performed
1216
	 * at commit time (->commit_txn) as a whole.
1217 1218 1219
	 *
	 * If commit fails, we'll call ->del() on all events
	 * for which ->add() was called.
1220
	 */
1221
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1222
		goto done_collect;
1223

1224
	ret = x86_pmu.schedule_events(cpuc, n, assign);
1225
	if (ret)
1226
		goto out;
1227 1228 1229 1230 1231
	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));
1232

1233
done_collect:
1234 1235 1236 1237
	/*
	 * Commit the collect_events() state. See x86_pmu_del() and
	 * x86_pmu_*_txn().
	 */
1238
	cpuc->n_events = n;
1239
	cpuc->n_added += n - n0;
1240
	cpuc->n_txn += n - n0;
1241

1242 1243 1244 1245 1246 1247 1248 1249
	if (x86_pmu.add) {
		/*
		 * This is before x86_pmu_enable() will call x86_pmu_start(),
		 * so we enable LBRs before an event needs them etc..
		 */
		x86_pmu.add(event);
	}

1250 1251 1252
	ret = 0;
out:
	return ret;
I
Ingo Molnar 已提交
1253 1254
}

P
Peter Zijlstra 已提交
1255
static void x86_pmu_start(struct perf_event *event, int flags)
1256
{
1257
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
P
Peter Zijlstra 已提交
1258 1259
	int idx = event->hw.idx;

P
Peter Zijlstra 已提交
1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
	if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
		return;

	if (WARN_ON_ONCE(idx == -1))
		return;

	if (flags & PERF_EF_RELOAD) {
		WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
		x86_perf_event_set_period(event);
	}

	event->hw.state = 0;
1272

P
Peter Zijlstra 已提交
1273 1274
	cpuc->events[idx] = event;
	__set_bit(idx, cpuc->active_mask);
1275
	__set_bit(idx, cpuc->running);
1276
	x86_pmu.enable(event);
P
Peter Zijlstra 已提交
1277
	perf_event_update_userpage(event);
1278 1279
}

1280
void perf_event_print_debug(void)
I
Ingo Molnar 已提交
1281
{
1282
	u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
A
Andi Kleen 已提交
1283
	u64 pebs, debugctl;
1284
	struct cpu_hw_events *cpuc;
1285
	unsigned long flags;
1286 1287
	int cpu, idx;

1288
	if (!x86_pmu.num_counters)
1289
		return;
I
Ingo Molnar 已提交
1290

1291
	local_irq_save(flags);
I
Ingo Molnar 已提交
1292 1293

	cpu = smp_processor_id();
1294
	cpuc = &per_cpu(cpu_hw_events, cpu);
I
Ingo Molnar 已提交
1295

1296
	if (x86_pmu.version >= 2) {
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
		rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
		rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
		rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);

		pr_info("\n");
		pr_info("CPU#%d: ctrl:       %016llx\n", cpu, ctrl);
		pr_info("CPU#%d: status:     %016llx\n", cpu, status);
		pr_info("CPU#%d: overflow:   %016llx\n", cpu, overflow);
		pr_info("CPU#%d: fixed:      %016llx\n", cpu, fixed);
1307 1308 1309 1310
		if (x86_pmu.pebs_constraints) {
			rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
			pr_info("CPU#%d: pebs:       %016llx\n", cpu, pebs);
		}
A
Andi Kleen 已提交
1311 1312 1313 1314
		if (x86_pmu.lbr_nr) {
			rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
			pr_info("CPU#%d: debugctl:   %016llx\n", cpu, debugctl);
		}
1315
	}
1316
	pr_info("CPU#%d: active:     %016llx\n", cpu, *(u64 *)cpuc->active_mask);
I
Ingo Molnar 已提交
1317

1318
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1319 1320
		rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
		rdmsrl(x86_pmu_event_addr(idx), pmc_count);
I
Ingo Molnar 已提交
1321

1322
		prev_left = per_cpu(pmc_prev_left[idx], cpu);
I
Ingo Molnar 已提交
1323

1324
		pr_info("CPU#%d:   gen-PMC%d ctrl:  %016llx\n",
I
Ingo Molnar 已提交
1325
			cpu, idx, pmc_ctrl);
1326
		pr_info("CPU#%d:   gen-PMC%d count: %016llx\n",
I
Ingo Molnar 已提交
1327
			cpu, idx, pmc_count);
1328
		pr_info("CPU#%d:   gen-PMC%d left:  %016llx\n",
1329
			cpu, idx, prev_left);
I
Ingo Molnar 已提交
1330
	}
1331
	for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
1332 1333
		rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);

1334
		pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
1335 1336
			cpu, idx, pmc_count);
	}
1337
	local_irq_restore(flags);
I
Ingo Molnar 已提交
1338 1339
}

1340
void x86_pmu_stop(struct perf_event *event, int flags)
I
Ingo Molnar 已提交
1341
{
1342
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1343
	struct hw_perf_event *hwc = &event->hw;
I
Ingo Molnar 已提交
1344

P
Peter Zijlstra 已提交
1345 1346 1347 1348 1349 1350
	if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
		x86_pmu.disable(event);
		cpuc->events[hwc->idx] = NULL;
		WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
		hwc->state |= PERF_HES_STOPPED;
	}
1351

P
Peter Zijlstra 已提交
1352 1353 1354 1355 1356 1357 1358 1359
	if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
		/*
		 * Drain the remaining delta count out of a event
		 * that we are disabling:
		 */
		x86_perf_event_update(event);
		hwc->state |= PERF_HES_UPTODATE;
	}
1360 1361
}

P
Peter Zijlstra 已提交
1362
static void x86_pmu_del(struct perf_event *event, int flags)
1363
{
1364
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1365 1366
	int i;

1367 1368 1369 1370 1371
	/*
	 * event is descheduled
	 */
	event->hw.flags &= ~PERF_X86_EVENT_COMMITTED;

1372
	/*
1373
	 * If we're called during a txn, we only need to undo x86_pmu.add.
1374 1375
	 * The events never got scheduled and ->cancel_txn will truncate
	 * the event_list.
1376 1377 1378
	 *
	 * XXX assumes any ->del() called during a TXN will only be on
	 * an event added during that same TXN.
1379
	 */
1380
	if (cpuc->txn_flags & PERF_PMU_TXN_ADD)
1381
		goto do_del;
1382

1383 1384 1385
	/*
	 * Not a TXN, therefore cleanup properly.
	 */
P
Peter Zijlstra 已提交
1386
	x86_pmu_stop(event, PERF_EF_UPDATE);
1387

1388
	for (i = 0; i < cpuc->n_events; i++) {
1389 1390 1391
		if (event == cpuc->event_list[i])
			break;
	}
1392

1393 1394
	if (WARN_ON_ONCE(i == cpuc->n_events)) /* called ->del() without ->add() ? */
		return;
P
Peter Zijlstra 已提交
1395

1396 1397 1398
	/* If we have a newly added event; make sure to decrease n_added. */
	if (i >= cpuc->n_events - cpuc->n_added)
		--cpuc->n_added;
1399

1400 1401 1402 1403
	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(cpuc, event);

	/* Delete the array entry. */
1404
	while (++i < cpuc->n_events) {
1405
		cpuc->event_list[i-1] = cpuc->event_list[i];
1406 1407
		cpuc->event_constraint[i-1] = cpuc->event_constraint[i];
	}
1408
	--cpuc->n_events;
1409

1410
	perf_event_update_userpage(event);
1411 1412 1413 1414 1415 1416 1417 1418 1419

do_del:
	if (x86_pmu.del) {
		/*
		 * This is after x86_pmu_stop(); so we disable LBRs after any
		 * event can need them etc..
		 */
		x86_pmu.del(event);
	}
I
Ingo Molnar 已提交
1420 1421
}

1422
int x86_pmu_handle_irq(struct pt_regs *regs)
1423
{
1424
	struct perf_sample_data data;
1425 1426
	struct cpu_hw_events *cpuc;
	struct perf_event *event;
V
Vince Weaver 已提交
1427
	int idx, handled = 0;
1428 1429
	u64 val;

1430
	cpuc = this_cpu_ptr(&cpu_hw_events);
1431

1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
	/*
	 * Some chipsets need to unmask the LVTPC in a particular spot
	 * inside the nmi handler.  As a result, the unmasking was pushed
	 * into all the nmi handlers.
	 *
	 * This generic handler doesn't seem to have any issues where the
	 * unmasking occurs so it was left at the top.
	 */
	apic_write(APIC_LVTPC, APIC_DM_NMI);

1442
	for (idx = 0; idx < x86_pmu.num_counters; idx++) {
1443 1444 1445 1446 1447 1448 1449 1450
		if (!test_bit(idx, cpuc->active_mask)) {
			/*
			 * Though we deactivated the counter some cpus
			 * might still deliver spurious interrupts still
			 * in flight. Catch them:
			 */
			if (__test_and_clear_bit(idx, cpuc->running))
				handled++;
1451
			continue;
1452
		}
1453

1454
		event = cpuc->events[idx];
1455

1456
		val = x86_perf_event_update(event);
1457
		if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
1458
			continue;
1459

1460
		/*
1461
		 * event overflow
1462
		 */
1463
		handled++;
1464
		perf_sample_data_init(&data, 0, event->hw.last_period);
1465

1466
		if (!x86_perf_event_set_period(event))
1467 1468
			continue;

1469
		if (perf_event_overflow(event, &data, regs))
P
Peter Zijlstra 已提交
1470
			x86_pmu_stop(event, 0);
1471
	}
1472

1473 1474 1475
	if (handled)
		inc_irq_stat(apic_perf_irqs);

1476 1477
	return handled;
}
1478

1479
void perf_events_lapic_init(void)
I
Ingo Molnar 已提交
1480
{
1481
	if (!x86_pmu.apic || !x86_pmu_initialized())
I
Ingo Molnar 已提交
1482
		return;
1483

I
Ingo Molnar 已提交
1484
	/*
1485
	 * Always use NMI for PMU
I
Ingo Molnar 已提交
1486
	 */
1487
	apic_write(APIC_LVTPC, APIC_DM_NMI);
I
Ingo Molnar 已提交
1488 1489
}

1490
static int
1491
perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
I
Ingo Molnar 已提交
1492
{
1493 1494
	u64 start_clock;
	u64 finish_clock;
P
Peter Zijlstra 已提交
1495
	int ret;
1496

1497 1498 1499 1500
	/*
	 * All PMUs/events that share this PMI handler should make sure to
	 * increment active_events for their events.
	 */
1501
	if (!atomic_read(&active_events))
1502
		return NMI_DONE;
1503

P
Peter Zijlstra 已提交
1504
	start_clock = sched_clock();
1505
	ret = x86_pmu.handle_irq(regs);
P
Peter Zijlstra 已提交
1506
	finish_clock = sched_clock();
1507 1508 1509 1510

	perf_sample_event_took(finish_clock - start_clock);

	return ret;
I
Ingo Molnar 已提交
1511
}
1512
NOKPROBE_SYMBOL(perf_event_nmi_handler);
I
Ingo Molnar 已提交
1513

1514 1515
struct event_constraint emptyconstraint;
struct event_constraint unconstrained;
1516

1517
static int x86_pmu_prepare_cpu(unsigned int cpu)
1518
{
1519
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
1520
	int i;
1521

1522 1523 1524 1525 1526 1527
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++)
		cpuc->kfree_on_online[i] = NULL;
	if (x86_pmu.cpu_prepare)
		return x86_pmu.cpu_prepare(cpu);
	return 0;
}
1528

1529 1530 1531 1532 1533 1534
static int x86_pmu_dead_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dead)
		x86_pmu.cpu_dead(cpu);
	return 0;
}
1535

1536 1537 1538 1539
static int x86_pmu_online_cpu(unsigned int cpu)
{
	struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
	int i;
1540

1541 1542 1543
	for (i = 0 ; i < X86_PERF_KFREE_MAX; i++) {
		kfree(cpuc->kfree_on_online[i]);
		cpuc->kfree_on_online[i] = NULL;
1544
	}
1545 1546
	return 0;
}
1547

1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559
static int x86_pmu_starting_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_starting)
		x86_pmu.cpu_starting(cpu);
	return 0;
}

static int x86_pmu_dying_cpu(unsigned int cpu)
{
	if (x86_pmu.cpu_dying)
		x86_pmu.cpu_dying(cpu);
	return 0;
1560 1561
}

1562 1563
static void __init pmu_check_apic(void)
{
1564
	if (boot_cpu_has(X86_FEATURE_APIC))
1565 1566 1567 1568 1569
		return;

	x86_pmu.apic = 0;
	pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
	pr_info("no hardware sampling interrupt available.\n");
1570 1571 1572 1573 1574 1575 1576 1577 1578

	/*
	 * If we have a PMU initialized but no APIC
	 * interrupts, we cannot sample hardware
	 * events (user-space has to fall back and
	 * sample via a hrtimer based software event):
	 */
	pmu.capabilities |= PERF_PMU_CAP_NO_INTERRUPT;

1579 1580
}

1581 1582 1583 1584 1585
static struct attribute_group x86_pmu_format_group = {
	.name = "format",
	.attrs = NULL,
};

1586 1587 1588 1589 1590 1591
/*
 * Remove all undefined events (x86_pmu.event_map(id) == 0)
 * out of events_attr attributes.
 */
static void __init filter_events(struct attribute **attrs)
{
1592 1593
	struct device_attribute *d;
	struct perf_pmu_events_attr *pmu_attr;
1594
	int offset = 0;
1595 1596 1597
	int i, j;

	for (i = 0; attrs[i]; i++) {
1598 1599 1600 1601 1602
		d = (struct device_attribute *)attrs[i];
		pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
		/* str trumps id */
		if (pmu_attr->event_str)
			continue;
1603
		if (x86_pmu.event_map(i + offset))
1604 1605 1606 1607 1608 1609 1610
			continue;

		for (j = i; attrs[j]; j++)
			attrs[j] = attrs[j + 1];

		/* Check the shifted attr. */
		i--;
1611 1612 1613 1614 1615 1616 1617 1618

		/*
		 * event_map() is index based, the attrs array is organized
		 * by increasing event index. If we shift the events, then
		 * we need to compensate for the event_map(), otherwise
		 * we are looking up the wrong event in the map
		 */
		offset++;
1619 1620 1621
	}
}

1622
/* Merge two pointer arrays */
1623
__init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
{
	struct attribute **new;
	int j, i;

	for (j = 0; a[j]; j++)
		;
	for (i = 0; b[i]; i++)
		j++;
	j++;

	new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
	if (!new)
		return NULL;

	j = 0;
	for (i = 0; a[i]; i++)
		new[j++] = a[i];
	for (i = 0; b[i]; i++)
		new[j++] = b[i];
	new[j] = NULL;

	return new;
}

1648
ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, char *page)
1649 1650 1651 1652 1653
{
	struct perf_pmu_events_attr *pmu_attr = \
		container_of(attr, struct perf_pmu_events_attr, attr);
	u64 config = x86_pmu.event_map(pmu_attr->id);

1654 1655 1656
	/* string trumps id */
	if (pmu_attr->event_str)
		return sprintf(page, "%s", pmu_attr->event_str);
1657

1658 1659
	return x86_pmu.events_sysfs_show(page, config);
}
1660
EXPORT_SYMBOL_GPL(events_sysfs_show);
1661

1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
			  char *page)
{
	struct perf_pmu_events_ht_attr *pmu_attr =
		container_of(attr, struct perf_pmu_events_ht_attr, attr);

	/*
	 * Report conditional events depending on Hyper-Threading.
	 *
	 * This is overly conservative as usually the HT special
	 * handling is not needed if the other CPU thread is idle.
	 *
	 * Note this does not (and cannot) handle the case when thread
	 * siblings are invisible, for example with virtualization
	 * if they are owned by some other guest.  The user tool
	 * has to re-read when a thread sibling gets onlined later.
	 */
	return sprintf(page, "%s",
			topology_max_smt_threads() > 1 ?
			pmu_attr->event_str_ht :
			pmu_attr->event_str_noht);
}

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
EVENT_ATTR(cpu-cycles,			CPU_CYCLES		);
EVENT_ATTR(instructions,		INSTRUCTIONS		);
EVENT_ATTR(cache-references,		CACHE_REFERENCES	);
EVENT_ATTR(cache-misses, 		CACHE_MISSES		);
EVENT_ATTR(branch-instructions,		BRANCH_INSTRUCTIONS	);
EVENT_ATTR(branch-misses,		BRANCH_MISSES		);
EVENT_ATTR(bus-cycles,			BUS_CYCLES		);
EVENT_ATTR(stalled-cycles-frontend,	STALLED_CYCLES_FRONTEND	);
EVENT_ATTR(stalled-cycles-backend,	STALLED_CYCLES_BACKEND	);
EVENT_ATTR(ref-cycles,			REF_CPU_CYCLES		);

static struct attribute *empty_attrs;

P
Peter Huewe 已提交
1698
static struct attribute *events_attr[] = {
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	EVENT_PTR(CPU_CYCLES),
	EVENT_PTR(INSTRUCTIONS),
	EVENT_PTR(CACHE_REFERENCES),
	EVENT_PTR(CACHE_MISSES),
	EVENT_PTR(BRANCH_INSTRUCTIONS),
	EVENT_PTR(BRANCH_MISSES),
	EVENT_PTR(BUS_CYCLES),
	EVENT_PTR(STALLED_CYCLES_FRONTEND),
	EVENT_PTR(STALLED_CYCLES_BACKEND),
	EVENT_PTR(REF_CPU_CYCLES),
	NULL,
};

static struct attribute_group x86_pmu_events_group = {
	.name = "events",
	.attrs = events_attr,
};

1717
ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
{
	u64 umask  = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
	u64 cmask  = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
	bool edge  = (config & ARCH_PERFMON_EVENTSEL_EDGE);
	bool pc    = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
	bool any   = (config & ARCH_PERFMON_EVENTSEL_ANY);
	bool inv   = (config & ARCH_PERFMON_EVENTSEL_INV);
	ssize_t ret;

	/*
	* We have whole page size to spend and just little data
	* to write, so we can safely use sprintf.
	*/
	ret = sprintf(page, "event=0x%02llx", event);

	if (umask)
		ret += sprintf(page + ret, ",umask=0x%02llx", umask);

	if (edge)
		ret += sprintf(page + ret, ",edge");

	if (pc)
		ret += sprintf(page + ret, ",pc");

	if (any)
		ret += sprintf(page + ret, ",any");

	if (inv)
		ret += sprintf(page + ret, ",inv");

	if (cmask)
		ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);

	ret += sprintf(page + ret, "\n");

	return ret;
}

1756
static struct attribute_group x86_pmu_attr_group;
P
Peter Zijlstra 已提交
1757
static struct attribute_group x86_pmu_caps_group;
1758

1759
static int __init init_hw_perf_events(void)
1760
{
1761
	struct x86_pmu_quirk *quirk;
1762 1763
	int err;

1764
	pr_info("Performance Events: ");
1765

1766 1767
	switch (boot_cpu_data.x86_vendor) {
	case X86_VENDOR_INTEL:
1768
		err = intel_pmu_init();
1769
		break;
1770
	case X86_VENDOR_AMD:
1771
		err = amd_pmu_init();
1772
		break;
1773
	default:
1774
		err = -ENOTSUPP;
1775
	}
1776
	if (err != 0) {
1777
		pr_cont("no PMU driver, software events only.\n");
1778
		return 0;
1779
	}
1780

1781 1782
	pmu_check_apic();

1783
	/* sanity check that the hardware exists or is emulated */
1784
	if (!check_hw_exists())
1785
		return 0;
1786

1787
	pr_cont("%s PMU driver.\n", x86_pmu.name);
1788

1789 1790
	x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */

1791 1792
	for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
		quirk->func();
1793

1794 1795
	if (!x86_pmu.intel_ctrl)
		x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
I
Ingo Molnar 已提交
1796

1797
	perf_events_lapic_init();
1798
	register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
1799

1800
	unconstrained = (struct event_constraint)
1801
		__EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
1802
				   0, x86_pmu.num_counters, 0, 0);
1803

1804
	x86_pmu_format_group.attrs = x86_pmu.format_attrs;
1805

P
Peter Zijlstra 已提交
1806 1807 1808 1809 1810 1811 1812
	if (x86_pmu.caps_attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_caps_group.attrs, x86_pmu.caps_attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_caps_group.attrs = tmp;
	}
1813

1814 1815 1816
	if (x86_pmu.event_attrs)
		x86_pmu_events_group.attrs = x86_pmu.event_attrs;

1817 1818
	if (!x86_pmu.events_sysfs_show)
		x86_pmu_events_group.attrs = &empty_attrs;
1819 1820
	else
		filter_events(x86_pmu_events_group.attrs);
1821

1822 1823 1824 1825 1826 1827 1828 1829
	if (x86_pmu.cpu_events) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
		if (!WARN_ON(!tmp))
			x86_pmu_events_group.attrs = tmp;
	}

1830 1831 1832 1833 1834 1835 1836 1837
	if (x86_pmu.attrs) {
		struct attribute **tmp;

		tmp = merge_attr(x86_pmu_attr_group.attrs, x86_pmu.attrs);
		if (!WARN_ON(!tmp))
			x86_pmu_attr_group.attrs = tmp;
	}

I
Ingo Molnar 已提交
1838
	pr_info("... version:                %d\n",     x86_pmu.version);
1839 1840 1841
	pr_info("... bit width:              %d\n",     x86_pmu.cntval_bits);
	pr_info("... generic registers:      %d\n",     x86_pmu.num_counters);
	pr_info("... value mask:             %016Lx\n", x86_pmu.cntval_mask);
I
Ingo Molnar 已提交
1842
	pr_info("... max period:             %016Lx\n", x86_pmu.max_period);
1843
	pr_info("... fixed-purpose events:   %d\n",     x86_pmu.num_counters_fixed);
1844
	pr_info("... event mask:             %016Lx\n", x86_pmu.intel_ctrl);
1845

1846 1847 1848 1849
	/*
	 * Install callbacks. Core will call them for each online
	 * cpu.
	 */
T
Thomas Gleixner 已提交
1850
	err = cpuhp_setup_state(CPUHP_PERF_X86_PREPARE, "perf/x86:prepare",
1851 1852 1853 1854 1855
				x86_pmu_prepare_cpu, x86_pmu_dead_cpu);
	if (err)
		return err;

	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_STARTING,
T
Thomas Gleixner 已提交
1856
				"perf/x86:starting", x86_pmu_starting_cpu,
1857 1858 1859 1860
				x86_pmu_dying_cpu);
	if (err)
		goto out;

T
Thomas Gleixner 已提交
1861
	err = cpuhp_setup_state(CPUHP_AP_PERF_X86_ONLINE, "perf/x86:online",
1862 1863 1864 1865 1866 1867 1868
				x86_pmu_online_cpu, NULL);
	if (err)
		goto out1;

	err = perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
	if (err)
		goto out2;
1869 1870

	return 0;
1871 1872 1873 1874 1875 1876 1877 1878

out2:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_ONLINE);
out1:
	cpuhp_remove_state(CPUHP_AP_PERF_X86_STARTING);
out:
	cpuhp_remove_state(CPUHP_PERF_X86_PREPARE);
	return err;
I
Ingo Molnar 已提交
1879
}
1880
early_initcall(init_hw_perf_events);
I
Ingo Molnar 已提交
1881

1882
static inline void x86_pmu_read(struct perf_event *event)
1883
{
1884 1885
	if (x86_pmu.read)
		return x86_pmu.read(event);
1886
	x86_perf_event_update(event);
1887 1888
}

1889 1890 1891 1892
/*
 * Start group events scheduling transaction
 * Set the flag to make pmu::enable() not perform the
 * schedulability test, it will be performed at commit time
1893 1894 1895 1896
 *
 * We only support PERF_PMU_TXN_ADD transactions. Save the
 * transaction flags but otherwise ignore non-PERF_PMU_TXN_ADD
 * transactions.
1897
 */
1898
static void x86_pmu_start_txn(struct pmu *pmu, unsigned int txn_flags)
1899
{
1900 1901 1902 1903 1904 1905 1906 1907
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(cpuc->txn_flags);		/* txn already in flight */

	cpuc->txn_flags = txn_flags;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

P
Peter Zijlstra 已提交
1908
	perf_pmu_disable(pmu);
T
Tejun Heo 已提交
1909
	__this_cpu_write(cpu_hw_events.n_txn, 0);
1910 1911 1912 1913 1914 1915 1916
}

/*
 * Stop group events scheduling transaction
 * Clear the flag and pmu::enable() will perform the
 * schedulability test.
 */
P
Peter Zijlstra 已提交
1917
static void x86_pmu_cancel_txn(struct pmu *pmu)
1918
{
1919 1920 1921 1922 1923 1924 1925 1926 1927 1928
	unsigned int txn_flags;
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);

	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	txn_flags = cpuc->txn_flags;
	cpuc->txn_flags = 0;
	if (txn_flags & ~PERF_PMU_TXN_ADD)
		return;

1929
	/*
1930 1931
	 * Truncate collected array by the number of events added in this
	 * transaction. See x86_pmu_add() and x86_pmu_*_txn().
1932
	 */
T
Tejun Heo 已提交
1933 1934
	__this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
	__this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
P
Peter Zijlstra 已提交
1935
	perf_pmu_enable(pmu);
1936 1937 1938 1939 1940 1941
}

/*
 * Commit group events scheduling transaction
 * Perform the group schedulability test as a whole
 * Return 0 if success
1942 1943
 *
 * Does not cancel the transaction on failure; expects the caller to do this.
1944
 */
P
Peter Zijlstra 已提交
1945
static int x86_pmu_commit_txn(struct pmu *pmu)
1946
{
1947
	struct cpu_hw_events *cpuc = this_cpu_ptr(&cpu_hw_events);
1948 1949 1950
	int assign[X86_PMC_IDX_MAX];
	int n, ret;

1951 1952 1953 1954 1955 1956 1957
	WARN_ON_ONCE(!cpuc->txn_flags);	/* no txn in flight */

	if (cpuc->txn_flags & ~PERF_PMU_TXN_ADD) {
		cpuc->txn_flags = 0;
		return 0;
	}

1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
	n = cpuc->n_events;

	if (!x86_pmu_initialized())
		return -EAGAIN;

	ret = x86_pmu.schedule_events(cpuc, n, assign);
	if (ret)
		return ret;

	/*
	 * copy new assignment, now we know it is possible
	 * will be used by hw_perf_enable()
	 */
	memcpy(cpuc->assign, assign, n*sizeof(int));

1973
	cpuc->txn_flags = 0;
P
Peter Zijlstra 已提交
1974
	perf_pmu_enable(pmu);
1975 1976
	return 0;
}
1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
/*
 * a fake_cpuc is used to validate event groups. Due to
 * the extra reg logic, we need to also allocate a fake
 * per_core and per_cpu structure. Otherwise, group events
 * using extra reg may conflict without the kernel being
 * able to catch this when the last event gets added to
 * the group.
 */
static void free_fake_cpuc(struct cpu_hw_events *cpuc)
{
	kfree(cpuc->shared_regs);
	kfree(cpuc);
}

static struct cpu_hw_events *allocate_fake_cpuc(void)
{
	struct cpu_hw_events *cpuc;
	int cpu = raw_smp_processor_id();

	cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
	if (!cpuc)
		return ERR_PTR(-ENOMEM);

	/* only needed, if we have extra_regs */
	if (x86_pmu.extra_regs) {
		cpuc->shared_regs = allocate_shared_regs(cpu);
		if (!cpuc->shared_regs)
			goto error;
	}
2006
	cpuc->is_fake = 1;
2007 2008 2009 2010 2011
	return cpuc;
error:
	free_fake_cpuc(cpuc);
	return ERR_PTR(-ENOMEM);
}
2012

2013 2014 2015 2016 2017 2018 2019 2020 2021
/*
 * validate that we can schedule this event
 */
static int validate_event(struct perf_event *event)
{
	struct cpu_hw_events *fake_cpuc;
	struct event_constraint *c;
	int ret = 0;

2022 2023 2024
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2025

2026
	c = x86_pmu.get_event_constraints(fake_cpuc, -1, event);
2027 2028

	if (!c || !c->weight)
2029
		ret = -EINVAL;
2030 2031 2032 2033

	if (x86_pmu.put_event_constraints)
		x86_pmu.put_event_constraints(fake_cpuc, event);

2034
	free_fake_cpuc(fake_cpuc);
2035 2036 2037 2038

	return ret;
}

2039 2040 2041 2042
/*
 * validate a single event group
 *
 * validation include:
2043 2044 2045
 *	- check events are compatible which each other
 *	- events do not compete for the same counter
 *	- number of events <= number of counters
2046 2047 2048 2049
 *
 * validation ensures the group can be loaded onto the
 * PMU if it was the only group available.
 */
2050 2051
static int validate_group(struct perf_event *event)
{
2052
	struct perf_event *leader = event->group_leader;
2053
	struct cpu_hw_events *fake_cpuc;
2054
	int ret = -EINVAL, n;
2055

2056 2057 2058
	fake_cpuc = allocate_fake_cpuc();
	if (IS_ERR(fake_cpuc))
		return PTR_ERR(fake_cpuc);
2059 2060 2061 2062 2063 2064
	/*
	 * the event is not yet connected with its
	 * siblings therefore we must first collect
	 * existing siblings, then add the new event
	 * before we can simulate the scheduling
	 */
2065
	n = collect_events(fake_cpuc, leader, true);
2066
	if (n < 0)
2067
		goto out;
2068

2069 2070
	fake_cpuc->n_events = n;
	n = collect_events(fake_cpuc, event, false);
2071
	if (n < 0)
2072
		goto out;
2073

2074
	fake_cpuc->n_events = n;
2075

2076
	ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
2077 2078

out:
2079
	free_fake_cpuc(fake_cpuc);
2080
	return ret;
2081 2082
}

2083
static int x86_pmu_event_init(struct perf_event *event)
I
Ingo Molnar 已提交
2084
{
P
Peter Zijlstra 已提交
2085
	struct pmu *tmp;
I
Ingo Molnar 已提交
2086 2087
	int err;

2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098
	switch (event->attr.type) {
	case PERF_TYPE_RAW:
	case PERF_TYPE_HARDWARE:
	case PERF_TYPE_HW_CACHE:
		break;

	default:
		return -ENOENT;
	}

	err = __x86_pmu_event_init(event);
2099
	if (!err) {
2100 2101 2102 2103 2104 2105 2106 2107
		/*
		 * we temporarily connect event to its pmu
		 * such that validate_group() can classify
		 * it as an x86 event using is_x86_event()
		 */
		tmp = event->pmu;
		event->pmu = &pmu;

2108 2109
		if (event->group_leader != event)
			err = validate_group(event);
2110 2111
		else
			err = validate_event(event);
2112 2113

		event->pmu = tmp;
2114
	}
2115
	if (err) {
2116 2117
		if (event->destroy)
			event->destroy(event);
2118
	}
I
Ingo Molnar 已提交
2119

2120
	if (READ_ONCE(x86_pmu.attr_rdpmc) &&
2121
	    !(event->hw.flags & PERF_X86_EVENT_LARGE_PEBS))
2122 2123
		event->hw.flags |= PERF_X86_EVENT_RDPMC_ALLOWED;

2124
	return err;
I
Ingo Molnar 已提交
2125
}
2126

2127 2128
static void refresh_pce(void *ignored)
{
2129
	load_mm_cr4(this_cpu_read(cpu_tlbstate.loaded_mm));
2130 2131
}

2132
static void x86_pmu_event_mapped(struct perf_event *event, struct mm_struct *mm)
2133 2134 2135 2136
{
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	/*
	 * This function relies on not being called concurrently in two
	 * tasks in the same mm.  Otherwise one task could observe
	 * perf_rdpmc_allowed > 1 and return all the way back to
	 * userspace with CR4.PCE clear while another task is still
	 * doing on_each_cpu_mask() to propagate CR4.PCE.
	 *
	 * For now, this can't happen because all callers hold mmap_sem
	 * for write.  If this changes, we'll need a different solution.
	 */
2147
	lockdep_assert_held_exclusive(&mm->mmap_sem);
2148

2149 2150
	if (atomic_inc_return(&mm->context.perf_rdpmc_allowed) == 1)
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2151 2152
}

2153
static void x86_pmu_event_unmapped(struct perf_event *event, struct mm_struct *mm)
2154 2155 2156 2157 2158
{

	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
		return;

2159 2160
	if (atomic_dec_and_test(&mm->context.perf_rdpmc_allowed))
		on_each_cpu_mask(mm_cpumask(mm), refresh_pce, NULL, 1);
2161 2162
}

2163 2164 2165 2166
static int x86_pmu_event_idx(struct perf_event *event)
{
	int idx = event->hw.idx;

2167
	if (!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED))
2168 2169
		return 0;

2170 2171
	if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
		idx -= INTEL_PMC_IDX_FIXED;
2172 2173 2174 2175 2176 2177
		idx |= 1 << 30;
	}

	return idx + 1;
}

2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188
static ssize_t get_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      char *buf)
{
	return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
}

static ssize_t set_attr_rdpmc(struct device *cdev,
			      struct device_attribute *attr,
			      const char *buf, size_t count)
{
2189 2190 2191 2192 2193 2194
	unsigned long val;
	ssize_t ret;

	ret = kstrtoul(buf, 0, &val);
	if (ret)
		return ret;
2195

2196 2197 2198
	if (val > 2)
		return -EINVAL;

2199 2200
	if (x86_pmu.attr_rdpmc_broken)
		return -ENOTSUPP;
2201

2202 2203 2204 2205 2206 2207 2208
	if ((val == 2) != (x86_pmu.attr_rdpmc == 2)) {
		/*
		 * Changing into or out of always available, aka
		 * perf-event-bypassing mode.  This path is extremely slow,
		 * but only root can trigger it, so it's okay.
		 */
		if (val == 2)
2209
			static_branch_inc(&rdpmc_always_available_key);
2210
		else
2211
			static_branch_dec(&rdpmc_always_available_key);
2212 2213 2214 2215 2216
		on_each_cpu(refresh_pce, NULL, 1);
	}

	x86_pmu.attr_rdpmc = val;

2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230
	return count;
}

static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);

static struct attribute *x86_pmu_attrs[] = {
	&dev_attr_rdpmc.attr,
	NULL,
};

static struct attribute_group x86_pmu_attr_group = {
	.attrs = x86_pmu_attrs,
};

P
Peter Zijlstra 已提交
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
static ssize_t max_precise_show(struct device *cdev,
				  struct device_attribute *attr,
				  char *buf)
{
	return snprintf(buf, PAGE_SIZE, "%d\n", x86_pmu_max_precise());
}

static DEVICE_ATTR_RO(max_precise);

static struct attribute *x86_pmu_caps_attrs[] = {
	&dev_attr_max_precise.attr,
	NULL
};

static struct attribute_group x86_pmu_caps_group = {
	.name = "caps",
	.attrs = x86_pmu_caps_attrs,
};

2250 2251
static const struct attribute_group *x86_pmu_attr_groups[] = {
	&x86_pmu_attr_group,
2252
	&x86_pmu_format_group,
2253
	&x86_pmu_events_group,
2254
	&x86_pmu_caps_group,
2255 2256 2257
	NULL,
};

2258
static void x86_pmu_sched_task(struct perf_event_context *ctx, bool sched_in)
2259
{
2260 2261
	if (x86_pmu.sched_task)
		x86_pmu.sched_task(ctx, sched_in);
2262 2263
}

2264 2265 2266 2267 2268 2269
void perf_check_microcode(void)
{
	if (x86_pmu.check_microcode)
		x86_pmu.check_microcode();
}

2270
static struct pmu pmu = {
2271 2272
	.pmu_enable		= x86_pmu_enable,
	.pmu_disable		= x86_pmu_disable,
P
Peter Zijlstra 已提交
2273

2274
	.attr_groups		= x86_pmu_attr_groups,
2275

2276
	.event_init		= x86_pmu_event_init,
P
Peter Zijlstra 已提交
2277

2278 2279 2280
	.event_mapped		= x86_pmu_event_mapped,
	.event_unmapped		= x86_pmu_event_unmapped,

2281 2282 2283 2284 2285
	.add			= x86_pmu_add,
	.del			= x86_pmu_del,
	.start			= x86_pmu_start,
	.stop			= x86_pmu_stop,
	.read			= x86_pmu_read,
P
Peter Zijlstra 已提交
2286

2287 2288 2289
	.start_txn		= x86_pmu_start_txn,
	.cancel_txn		= x86_pmu_cancel_txn,
	.commit_txn		= x86_pmu_commit_txn,
2290

2291
	.event_idx		= x86_pmu_event_idx,
2292
	.sched_task		= x86_pmu_sched_task,
2293
	.task_ctx_size          = sizeof(struct x86_perf_task_context),
2294 2295
};

2296 2297
void arch_perf_update_userpage(struct perf_event *event,
			       struct perf_event_mmap_page *userpg, u64 now)
2298
{
2299
	struct cyc2ns_data data;
2300
	u64 offset;
2301

2302 2303
	userpg->cap_user_time = 0;
	userpg->cap_user_time_zero = 0;
2304 2305
	userpg->cap_user_rdpmc =
		!!(event->hw.flags & PERF_X86_EVENT_RDPMC_ALLOWED);
2306 2307
	userpg->pmc_width = x86_pmu.cntval_bits;

2308
	if (!using_native_sched_clock() || !sched_clock_stable())
2309 2310
		return;

2311
	cyc2ns_read_begin(&data);
2312

2313
	offset = data.cyc2ns_offset + __sched_clock_offset;
2314

2315 2316 2317 2318
	/*
	 * Internal timekeeping for enabled/running/stopped times
	 * is always in the local_clock domain.
	 */
2319
	userpg->cap_user_time = 1;
2320 2321
	userpg->time_mult = data.cyc2ns_mul;
	userpg->time_shift = data.cyc2ns_shift;
2322
	userpg->time_offset = offset - now;
2323

2324 2325 2326 2327
	/*
	 * cap_user_time_zero doesn't make sense when we're using a different
	 * time base for the records.
	 */
2328
	if (!event->attr.use_clockid) {
2329
		userpg->cap_user_time_zero = 1;
2330
		userpg->time_zero = offset;
2331
	}
2332

2333
	cyc2ns_read_end();
2334 2335
}

2336
void
2337
perf_callchain_kernel(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2338
{
2339 2340 2341
	struct unwind_state state;
	unsigned long addr;

2342 2343
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2344
		return;
2345 2346
	}

2347 2348
	if (perf_callchain_store(entry, regs->ip))
		return;
2349

2350 2351 2352 2353 2354 2355
	for (unwind_start(&state, current, regs, NULL); !unwind_done(&state);
	     unwind_next_frame(&state)) {
		addr = unwind_get_return_address(&state);
		if (!addr || perf_callchain_store(entry, addr))
			return;
	}
2356 2357
}

2358 2359 2360 2361 2362 2363
static inline int
valid_user_frame(const void __user *fp, unsigned long size)
{
	return (__range_not_ok(fp, size, TASK_SIZE) == 0);
}

2364 2365 2366
static unsigned long get_segment_base(unsigned int segment)
{
	struct desc_struct *desc;
2367
	unsigned int idx = segment >> 3;
2368 2369

	if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
2370
#ifdef CONFIG_MODIFY_LDT_SYSCALL
2371 2372 2373
		struct ldt_struct *ldt;

		/* IRQs are off, so this synchronizes with smp_store_release */
2374
		ldt = READ_ONCE(current->active_mm->context.ldt);
2375
		if (!ldt || idx >= ldt->nr_entries)
2376 2377
			return 0;

2378
		desc = &ldt->entries[idx];
2379 2380 2381
#else
		return 0;
#endif
2382
	} else {
2383
		if (idx >= GDT_ENTRIES)
2384 2385
			return 0;

2386
		desc = raw_cpu_ptr(gdt_page.gdt) + idx;
2387 2388
	}

2389
	return get_desc_base(desc);
2390 2391
}

2392
#ifdef CONFIG_IA32_EMULATION
H
H. Peter Anvin 已提交
2393 2394 2395

#include <asm/compat.h>

2396
static inline int
2397
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2398
{
2399
	/* 32-bit process in 64-bit kernel. */
2400
	unsigned long ss_base, cs_base;
2401 2402
	struct stack_frame_ia32 frame;
	const void __user *fp;
2403

2404 2405 2406
	if (!test_thread_flag(TIF_IA32))
		return 0;

2407 2408 2409 2410
	cs_base = get_segment_base(regs->cs);
	ss_base = get_segment_base(regs->ss);

	fp = compat_ptr(ss_base + regs->bp);
2411
	pagefault_disable();
2412
	while (entry->nr < entry->max_stack) {
2413 2414 2415 2416
		unsigned long bytes;
		frame.next_frame     = 0;
		frame.return_address = 0;

2417
		if (!valid_user_frame(fp, sizeof(frame)))
2418 2419 2420 2421 2422 2423
			break;

		bytes = __copy_from_user_nmi(&frame.next_frame, fp, 4);
		if (bytes != 0)
			break;
		bytes = __copy_from_user_nmi(&frame.return_address, fp+4, 4);
2424
		if (bytes != 0)
2425
			break;
2426

2427 2428
		perf_callchain_store(entry, cs_base + frame.return_address);
		fp = compat_ptr(ss_base + frame.next_frame);
2429
	}
2430
	pagefault_enable();
2431
	return 1;
2432
}
2433 2434
#else
static inline int
2435
perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry_ctx *entry)
2436 2437 2438 2439
{
    return 0;
}
#endif
2440

2441
void
2442
perf_callchain_user(struct perf_callchain_entry_ctx *entry, struct pt_regs *regs)
2443 2444
{
	struct stack_frame frame;
2445
	const unsigned long __user *fp;
2446

2447 2448
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
		/* TODO: We don't support guest os callchain now */
2449
		return;
2450
	}
2451

2452 2453 2454 2455 2456 2457
	/*
	 * We don't know what to do with VM86 stacks.. ignore them for now.
	 */
	if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
		return;

2458
	fp = (unsigned long __user *)regs->bp;
2459

2460
	perf_callchain_store(entry, regs->ip);
2461

2462 2463 2464
	if (!current->mm)
		return;

2465 2466 2467
	if (perf_callchain_user32(regs, entry))
		return;

2468
	pagefault_disable();
2469
	while (entry->nr < entry->max_stack) {
2470
		unsigned long bytes;
2471

2472
		frame.next_frame	     = NULL;
2473 2474
		frame.return_address = 0;

2475
		if (!valid_user_frame(fp, sizeof(frame)))
2476 2477
			break;

2478
		bytes = __copy_from_user_nmi(&frame.next_frame, fp, sizeof(*fp));
2479 2480
		if (bytes != 0)
			break;
2481
		bytes = __copy_from_user_nmi(&frame.return_address, fp + 1, sizeof(*fp));
2482
		if (bytes != 0)
2483 2484
			break;

2485
		perf_callchain_store(entry, frame.return_address);
2486
		fp = (void __user *)frame.next_frame;
2487
	}
2488
	pagefault_enable();
2489 2490
}

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
/*
 * Deal with code segment offsets for the various execution modes:
 *
 *   VM86 - the good olde 16 bit days, where the linear address is
 *          20 bits and we use regs->ip + 0x10 * regs->cs.
 *
 *   IA32 - Where we need to look at GDT/LDT segment descriptor tables
 *          to figure out what the 32bit base address is.
 *
 *    X32 - has TIF_X32 set, but is running in x86_64
 *
 * X86_64 - CS,DS,SS,ES are all zero based.
 */
static unsigned long code_segment_base(struct pt_regs *regs)
2505
{
2506 2507 2508 2509 2510 2511
	/*
	 * For IA32 we look at the GDT/LDT segment base to convert the
	 * effective IP to a linear address.
	 */

#ifdef CONFIG_X86_32
2512 2513 2514 2515 2516 2517 2518
	/*
	 * If we are in VM86 mode, add the segment offset to convert to a
	 * linear address.
	 */
	if (regs->flags & X86_VM_MASK)
		return 0x10 * regs->cs;

2519
	if (user_mode(regs) && regs->cs != __USER_CS)
2520 2521
		return get_segment_base(regs->cs);
#else
2522 2523 2524
	if (user_mode(regs) && !user_64bit_mode(regs) &&
	    regs->cs != __USER32_CS)
		return get_segment_base(regs->cs);
2525 2526 2527
#endif
	return 0;
}
2528

2529 2530
unsigned long perf_instruction_pointer(struct pt_regs *regs)
{
2531
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
2532
		return perf_guest_cbs->get_guest_ip();
2533

2534
	return regs->ip + code_segment_base(regs);
2535 2536 2537 2538 2539
}

unsigned long perf_misc_flags(struct pt_regs *regs)
{
	int misc = 0;
2540

2541
	if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2542 2543 2544 2545 2546
		if (perf_guest_cbs->is_user_mode())
			misc |= PERF_RECORD_MISC_GUEST_USER;
		else
			misc |= PERF_RECORD_MISC_GUEST_KERNEL;
	} else {
2547
		if (user_mode(regs))
2548 2549 2550 2551 2552
			misc |= PERF_RECORD_MISC_USER;
		else
			misc |= PERF_RECORD_MISC_KERNEL;
	}

2553
	if (regs->flags & PERF_EFLAGS_EXACT)
P
Peter Zijlstra 已提交
2554
		misc |= PERF_RECORD_MISC_EXACT_IP;
2555 2556 2557

	return misc;
}
2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569

void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
{
	cap->version		= x86_pmu.version;
	cap->num_counters_gp	= x86_pmu.num_counters;
	cap->num_counters_fixed	= x86_pmu.num_counters_fixed;
	cap->bit_width_gp	= x86_pmu.cntval_bits;
	cap->bit_width_fixed	= x86_pmu.cntval_bits;
	cap->events_mask	= (unsigned int)x86_pmu.events_maskl;
	cap->events_mask_len	= x86_pmu.events_mask_len;
}
EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);