intel_display.c 199.2 KB
Newer Older
J
Jesse Barnes 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * Copyright © 2006-2007 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 */

27 28
#include <linux/module.h>
#include <linux/input.h>
J
Jesse Barnes 已提交
29
#include <linux/i2c.h>
30
#include <linux/kernel.h>
31
#include <linux/slab.h>
32
#include <linux/vgaarb.h>
J
Jesse Barnes 已提交
33 34 35 36
#include "drmP.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "i915_trace.h"
38
#include "drm_dp_helper.h"
J
Jesse Barnes 已提交
39 40 41

#include "drm_crtc_helper.h"

42 43
#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))

J
Jesse Barnes 已提交
44
bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
45
static void intel_update_watermarks(struct drm_device *dev);
46
static void intel_increase_pllclock(struct drm_crtc *crtc);
47
static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
J
Jesse Barnes 已提交
48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70

typedef struct {
    /* given values */
    int n;
    int m1, m2;
    int p1, p2;
    /* derived values */
    int	dot;
    int	vco;
    int	m;
    int	p;
} intel_clock_t;

typedef struct {
    int	min, max;
} intel_range_t;

typedef struct {
    int	dot_limit;
    int	p2_slow, p2_fast;
} intel_p2_t;

#define INTEL_P2_NUM		      2
71 72
typedef struct intel_limit intel_limit_t;
struct intel_limit {
J
Jesse Barnes 已提交
73 74
    intel_range_t   dot, vco, n, m, m1, m2, p, p1;
    intel_p2_t	    p2;
75 76 77
    bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
		      int, int, intel_clock_t *);
};
J
Jesse Barnes 已提交
78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99

#define I8XX_DOT_MIN		  25000
#define I8XX_DOT_MAX		 350000
#define I8XX_VCO_MIN		 930000
#define I8XX_VCO_MAX		1400000
#define I8XX_N_MIN		      3
#define I8XX_N_MAX		     16
#define I8XX_M_MIN		     96
#define I8XX_M_MAX		    140
#define I8XX_M1_MIN		     18
#define I8XX_M1_MAX		     26
#define I8XX_M2_MIN		      6
#define I8XX_M2_MAX		     16
#define I8XX_P_MIN		      4
#define I8XX_P_MAX		    128
#define I8XX_P1_MIN		      2
#define I8XX_P1_MAX		     33
#define I8XX_P1_LVDS_MIN	      1
#define I8XX_P1_LVDS_MAX	      6
#define I8XX_P2_SLOW		      4
#define I8XX_P2_FAST		      2
#define I8XX_P2_LVDS_SLOW	      14
100
#define I8XX_P2_LVDS_FAST	      7
J
Jesse Barnes 已提交
101 102 103 104 105 106
#define I8XX_P2_SLOW_LIMIT	 165000

#define I9XX_DOT_MIN		  20000
#define I9XX_DOT_MAX		 400000
#define I9XX_VCO_MIN		1400000
#define I9XX_VCO_MAX		2800000
107 108
#define PINEVIEW_VCO_MIN		1700000
#define PINEVIEW_VCO_MAX		3500000
109 110
#define I9XX_N_MIN		      1
#define I9XX_N_MAX		      6
111 112 113
/* Pineview's Ncounter is a ring counter */
#define PINEVIEW_N_MIN		      3
#define PINEVIEW_N_MAX		      6
J
Jesse Barnes 已提交
114 115
#define I9XX_M_MIN		     70
#define I9XX_M_MAX		    120
116 117
#define PINEVIEW_M_MIN		      2
#define PINEVIEW_M_MAX		    256
J
Jesse Barnes 已提交
118
#define I9XX_M1_MIN		     10
119
#define I9XX_M1_MAX		     22
J
Jesse Barnes 已提交
120 121
#define I9XX_M2_MIN		      5
#define I9XX_M2_MAX		      9
122 123 124 125 126
/* Pineview M1 is reserved, and must be 0 */
#define PINEVIEW_M1_MIN		      0
#define PINEVIEW_M1_MAX		      0
#define PINEVIEW_M2_MIN		      0
#define PINEVIEW_M2_MAX		      254
J
Jesse Barnes 已提交
127 128 129 130
#define I9XX_P_SDVO_DAC_MIN	      5
#define I9XX_P_SDVO_DAC_MAX	     80
#define I9XX_P_LVDS_MIN		      7
#define I9XX_P_LVDS_MAX		     98
131 132
#define PINEVIEW_P_LVDS_MIN		      7
#define PINEVIEW_P_LVDS_MAX		     112
J
Jesse Barnes 已提交
133 134 135 136 137 138 139 140 141
#define I9XX_P1_MIN		      1
#define I9XX_P1_MAX		      8
#define I9XX_P2_SDVO_DAC_SLOW		     10
#define I9XX_P2_SDVO_DAC_FAST		      5
#define I9XX_P2_SDVO_DAC_SLOW_LIMIT	 200000
#define I9XX_P2_LVDS_SLOW		     14
#define I9XX_P2_LVDS_FAST		      7
#define I9XX_P2_LVDS_SLOW_LIMIT		 112000

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
/*The parameter is for SDVO on G4x platform*/
#define G4X_DOT_SDVO_MIN           25000
#define G4X_DOT_SDVO_MAX           270000
#define G4X_VCO_MIN                1750000
#define G4X_VCO_MAX                3500000
#define G4X_N_SDVO_MIN             1
#define G4X_N_SDVO_MAX             4
#define G4X_M_SDVO_MIN             104
#define G4X_M_SDVO_MAX             138
#define G4X_M1_SDVO_MIN            17
#define G4X_M1_SDVO_MAX            23
#define G4X_M2_SDVO_MIN            5
#define G4X_M2_SDVO_MAX            11
#define G4X_P_SDVO_MIN             10
#define G4X_P_SDVO_MAX             30
#define G4X_P1_SDVO_MIN            1
#define G4X_P1_SDVO_MAX            3
#define G4X_P2_SDVO_SLOW           10
#define G4X_P2_SDVO_FAST           10
#define G4X_P2_SDVO_LIMIT          270000

/*The parameter is for HDMI_DAC on G4x platform*/
#define G4X_DOT_HDMI_DAC_MIN           22000
#define G4X_DOT_HDMI_DAC_MAX           400000
#define G4X_N_HDMI_DAC_MIN             1
#define G4X_N_HDMI_DAC_MAX             4
#define G4X_M_HDMI_DAC_MIN             104
#define G4X_M_HDMI_DAC_MAX             138
#define G4X_M1_HDMI_DAC_MIN            16
#define G4X_M1_HDMI_DAC_MAX            23
#define G4X_M2_HDMI_DAC_MIN            5
#define G4X_M2_HDMI_DAC_MAX            11
#define G4X_P_HDMI_DAC_MIN             5
#define G4X_P_HDMI_DAC_MAX             80
#define G4X_P1_HDMI_DAC_MIN            1
#define G4X_P1_HDMI_DAC_MAX            8
#define G4X_P2_HDMI_DAC_SLOW           10
#define G4X_P2_HDMI_DAC_FAST           5
#define G4X_P2_HDMI_DAC_LIMIT          165000

/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN           20000
#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX           115000
#define G4X_N_SINGLE_CHANNEL_LVDS_MIN             1
#define G4X_N_SINGLE_CHANNEL_LVDS_MAX             3
#define G4X_M_SINGLE_CHANNEL_LVDS_MIN             104
#define G4X_M_SINGLE_CHANNEL_LVDS_MAX             138
#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN            17
#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX            23
#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN            5
#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX            11
#define G4X_P_SINGLE_CHANNEL_LVDS_MIN             28
#define G4X_P_SINGLE_CHANNEL_LVDS_MAX             112
#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN            2
#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX            8
#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW           14
#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST           14
#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT          0

/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN           80000
#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX           224000
#define G4X_N_DUAL_CHANNEL_LVDS_MIN             1
#define G4X_N_DUAL_CHANNEL_LVDS_MAX             3
#define G4X_M_DUAL_CHANNEL_LVDS_MIN             104
#define G4X_M_DUAL_CHANNEL_LVDS_MAX             138
#define G4X_M1_DUAL_CHANNEL_LVDS_MIN            17
#define G4X_M1_DUAL_CHANNEL_LVDS_MAX            23
#define G4X_M2_DUAL_CHANNEL_LVDS_MIN            5
#define G4X_M2_DUAL_CHANNEL_LVDS_MAX            11
#define G4X_P_DUAL_CHANNEL_LVDS_MIN             14
#define G4X_P_DUAL_CHANNEL_LVDS_MAX             42
#define G4X_P1_DUAL_CHANNEL_LVDS_MIN            2
#define G4X_P1_DUAL_CHANNEL_LVDS_MAX            6
#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW           7
#define G4X_P2_DUAL_CHANNEL_LVDS_FAST           7
#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT          0

220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238
/*The parameter is for DISPLAY PORT on G4x platform*/
#define G4X_DOT_DISPLAY_PORT_MIN           161670
#define G4X_DOT_DISPLAY_PORT_MAX           227000
#define G4X_N_DISPLAY_PORT_MIN             1
#define G4X_N_DISPLAY_PORT_MAX             2
#define G4X_M_DISPLAY_PORT_MIN             97
#define G4X_M_DISPLAY_PORT_MAX             108
#define G4X_M1_DISPLAY_PORT_MIN            0x10
#define G4X_M1_DISPLAY_PORT_MAX            0x12
#define G4X_M2_DISPLAY_PORT_MIN            0x05
#define G4X_M2_DISPLAY_PORT_MAX            0x06
#define G4X_P_DISPLAY_PORT_MIN             10
#define G4X_P_DISPLAY_PORT_MAX             20
#define G4X_P1_DISPLAY_PORT_MIN            1
#define G4X_P1_DISPLAY_PORT_MAX            2
#define G4X_P2_DISPLAY_PORT_SLOW           10
#define G4X_P2_DISPLAY_PORT_FAST           10
#define G4X_P2_DISPLAY_PORT_LIMIT          0

239
/* Ironlake / Sandybridge */
240 241 242
/* as we calculate clock using (register_value + 2) for
   N/M1/M2, so here the range value for them is (actual_value-2).
 */
243 244 245 246 247
#define IRONLAKE_DOT_MIN         25000
#define IRONLAKE_DOT_MAX         350000
#define IRONLAKE_VCO_MIN         1760000
#define IRONLAKE_VCO_MAX         3510000
#define IRONLAKE_M1_MIN          12
248
#define IRONLAKE_M1_MAX          22
249 250 251
#define IRONLAKE_M2_MIN          5
#define IRONLAKE_M2_MAX          9
#define IRONLAKE_P2_DOT_LIMIT    225000 /* 225Mhz */
252

253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326
/* We have parameter ranges for different type of outputs. */

/* DAC & HDMI Refclk 120Mhz */
#define IRONLAKE_DAC_N_MIN	1
#define IRONLAKE_DAC_N_MAX	5
#define IRONLAKE_DAC_M_MIN	79
#define IRONLAKE_DAC_M_MAX	127
#define IRONLAKE_DAC_P_MIN	5
#define IRONLAKE_DAC_P_MAX	80
#define IRONLAKE_DAC_P1_MIN	1
#define IRONLAKE_DAC_P1_MAX	8
#define IRONLAKE_DAC_P2_SLOW	10
#define IRONLAKE_DAC_P2_FAST	5

/* LVDS single-channel 120Mhz refclk */
#define IRONLAKE_LVDS_S_N_MIN	1
#define IRONLAKE_LVDS_S_N_MAX	3
#define IRONLAKE_LVDS_S_M_MIN	79
#define IRONLAKE_LVDS_S_M_MAX	118
#define IRONLAKE_LVDS_S_P_MIN	28
#define IRONLAKE_LVDS_S_P_MAX	112
#define IRONLAKE_LVDS_S_P1_MIN	2
#define IRONLAKE_LVDS_S_P1_MAX	8
#define IRONLAKE_LVDS_S_P2_SLOW	14
#define IRONLAKE_LVDS_S_P2_FAST	14

/* LVDS dual-channel 120Mhz refclk */
#define IRONLAKE_LVDS_D_N_MIN	1
#define IRONLAKE_LVDS_D_N_MAX	3
#define IRONLAKE_LVDS_D_M_MIN	79
#define IRONLAKE_LVDS_D_M_MAX	127
#define IRONLAKE_LVDS_D_P_MIN	14
#define IRONLAKE_LVDS_D_P_MAX	56
#define IRONLAKE_LVDS_D_P1_MIN	2
#define IRONLAKE_LVDS_D_P1_MAX	8
#define IRONLAKE_LVDS_D_P2_SLOW	7
#define IRONLAKE_LVDS_D_P2_FAST	7

/* LVDS single-channel 100Mhz refclk */
#define IRONLAKE_LVDS_S_SSC_N_MIN	1
#define IRONLAKE_LVDS_S_SSC_N_MAX	2
#define IRONLAKE_LVDS_S_SSC_M_MIN	79
#define IRONLAKE_LVDS_S_SSC_M_MAX	126
#define IRONLAKE_LVDS_S_SSC_P_MIN	28
#define IRONLAKE_LVDS_S_SSC_P_MAX	112
#define IRONLAKE_LVDS_S_SSC_P1_MIN	2
#define IRONLAKE_LVDS_S_SSC_P1_MAX	8
#define IRONLAKE_LVDS_S_SSC_P2_SLOW	14
#define IRONLAKE_LVDS_S_SSC_P2_FAST	14

/* LVDS dual-channel 100Mhz refclk */
#define IRONLAKE_LVDS_D_SSC_N_MIN	1
#define IRONLAKE_LVDS_D_SSC_N_MAX	3
#define IRONLAKE_LVDS_D_SSC_M_MIN	79
#define IRONLAKE_LVDS_D_SSC_M_MAX	126
#define IRONLAKE_LVDS_D_SSC_P_MIN	14
#define IRONLAKE_LVDS_D_SSC_P_MAX	42
#define IRONLAKE_LVDS_D_SSC_P1_MIN	2
#define IRONLAKE_LVDS_D_SSC_P1_MAX	6
#define IRONLAKE_LVDS_D_SSC_P2_SLOW	7
#define IRONLAKE_LVDS_D_SSC_P2_FAST	7

/* DisplayPort */
#define IRONLAKE_DP_N_MIN		1
#define IRONLAKE_DP_N_MAX		2
#define IRONLAKE_DP_M_MIN		81
#define IRONLAKE_DP_M_MAX		90
#define IRONLAKE_DP_P_MIN		10
#define IRONLAKE_DP_P_MAX		20
#define IRONLAKE_DP_P2_FAST		10
#define IRONLAKE_DP_P2_SLOW		10
#define IRONLAKE_DP_P2_LIMIT		0
#define IRONLAKE_DP_P1_MIN		1
#define IRONLAKE_DP_P1_MAX		2
327

J
Jesse Barnes 已提交
328 329 330
/* FDI */
#define IRONLAKE_FDI_FREQ		2700000 /* in kHz for mode->clock */

331 332 333 334 335 336
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock);
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock);
J
Jesse Barnes 已提交
337

338 339 340
static bool
intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock);
341
static bool
342 343
intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock);
344

345 346 347
static inline u32 /* units of 100MHz */
intel_fdi_link_freq(struct drm_device *dev)
{
348 349 350 351 352
	if (IS_GEN5(dev)) {
		struct drm_i915_private *dev_priv = dev->dev_private;
		return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
	} else
		return 27;
353 354
}

355
static const intel_limit_t intel_limits_i8xx_dvo = {
J
Jesse Barnes 已提交
356 357 358 359 360 361 362 363 364 365
        .dot = { .min = I8XX_DOT_MIN,		.max = I8XX_DOT_MAX },
        .vco = { .min = I8XX_VCO_MIN,		.max = I8XX_VCO_MAX },
        .n   = { .min = I8XX_N_MIN,		.max = I8XX_N_MAX },
        .m   = { .min = I8XX_M_MIN,		.max = I8XX_M_MAX },
        .m1  = { .min = I8XX_M1_MIN,		.max = I8XX_M1_MAX },
        .m2  = { .min = I8XX_M2_MIN,		.max = I8XX_M2_MAX },
        .p   = { .min = I8XX_P_MIN,		.max = I8XX_P_MAX },
        .p1  = { .min = I8XX_P1_MIN,		.max = I8XX_P1_MAX },
	.p2  = { .dot_limit = I8XX_P2_SLOW_LIMIT,
		 .p2_slow = I8XX_P2_SLOW,	.p2_fast = I8XX_P2_FAST },
366
	.find_pll = intel_find_best_PLL,
367 368 369
};

static const intel_limit_t intel_limits_i8xx_lvds = {
J
Jesse Barnes 已提交
370 371 372 373 374 375 376 377 378 379
        .dot = { .min = I8XX_DOT_MIN,		.max = I8XX_DOT_MAX },
        .vco = { .min = I8XX_VCO_MIN,		.max = I8XX_VCO_MAX },
        .n   = { .min = I8XX_N_MIN,		.max = I8XX_N_MAX },
        .m   = { .min = I8XX_M_MIN,		.max = I8XX_M_MAX },
        .m1  = { .min = I8XX_M1_MIN,		.max = I8XX_M1_MAX },
        .m2  = { .min = I8XX_M2_MIN,		.max = I8XX_M2_MAX },
        .p   = { .min = I8XX_P_MIN,		.max = I8XX_P_MAX },
        .p1  = { .min = I8XX_P1_LVDS_MIN,	.max = I8XX_P1_LVDS_MAX },
	.p2  = { .dot_limit = I8XX_P2_SLOW_LIMIT,
		 .p2_slow = I8XX_P2_LVDS_SLOW,	.p2_fast = I8XX_P2_LVDS_FAST },
380
	.find_pll = intel_find_best_PLL,
381 382 383
};
	
static const intel_limit_t intel_limits_i9xx_sdvo = {
J
Jesse Barnes 已提交
384 385 386 387 388 389 390 391 392 393
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
        .vco = { .min = I9XX_VCO_MIN,		.max = I9XX_VCO_MAX },
        .n   = { .min = I9XX_N_MIN,		.max = I9XX_N_MAX },
        .m   = { .min = I9XX_M_MIN,		.max = I9XX_M_MAX },
        .m1  = { .min = I9XX_M1_MIN,		.max = I9XX_M1_MAX },
        .m2  = { .min = I9XX_M2_MIN,		.max = I9XX_M2_MAX },
        .p   = { .min = I9XX_P_SDVO_DAC_MIN,	.max = I9XX_P_SDVO_DAC_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	.p2  = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_SDVO_DAC_SLOW,	.p2_fast = I9XX_P2_SDVO_DAC_FAST },
394
	.find_pll = intel_find_best_PLL,
395 396 397
};

static const intel_limit_t intel_limits_i9xx_lvds = {
J
Jesse Barnes 已提交
398 399 400 401 402 403 404 405 406 407 408 409 410
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
        .vco = { .min = I9XX_VCO_MIN,		.max = I9XX_VCO_MAX },
        .n   = { .min = I9XX_N_MIN,		.max = I9XX_N_MAX },
        .m   = { .min = I9XX_M_MIN,		.max = I9XX_M_MAX },
        .m1  = { .min = I9XX_M1_MIN,		.max = I9XX_M1_MAX },
        .m2  = { .min = I9XX_M2_MIN,		.max = I9XX_M2_MAX },
        .p   = { .min = I9XX_P_LVDS_MIN,	.max = I9XX_P_LVDS_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	/* The single-channel range is 25-112Mhz, and dual-channel
	 * is 80-224Mhz.  Prefer single channel as much as possible.
	 */
	.p2  = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_LVDS_SLOW,	.p2_fast = I9XX_P2_LVDS_FAST },
411
	.find_pll = intel_find_best_PLL,
412 413
};

414
    /* below parameter and function is for G4X Chipset Family*/
415
static const intel_limit_t intel_limits_g4x_sdvo = {
416 417 418 419 420 421 422 423 424 425 426 427
	.dot = { .min = G4X_DOT_SDVO_MIN,	.max = G4X_DOT_SDVO_MAX },
	.vco = { .min = G4X_VCO_MIN,	        .max = G4X_VCO_MAX},
	.n   = { .min = G4X_N_SDVO_MIN,	        .max = G4X_N_SDVO_MAX },
	.m   = { .min = G4X_M_SDVO_MIN,         .max = G4X_M_SDVO_MAX },
	.m1  = { .min = G4X_M1_SDVO_MIN,	.max = G4X_M1_SDVO_MAX },
	.m2  = { .min = G4X_M2_SDVO_MIN,	.max = G4X_M2_SDVO_MAX },
	.p   = { .min = G4X_P_SDVO_MIN,         .max = G4X_P_SDVO_MAX },
	.p1  = { .min = G4X_P1_SDVO_MIN,	.max = G4X_P1_SDVO_MAX},
	.p2  = { .dot_limit = G4X_P2_SDVO_LIMIT,
		 .p2_slow = G4X_P2_SDVO_SLOW,
		 .p2_fast = G4X_P2_SDVO_FAST
	},
428
	.find_pll = intel_g4x_find_best_PLL,
429 430 431
};

static const intel_limit_t intel_limits_g4x_hdmi = {
432 433 434 435 436 437 438 439 440 441 442 443
	.dot = { .min = G4X_DOT_HDMI_DAC_MIN,	.max = G4X_DOT_HDMI_DAC_MAX },
	.vco = { .min = G4X_VCO_MIN,	        .max = G4X_VCO_MAX},
	.n   = { .min = G4X_N_HDMI_DAC_MIN,	.max = G4X_N_HDMI_DAC_MAX },
	.m   = { .min = G4X_M_HDMI_DAC_MIN,	.max = G4X_M_HDMI_DAC_MAX },
	.m1  = { .min = G4X_M1_HDMI_DAC_MIN,	.max = G4X_M1_HDMI_DAC_MAX },
	.m2  = { .min = G4X_M2_HDMI_DAC_MIN,	.max = G4X_M2_HDMI_DAC_MAX },
	.p   = { .min = G4X_P_HDMI_DAC_MIN,	.max = G4X_P_HDMI_DAC_MAX },
	.p1  = { .min = G4X_P1_HDMI_DAC_MIN,	.max = G4X_P1_HDMI_DAC_MAX},
	.p2  = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
		 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
		 .p2_fast = G4X_P2_HDMI_DAC_FAST
	},
444
	.find_pll = intel_g4x_find_best_PLL,
445 446 447
};

static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467
	.dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
	.vco = { .min = G4X_VCO_MIN,
		 .max = G4X_VCO_MAX },
	.n   = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
	.m   = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
	.m1  = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
	.m2  = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
	.p   = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
	.p1  = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
		 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
	.p2  = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
		 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
		 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
	},
468
	.find_pll = intel_g4x_find_best_PLL,
469 470 471
};

static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491
	.dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
	.vco = { .min = G4X_VCO_MIN,
		 .max = G4X_VCO_MAX },
	.n   = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
	.m   = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
	.m1  = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
	.m2  = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
	.p   = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
	.p1  = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
		 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
	.p2  = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
		 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
		 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
	},
492
	.find_pll = intel_g4x_find_best_PLL,
493 494 495
};

static const intel_limit_t intel_limits_g4x_display_port = {
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
        .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
                 .max = G4X_DOT_DISPLAY_PORT_MAX },
        .vco = { .min = G4X_VCO_MIN,
                 .max = G4X_VCO_MAX},
        .n   = { .min = G4X_N_DISPLAY_PORT_MIN,
                 .max = G4X_N_DISPLAY_PORT_MAX },
        .m   = { .min = G4X_M_DISPLAY_PORT_MIN,
                 .max = G4X_M_DISPLAY_PORT_MAX },
        .m1  = { .min = G4X_M1_DISPLAY_PORT_MIN,
                 .max = G4X_M1_DISPLAY_PORT_MAX },
        .m2  = { .min = G4X_M2_DISPLAY_PORT_MIN,
                 .max = G4X_M2_DISPLAY_PORT_MAX },
        .p   = { .min = G4X_P_DISPLAY_PORT_MIN,
                 .max = G4X_P_DISPLAY_PORT_MAX },
        .p1  = { .min = G4X_P1_DISPLAY_PORT_MIN,
                 .max = G4X_P1_DISPLAY_PORT_MAX},
        .p2  = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
                 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
                 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
        .find_pll = intel_find_pll_g4x_dp,
516 517
};

518
static const intel_limit_t intel_limits_pineview_sdvo = {
519
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX},
520 521 522 523 524
        .vco = { .min = PINEVIEW_VCO_MIN,		.max = PINEVIEW_VCO_MAX },
        .n   = { .min = PINEVIEW_N_MIN,		.max = PINEVIEW_N_MAX },
        .m   = { .min = PINEVIEW_M_MIN,		.max = PINEVIEW_M_MAX },
        .m1  = { .min = PINEVIEW_M1_MIN,		.max = PINEVIEW_M1_MAX },
        .m2  = { .min = PINEVIEW_M2_MIN,		.max = PINEVIEW_M2_MAX },
525 526 527 528
        .p   = { .min = I9XX_P_SDVO_DAC_MIN,    .max = I9XX_P_SDVO_DAC_MAX },
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
	.p2  = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_SDVO_DAC_SLOW,	.p2_fast = I9XX_P2_SDVO_DAC_FAST },
529
	.find_pll = intel_find_best_PLL,
530 531
};

532
static const intel_limit_t intel_limits_pineview_lvds = {
533
        .dot = { .min = I9XX_DOT_MIN,		.max = I9XX_DOT_MAX },
534 535 536 537 538 539
        .vco = { .min = PINEVIEW_VCO_MIN,		.max = PINEVIEW_VCO_MAX },
        .n   = { .min = PINEVIEW_N_MIN,		.max = PINEVIEW_N_MAX },
        .m   = { .min = PINEVIEW_M_MIN,		.max = PINEVIEW_M_MAX },
        .m1  = { .min = PINEVIEW_M1_MIN,		.max = PINEVIEW_M1_MAX },
        .m2  = { .min = PINEVIEW_M2_MIN,		.max = PINEVIEW_M2_MAX },
        .p   = { .min = PINEVIEW_P_LVDS_MIN,	.max = PINEVIEW_P_LVDS_MAX },
540
        .p1  = { .min = I9XX_P1_MIN,		.max = I9XX_P1_MAX },
541
	/* Pineview only supports single-channel mode. */
542 543
	.p2  = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
		 .p2_slow = I9XX_P2_LVDS_SLOW,	.p2_fast = I9XX_P2_LVDS_SLOW },
544
	.find_pll = intel_find_best_PLL,
545 546
};

547
static const intel_limit_t intel_limits_ironlake_dac = {
548 549
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
550 551
	.n   = { .min = IRONLAKE_DAC_N_MIN,        .max = IRONLAKE_DAC_N_MAX },
	.m   = { .min = IRONLAKE_DAC_M_MIN,        .max = IRONLAKE_DAC_M_MAX },
552 553
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
554 555
	.p   = { .min = IRONLAKE_DAC_P_MIN,	   .max = IRONLAKE_DAC_P_MAX },
	.p1  = { .min = IRONLAKE_DAC_P1_MIN,       .max = IRONLAKE_DAC_P1_MAX },
556
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
557 558
		 .p2_slow = IRONLAKE_DAC_P2_SLOW,
		 .p2_fast = IRONLAKE_DAC_P2_FAST },
559
	.find_pll = intel_g4x_find_best_PLL,
560 561
};

562
static const intel_limit_t intel_limits_ironlake_single_lvds = {
563 564
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
565 566
	.n   = { .min = IRONLAKE_LVDS_S_N_MIN,     .max = IRONLAKE_LVDS_S_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_S_M_MIN,     .max = IRONLAKE_LVDS_S_M_MAX },
567 568
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
569 570
	.p   = { .min = IRONLAKE_LVDS_S_P_MIN,     .max = IRONLAKE_LVDS_S_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_S_P1_MIN,    .max = IRONLAKE_LVDS_S_P1_MAX },
571
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
		 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_D_N_MIN,     .max = IRONLAKE_LVDS_D_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_D_M_MIN,     .max = IRONLAKE_LVDS_D_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_D_P_MIN,     .max = IRONLAKE_LVDS_D_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_D_P1_MIN,    .max = IRONLAKE_LVDS_D_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
	.dot = { .min = IRONLAKE_DOT_MIN,          .max = IRONLAKE_DOT_MAX },
	.vco = { .min = IRONLAKE_VCO_MIN,          .max = IRONLAKE_VCO_MAX },
	.n   = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
	.m   = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
	.m1  = { .min = IRONLAKE_M1_MIN,           .max = IRONLAKE_M1_MAX },
	.m2  = { .min = IRONLAKE_M2_MIN,           .max = IRONLAKE_M2_MAX },
	.p   = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
	.p1  = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
	.p2  = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
		 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
		 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
619 620 621 622 623 624 625 626
	.find_pll = intel_g4x_find_best_PLL,
};

static const intel_limit_t intel_limits_ironlake_display_port = {
        .dot = { .min = IRONLAKE_DOT_MIN,
                 .max = IRONLAKE_DOT_MAX },
        .vco = { .min = IRONLAKE_VCO_MIN,
                 .max = IRONLAKE_VCO_MAX},
627 628 629 630
        .n   = { .min = IRONLAKE_DP_N_MIN,
                 .max = IRONLAKE_DP_N_MAX },
        .m   = { .min = IRONLAKE_DP_M_MIN,
                 .max = IRONLAKE_DP_M_MAX },
631 632 633 634
        .m1  = { .min = IRONLAKE_M1_MIN,
                 .max = IRONLAKE_M1_MAX },
        .m2  = { .min = IRONLAKE_M2_MIN,
                 .max = IRONLAKE_M2_MAX },
635 636 637 638 639 640 641
        .p   = { .min = IRONLAKE_DP_P_MIN,
                 .max = IRONLAKE_DP_P_MAX },
        .p1  = { .min = IRONLAKE_DP_P1_MIN,
                 .max = IRONLAKE_DP_P1_MAX},
        .p2  = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
                 .p2_slow = IRONLAKE_DP_P2_SLOW,
                 .p2_fast = IRONLAKE_DP_P2_FAST },
642
        .find_pll = intel_find_pll_ironlake_dp,
J
Jesse Barnes 已提交
643 644
};

645 646
static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
						int refclk)
647
{
648 649
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
650
	const intel_limit_t *limit;
651 652 653 654 655

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP) {
			/* LVDS dual channel */
656
			if (refclk == 100000)
657 658 659 660
				limit = &intel_limits_ironlake_dual_lvds_100m;
			else
				limit = &intel_limits_ironlake_dual_lvds;
		} else {
661
			if (refclk == 100000)
662 663 664 665 666
				limit = &intel_limits_ironlake_single_lvds_100m;
			else
				limit = &intel_limits_ironlake_single_lvds;
		}
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
667 668
			HAS_eDP)
		limit = &intel_limits_ironlake_display_port;
669
	else
670
		limit = &intel_limits_ironlake_dac;
671 672 673 674

	return limit;
}

675 676 677 678 679 680 681 682 683 684
static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	const intel_limit_t *limit;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			/* LVDS with dual channel */
685
			limit = &intel_limits_g4x_dual_channel_lvds;
686 687
		else
			/* LVDS with dual channel */
688
			limit = &intel_limits_g4x_single_channel_lvds;
689 690
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
		   intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
691
		limit = &intel_limits_g4x_hdmi;
692
	} else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
693
		limit = &intel_limits_g4x_sdvo;
694
	} else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
695
		limit = &intel_limits_g4x_display_port;
696
	} else /* The option is for other outputs */
697
		limit = &intel_limits_i9xx_sdvo;
698 699 700 701

	return limit;
}

702
static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
J
Jesse Barnes 已提交
703 704 705 706
{
	struct drm_device *dev = crtc->dev;
	const intel_limit_t *limit;

707
	if (HAS_PCH_SPLIT(dev))
708
		limit = intel_ironlake_limit(crtc, refclk);
709
	else if (IS_G4X(dev)) {
710
		limit = intel_g4x_limit(crtc);
711
	} else if (IS_PINEVIEW(dev)) {
712
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
713
			limit = &intel_limits_pineview_lvds;
714
		else
715
			limit = &intel_limits_pineview_sdvo;
716 717 718 719 720
	} else if (!IS_GEN2(dev)) {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
			limit = &intel_limits_i9xx_lvds;
		else
			limit = &intel_limits_i9xx_sdvo;
J
Jesse Barnes 已提交
721 722
	} else {
		if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
723
			limit = &intel_limits_i8xx_lvds;
J
Jesse Barnes 已提交
724
		else
725
			limit = &intel_limits_i8xx_dvo;
J
Jesse Barnes 已提交
726 727 728 729
	}
	return limit;
}

730 731
/* m1 is reserved as 0 in Pineview, n is a ring counter */
static void pineview_clock(int refclk, intel_clock_t *clock)
J
Jesse Barnes 已提交
732
{
733 734 735 736 737 738 739 740
	clock->m = clock->m2 + 2;
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / clock->n;
	clock->dot = clock->vco / clock->p;
}

static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
{
741 742
	if (IS_PINEVIEW(dev)) {
		pineview_clock(refclk, clock);
743 744
		return;
	}
J
Jesse Barnes 已提交
745 746 747 748 749 750 751 752 753
	clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
	clock->p = clock->p1 * clock->p2;
	clock->vco = refclk * clock->m / (clock->n + 2);
	clock->dot = clock->vco / clock->p;
}

/**
 * Returns whether any output on the specified pipe is of the specified type
 */
754
bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
J
Jesse Barnes 已提交
755
{
756 757 758 759 760 761 762 763 764
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->base.crtc == crtc && encoder->type == type)
			return true;

	return false;
J
Jesse Barnes 已提交
765 766
}

767
#define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
J
Jesse Barnes 已提交
768 769 770 771 772
/**
 * Returns whether the given set of divisors are valid for a given refclk with
 * the given connectors.
 */

773 774 775
static bool intel_PLL_is_valid(struct drm_device *dev,
			       const intel_limit_t *limit,
			       const intel_clock_t *clock)
J
Jesse Barnes 已提交
776 777 778 779 780 781 782 783 784
{
	if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
		INTELPllInvalid ("p1 out of range\n");
	if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
		INTELPllInvalid ("p out of range\n");
	if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
		INTELPllInvalid ("m2 out of range\n");
	if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
		INTELPllInvalid ("m1 out of range\n");
785
	if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
J
Jesse Barnes 已提交
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
		INTELPllInvalid ("m1 <= m2\n");
	if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
		INTELPllInvalid ("m out of range\n");
	if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
		INTELPllInvalid ("n out of range\n");
	if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
		INTELPllInvalid ("vco out of range\n");
	/* XXX: We may need to be checking "Dot clock" depending on the multiplier,
	 * connector, etc., rather than just a single range.
	 */
	if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
		INTELPllInvalid ("dot out of range\n");

	return true;
}

802 803 804 805
static bool
intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
		    int target, int refclk, intel_clock_t *best_clock)

J
Jesse Barnes 已提交
806 807 808 809 810 811
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int err = target;

812
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
813
	    (I915_READ(LVDS)) != 0) {
J
Jesse Barnes 已提交
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
		/*
		 * For LVDS, if the panel is on, just rely on its current
		 * settings for dual-channel.  We haven't figured out how to
		 * reliably set up different single/dual channel state, if we
		 * even can.
		 */
		if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset (best_clock, 0, sizeof (*best_clock));

834 835 836 837
	for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
	     clock.m1++) {
		for (clock.m2 = limit->m2.min;
		     clock.m2 <= limit->m2.max; clock.m2++) {
838 839
			/* m1 is always 0 in Pineview */
			if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
840 841 842 843 844
				break;
			for (clock.n = limit->n.min;
			     clock.n <= limit->n.max; clock.n++) {
				for (clock.p1 = limit->p1.min;
					clock.p1 <= limit->p1.max; clock.p1++) {
J
Jesse Barnes 已提交
845 846
					int this_err;

847
					intel_clock(dev, refclk, &clock);
848 849
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
J
Jesse Barnes 已提交
850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
						continue;

					this_err = abs(clock.dot - target);
					if (this_err < err) {
						*best_clock = clock;
						err = this_err;
					}
				}
			}
		}
	}

	return (err != target);
}

865 866 867 868 869 870 871 872 873
static bool
intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
			int target, int refclk, intel_clock_t *best_clock)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	intel_clock_t clock;
	int max_n;
	bool found;
874 875
	/* approximately equals target * 0.00585 */
	int err_most = (target >> 8) + (target >> 9);
876 877 878
	found = false;

	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
879 880
		int lvds_reg;

881
		if (HAS_PCH_SPLIT(dev))
882 883 884 885
			lvds_reg = PCH_LVDS;
		else
			lvds_reg = LVDS;
		if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
886 887 888 889 890 891 892 893 894 895 896 897 898
		    LVDS_CLKB_POWER_UP)
			clock.p2 = limit->p2.p2_fast;
		else
			clock.p2 = limit->p2.p2_slow;
	} else {
		if (target < limit->p2.dot_limit)
			clock.p2 = limit->p2.p2_slow;
		else
			clock.p2 = limit->p2.p2_fast;
	}

	memset(best_clock, 0, sizeof(*best_clock));
	max_n = limit->n.max;
899
	/* based on hardware requirement, prefer smaller n to precision */
900
	for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
901
		/* based on hardware requirement, prefere larger m1,m2 */
902 903 904 905 906 907 908 909
		for (clock.m1 = limit->m1.max;
		     clock.m1 >= limit->m1.min; clock.m1--) {
			for (clock.m2 = limit->m2.max;
			     clock.m2 >= limit->m2.min; clock.m2--) {
				for (clock.p1 = limit->p1.max;
				     clock.p1 >= limit->p1.min; clock.p1--) {
					int this_err;

910
					intel_clock(dev, refclk, &clock);
911 912
					if (!intel_PLL_is_valid(dev, limit,
								&clock))
913
						continue;
914 915

					this_err = abs(clock.dot - target);
916 917 918 919 920 921 922 923 924 925
					if (this_err < err_most) {
						*best_clock = clock;
						err_most = this_err;
						max_n = clock.n;
						found = true;
					}
				}
			}
		}
	}
926 927 928
	return found;
}

929
static bool
930 931
intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
			   int target, int refclk, intel_clock_t *best_clock)
932 933 934
{
	struct drm_device *dev = crtc->dev;
	intel_clock_t clock;
935

936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
	if (target < 200000) {
		clock.n = 1;
		clock.p1 = 2;
		clock.p2 = 10;
		clock.m1 = 12;
		clock.m2 = 9;
	} else {
		clock.n = 2;
		clock.p1 = 1;
		clock.p2 = 10;
		clock.m1 = 14;
		clock.m2 = 8;
	}
	intel_clock(dev, refclk, &clock);
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
}

954 955 956 957 958
/* DisplayPort has only two frequencies, 162MHz and 270MHz */
static bool
intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
		      int target, int refclk, intel_clock_t *best_clock)
{
959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978
	intel_clock_t clock;
	if (target < 200000) {
		clock.p1 = 2;
		clock.p2 = 10;
		clock.n = 2;
		clock.m1 = 23;
		clock.m2 = 8;
	} else {
		clock.p1 = 1;
		clock.p2 = 10;
		clock.n = 1;
		clock.m1 = 14;
		clock.m2 = 2;
	}
	clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
	clock.p = (clock.p1 * clock.p2);
	clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
	clock.vco = 0;
	memcpy(best_clock, &clock, sizeof(intel_clock_t));
	return true;
979 980
}

981 982 983 984 985 986 987 988 989
/**
 * intel_wait_for_vblank - wait for vblank on a given pipe
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * Wait for vblank to occur on a given pipe.  Needed for various bits of
 * mode setting code.
 */
void intel_wait_for_vblank(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
990
{
991 992 993
	struct drm_i915_private *dev_priv = dev->dev_private;
	int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);

994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	/* Clear existing vblank status. Note this will clear any other
	 * sticky status fields as well.
	 *
	 * This races with i915_driver_irq_handler() with the result
	 * that either function could miss a vblank event.  Here it is not
	 * fatal, as we will either wait upon the next vblank interrupt or
	 * timeout.  Generally speaking intel_wait_for_vblank() is only
	 * called during modeset at which time the GPU should be idle and
	 * should *not* be performing page flips and thus not waiting on
	 * vblanks...
	 * Currently, the result of us stealing a vblank from the irq
	 * handler is that a single frame will be skipped during swapbuffers.
	 */
	I915_WRITE(pipestat_reg,
		   I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);

1010
	/* Wait for vblank interrupt bit to set */
1011 1012 1013
	if (wait_for(I915_READ(pipestat_reg) &
		     PIPE_VBLANK_INTERRUPT_STATUS,
		     50))
1014 1015 1016
		DRM_DEBUG_KMS("vblank wait timed out\n");
}

1017 1018
/*
 * intel_wait_for_pipe_off - wait for pipe to turn off
1019 1020 1021 1022 1023 1024 1025
 * @dev: drm device
 * @pipe: pipe to wait for
 *
 * After disabling a pipe, we can't wait for vblank in the usual way,
 * spinning on the vblank interrupt status bit, since we won't actually
 * see an interrupt when the pipe is disabled.
 *
1026 1027 1028 1029 1030 1031
 * On Gen4 and above:
 *   wait for the pipe register state bit to turn off
 *
 * Otherwise:
 *   wait for the display line value to settle (it usually
 *   ends up stopping at the start of the next frame).
1032
 *
1033
 */
1034
void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
1035 1036
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1037 1038

	if (INTEL_INFO(dev)->gen >= 4) {
1039
		int reg = PIPECONF(pipe);
1040 1041

		/* Wait for the Pipe State to go off */
1042 1043
		if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
			     100))
1044 1045 1046
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	} else {
		u32 last_line;
1047
		int reg = PIPEDSL(pipe);
1048 1049 1050 1051
		unsigned long timeout = jiffies + msecs_to_jiffies(100);

		/* Wait for the display line to settle */
		do {
1052
			last_line = I915_READ(reg) & DSL_LINEMASK;
1053
			mdelay(5);
1054
		} while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
1055 1056 1057 1058
			 time_after(timeout, jiffies));
		if (time_after(jiffies, timeout))
			DRM_DEBUG_KMS("pipe_off wait timed out\n");
	}
J
Jesse Barnes 已提交
1059 1060
}

1061 1062 1063 1064 1065 1066
static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1067
	struct drm_i915_gem_object *obj = intel_fb->obj;
1068 1069 1070 1071
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int plane, i;
	u32 fbc_ctl, fbc_ctl2;

C
Chris Wilson 已提交
1072
	if (fb->pitch == dev_priv->cfb_pitch &&
1073
	    obj->fence_reg == dev_priv->cfb_fence &&
C
Chris Wilson 已提交
1074 1075 1076 1077 1078 1079
	    intel_crtc->plane == dev_priv->cfb_plane &&
	    I915_READ(FBC_CONTROL) & FBC_CTL_EN)
		return;

	i8xx_disable_fbc(dev);

1080 1081 1082 1083 1084 1085 1086
	dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;

	if (fb->pitch < dev_priv->cfb_pitch)
		dev_priv->cfb_pitch = fb->pitch;

	/* FBC_CTL wants 64B units */
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1087
	dev_priv->cfb_fence = obj->fence_reg;
1088 1089 1090 1091 1092 1093 1094 1095 1096
	dev_priv->cfb_plane = intel_crtc->plane;
	plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;

	/* Clear old tags */
	for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
		I915_WRITE(FBC_TAG + (i * 4), 0);

	/* Set it up... */
	fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1097
	if (obj->tiling_mode != I915_TILING_NONE)
1098 1099 1100 1101 1102 1103
		fbc_ctl2 |= FBC_CTL_CPU_FENCE;
	I915_WRITE(FBC_CONTROL2, fbc_ctl2);
	I915_WRITE(FBC_FENCE_OFF, crtc->y);

	/* enable it... */
	fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
1104
	if (IS_I945GM(dev))
1105
		fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
1106 1107
	fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
	fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1108
	if (obj->tiling_mode != I915_TILING_NONE)
1109 1110 1111
		fbc_ctl |= dev_priv->cfb_fence;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

1112
	DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
1113
		      dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1114 1115 1116 1117 1118 1119 1120 1121 1122
}

void i8xx_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 fbc_ctl;

	/* Disable compression */
	fbc_ctl = I915_READ(FBC_CONTROL);
1123 1124 1125
	if ((fbc_ctl & FBC_CTL_EN) == 0)
		return;

1126 1127 1128 1129
	fbc_ctl &= ~FBC_CTL_EN;
	I915_WRITE(FBC_CONTROL, fbc_ctl);

	/* Wait for compressing bit to clear */
1130
	if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
1131 1132
		DRM_DEBUG_KMS("FBC idle timed out\n");
		return;
1133
	}
1134

1135
	DRM_DEBUG_KMS("disabled FBC\n");
1136 1137
}

1138
static bool i8xx_fbc_enabled(struct drm_device *dev)
1139 1140 1141 1142 1143 1144
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
}

1145 1146 1147 1148 1149 1150
static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1151
	struct drm_i915_gem_object *obj = intel_fb->obj;
1152
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1153
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1154 1155 1156
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1157 1158 1159
	dpfc_ctl = I915_READ(DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1160
		    dev_priv->cfb_fence == obj->fence_reg &&
C
Chris Wilson 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169
		    dev_priv->cfb_plane == intel_crtc->plane &&
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		POSTING_READ(DPFC_CONTROL);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1170
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1171
	dev_priv->cfb_fence = obj->fence_reg;
1172
	dev_priv->cfb_plane = intel_crtc->plane;
C
Chris Wilson 已提交
1173
	dev_priv->cfb_y = crtc->y;
1174 1175

	dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1176
	if (obj->tiling_mode != I915_TILING_NONE) {
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
		I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(DPFC_FENCE_YOFF, crtc->y);

	/* enable it... */
	I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);

1191
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1192 1193 1194 1195 1196 1197 1198 1199 1200
}

void g4x_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(DPFC_CONTROL);
C
Chris Wilson 已提交
1201 1202 1203
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(DPFC_CONTROL, dpfc_ctl);
1204

C
Chris Wilson 已提交
1205 1206
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1207 1208
}

1209
static bool g4x_fbc_enabled(struct drm_device *dev)
1210 1211 1212 1213 1214 1215
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
}

1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235
static void sandybridge_blit_fbc_update(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 blt_ecoskpd;

	/* Make sure blitter notifies FBC of writes */
	__gen6_force_wake_get(dev_priv);
	blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
		GEN6_BLITTER_LOCK_SHIFT;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
			 GEN6_BLITTER_LOCK_SHIFT);
	I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
	POSTING_READ(GEN6_BLITTER_ECOSKPD);
	__gen6_force_wake_put(dev_priv);
}

1236 1237 1238 1239 1240 1241
static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_framebuffer *fb = crtc->fb;
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1242
	struct drm_i915_gem_object *obj = intel_fb->obj;
1243
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1244
	int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
1245 1246 1247
	unsigned long stall_watermark = 200;
	u32 dpfc_ctl;

C
Chris Wilson 已提交
1248 1249 1250
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
	if (dpfc_ctl & DPFC_CTL_EN) {
		if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1251
		    dev_priv->cfb_fence == obj->fence_reg &&
C
Chris Wilson 已提交
1252
		    dev_priv->cfb_plane == intel_crtc->plane &&
1253
		    dev_priv->cfb_offset == obj->gtt_offset &&
C
Chris Wilson 已提交
1254 1255 1256 1257 1258 1259 1260 1261
		    dev_priv->cfb_y == crtc->y)
			return;

		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
		POSTING_READ(ILK_DPFC_CONTROL);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}

1262
	dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1263
	dev_priv->cfb_fence = obj->fence_reg;
1264
	dev_priv->cfb_plane = intel_crtc->plane;
1265
	dev_priv->cfb_offset = obj->gtt_offset;
C
Chris Wilson 已提交
1266
	dev_priv->cfb_y = crtc->y;
1267 1268 1269

	dpfc_ctl &= DPFC_RESERVED;
	dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1270
	if (obj->tiling_mode != I915_TILING_NONE) {
1271 1272 1273 1274 1275 1276 1277 1278 1279 1280
		dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
		I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
	} else {
		I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
	}

	I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
		   (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
		   (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
	I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1281
	I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
1282
	/* enable it... */
C
Chris Wilson 已提交
1283
	I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
1284

1285 1286 1287 1288
	if (IS_GEN6(dev)) {
		I915_WRITE(SNB_DPFC_CTL_SA,
			   SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
		I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
1289
		sandybridge_blit_fbc_update(dev);
1290 1291
	}

1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
}

void ironlake_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpfc_ctl;

	/* Disable compression */
	dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
C
Chris Wilson 已提交
1302 1303 1304
	if (dpfc_ctl & DPFC_CTL_EN) {
		dpfc_ctl &= ~DPFC_CTL_EN;
		I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
1305

C
Chris Wilson 已提交
1306 1307
		DRM_DEBUG_KMS("disabled FBC\n");
	}
1308 1309 1310 1311 1312 1313 1314 1315 1316
}

static bool ironlake_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
bool intel_fbc_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.fbc_enabled)
		return false;

	return dev_priv->display.fbc_enabled(dev);
}

void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
{
	struct drm_i915_private *dev_priv = crtc->dev->dev_private;

	if (!dev_priv->display.enable_fbc)
		return;

	dev_priv->display.enable_fbc(crtc, interval);
}

void intel_disable_fbc(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!dev_priv->display.disable_fbc)
		return;

	dev_priv->display.disable_fbc(dev);
}

1347 1348
/**
 * intel_update_fbc - enable/disable FBC as needed
C
Chris Wilson 已提交
1349
 * @dev: the drm_device
1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
 *
 * Set up the framebuffer compression hardware at mode set time.  We
 * enable it if possible:
 *   - plane A only (on pre-965)
 *   - no pixel mulitply/line duplication
 *   - no alpha buffer discard
 *   - no dual wide
 *   - framebuffer <= 2048 in width, 1536 in height
 *
 * We can't assume that any compression will take place (worst case),
 * so the compressed buffer has to be the same size as the uncompressed
 * one.  It also must reside (along with the line length buffer) in
 * stolen memory.
 *
 * We need to enable/disable FBC on a global basis.
 */
C
Chris Wilson 已提交
1366
static void intel_update_fbc(struct drm_device *dev)
1367 1368
{
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1369 1370 1371
	struct drm_crtc *crtc = NULL, *tmp_crtc;
	struct intel_crtc *intel_crtc;
	struct drm_framebuffer *fb;
1372
	struct intel_framebuffer *intel_fb;
1373
	struct drm_i915_gem_object *obj;
1374 1375

	DRM_DEBUG_KMS("\n");
1376 1377 1378 1379

	if (!i915_powersave)
		return;

1380
	if (!I915_HAS_FBC(dev))
1381 1382
		return;

1383 1384 1385 1386
	/*
	 * If FBC is already on, we just have to verify that we can
	 * keep it that way...
	 * Need to disable if:
1387
	 *   - more than one pipe is active
1388 1389 1390 1391
	 *   - changing FBC params (stride, fence, mode)
	 *   - new fb is too large to fit in compressed buffer
	 *   - going to an unsupported config (interlace, pixel multiply, etc.)
	 */
1392
	list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
C
Chris Wilson 已提交
1393 1394 1395 1396 1397 1398 1399 1400
		if (tmp_crtc->enabled) {
			if (crtc) {
				DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
				dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
				goto out_disable;
			}
			crtc = tmp_crtc;
		}
1401
	}
C
Chris Wilson 已提交
1402 1403 1404 1405

	if (!crtc || crtc->fb == NULL) {
		DRM_DEBUG_KMS("no output, disabling\n");
		dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
1406 1407
		goto out_disable;
	}
C
Chris Wilson 已提交
1408 1409 1410 1411

	intel_crtc = to_intel_crtc(crtc);
	fb = crtc->fb;
	intel_fb = to_intel_framebuffer(fb);
1412
	obj = intel_fb->obj;
C
Chris Wilson 已提交
1413

1414
	if (intel_fb->obj->base.size > dev_priv->cfb_size) {
1415
		DRM_DEBUG_KMS("framebuffer too large, disabling "
1416
			      "compression\n");
1417
		dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
1418 1419
		goto out_disable;
	}
C
Chris Wilson 已提交
1420 1421
	if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
	    (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
1422
		DRM_DEBUG_KMS("mode incompatible with compression, "
1423
			      "disabling\n");
1424
		dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
1425 1426
		goto out_disable;
	}
C
Chris Wilson 已提交
1427 1428
	if ((crtc->mode.hdisplay > 2048) ||
	    (crtc->mode.vdisplay > 1536)) {
1429
		DRM_DEBUG_KMS("mode too large for compression, disabling\n");
1430
		dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
1431 1432
		goto out_disable;
	}
C
Chris Wilson 已提交
1433
	if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
1434
		DRM_DEBUG_KMS("plane not 0, disabling compression\n");
1435
		dev_priv->no_fbc_reason = FBC_BAD_PLANE;
1436 1437
		goto out_disable;
	}
1438
	if (obj->tiling_mode != I915_TILING_X) {
1439
		DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
1440
		dev_priv->no_fbc_reason = FBC_NOT_TILED;
1441 1442 1443
		goto out_disable;
	}

1444 1445 1446 1447
	/* If the kernel debugger is active, always disable compression */
	if (in_dbg_master())
		goto out_disable;

C
Chris Wilson 已提交
1448
	intel_enable_fbc(crtc, 500);
1449 1450 1451 1452
	return;

out_disable:
	/* Multiple disables should be harmless */
1453 1454
	if (intel_fbc_enabled(dev)) {
		DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
1455
		intel_disable_fbc(dev);
1456
	}
1457 1458
}

1459
int
1460
intel_pin_and_fence_fb_obj(struct drm_device *dev,
1461
			   struct drm_i915_gem_object *obj,
1462
			   struct intel_ring_buffer *pipelined)
1463 1464 1465 1466
{
	u32 alignment;
	int ret;

1467
	switch (obj->tiling_mode) {
1468
	case I915_TILING_NONE:
1469 1470
		if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
			alignment = 128 * 1024;
1471
		else if (INTEL_INFO(dev)->gen >= 4)
1472 1473 1474
			alignment = 4 * 1024;
		else
			alignment = 64 * 1024;
1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487
		break;
	case I915_TILING_X:
		/* pin() will align the object as required by fence */
		alignment = 0;
		break;
	case I915_TILING_Y:
		/* FIXME: Is this true? */
		DRM_ERROR("Y tiled not allowed for scan out buffers\n");
		return -EINVAL;
	default:
		BUG();
	}

1488
	ret = i915_gem_object_pin(obj, alignment, true);
1489
	if (ret)
1490 1491
		return ret;

1492 1493 1494
	ret = i915_gem_object_set_to_display_plane(obj, pipelined);
	if (ret)
		goto err_unpin;
1495

1496 1497 1498 1499 1500
	/* Install a fence for tiled scan-out. Pre-i965 always needs a
	 * fence, whereas 965+ only requires a fence if using
	 * framebuffer compression.  For simplicity, we always install
	 * a fence as the cost is not that onerous.
	 */
1501
	if (obj->tiling_mode != I915_TILING_NONE) {
1502
		ret = i915_gem_object_get_fence(obj, pipelined, false);
1503 1504
		if (ret)
			goto err_unpin;
1505 1506 1507
	}

	return 0;
1508 1509 1510 1511

err_unpin:
	i915_gem_object_unpin(obj);
	return ret;
1512 1513
}

J
Jesse Barnes 已提交
1514 1515 1516
/* Assume fb object is pinned & idle & fenced and just update base pointers */
static int
intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1517
			   int x, int y, enum mode_set_atomic state)
J
Jesse Barnes 已提交
1518 1519 1520 1521 1522
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_framebuffer *intel_fb;
1523
	struct drm_i915_gem_object *obj;
J
Jesse Barnes 已提交
1524 1525 1526
	int plane = intel_crtc->plane;
	unsigned long Start, Offset;
	u32 dspcntr;
1527
	u32 reg;
J
Jesse Barnes 已提交
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540

	switch (plane) {
	case 0:
	case 1:
		break;
	default:
		DRM_ERROR("Can't update plane %d in SAREA\n", plane);
		return -EINVAL;
	}

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

1541 1542
	reg = DSPCNTR(plane);
	dspcntr = I915_READ(reg);
J
Jesse Barnes 已提交
1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	/* Mask out pixel format bits in case we change it */
	dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
	switch (fb->bits_per_pixel) {
	case 8:
		dspcntr |= DISPPLANE_8BPP;
		break;
	case 16:
		if (fb->depth == 15)
			dspcntr |= DISPPLANE_15_16BPP;
		else
			dspcntr |= DISPPLANE_16BPP;
		break;
	case 24:
	case 32:
		dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
		break;
	default:
		DRM_ERROR("Unknown color depth\n");
		return -EINVAL;
	}
1563
	if (INTEL_INFO(dev)->gen >= 4) {
1564
		if (obj->tiling_mode != I915_TILING_NONE)
J
Jesse Barnes 已提交
1565 1566 1567 1568 1569
			dspcntr |= DISPPLANE_TILED;
		else
			dspcntr &= ~DISPPLANE_TILED;
	}

1570
	if (HAS_PCH_SPLIT(dev))
J
Jesse Barnes 已提交
1571 1572 1573
		/* must disable */
		dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;

1574
	I915_WRITE(reg, dspcntr);
J
Jesse Barnes 已提交
1575

1576
	Start = obj->gtt_offset;
J
Jesse Barnes 已提交
1577 1578
	Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);

1579 1580
	DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
		      Start, Offset, x, y, fb->pitch);
1581
	I915_WRITE(DSPSTRIDE(plane), fb->pitch);
1582
	if (INTEL_INFO(dev)->gen >= 4) {
1583 1584 1585 1586 1587 1588
		I915_WRITE(DSPSURF(plane), Start);
		I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
		I915_WRITE(DSPADDR(plane), Offset);
	} else
		I915_WRITE(DSPADDR(plane), Start + Offset);
	POSTING_READ(reg);
J
Jesse Barnes 已提交
1589

C
Chris Wilson 已提交
1590
	intel_update_fbc(dev);
1591
	intel_increase_pllclock(crtc);
J
Jesse Barnes 已提交
1592 1593 1594 1595

	return 0;
}

1596
static int
1597 1598
intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
		    struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
1599 1600 1601 1602
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1603
	int ret;
J
Jesse Barnes 已提交
1604 1605 1606

	/* no fb bound */
	if (!crtc->fb) {
1607
		DRM_DEBUG_KMS("No FB bound\n");
1608 1609 1610
		return 0;
	}

1611
	switch (intel_crtc->plane) {
1612 1613 1614 1615 1616
	case 0:
	case 1:
		break;
	default:
		return -EINVAL;
J
Jesse Barnes 已提交
1617 1618
	}

1619
	mutex_lock(&dev->struct_mutex);
1620 1621
	ret = intel_pin_and_fence_fb_obj(dev,
					 to_intel_framebuffer(crtc->fb)->obj,
1622
					 NULL);
1623 1624 1625 1626
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
		return ret;
	}
J
Jesse Barnes 已提交
1627

1628
	if (old_fb) {
1629
		struct drm_i915_private *dev_priv = dev->dev_private;
1630
		struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
1631

1632
		wait_event(dev_priv->pending_flip_queue,
1633
			   atomic_read(&dev_priv->mm.wedged) ||
1634
			   atomic_read(&obj->pending_flip) == 0);
1635 1636 1637 1638 1639

		/* Big Hammer, we also need to ensure that any pending
		 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
		 * current scanout is retired before unpinning the old
		 * framebuffer.
1640 1641 1642
		 *
		 * This should only fail upon a hung GPU, in which case we
		 * can safely continue.
1643
		 */
1644
		ret = i915_gem_object_flush_gpu(obj, false);
1645
		(void) ret;
1646 1647
	}

1648 1649
	ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
					 LEAVE_ATOMIC_MODE_SET);
1650
	if (ret) {
1651
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
1652
		mutex_unlock(&dev->struct_mutex);
1653
		return ret;
J
Jesse Barnes 已提交
1654
	}
1655

1656 1657
	if (old_fb) {
		intel_wait_for_vblank(dev, intel_crtc->pipe);
1658
		i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
1659
	}
1660

1661
	mutex_unlock(&dev->struct_mutex);
J
Jesse Barnes 已提交
1662 1663

	if (!dev->primary->master)
1664
		return 0;
J
Jesse Barnes 已提交
1665 1666 1667

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
1668
		return 0;
J
Jesse Barnes 已提交
1669

1670
	if (intel_crtc->pipe) {
J
Jesse Barnes 已提交
1671 1672
		master_priv->sarea_priv->pipeB_x = x;
		master_priv->sarea_priv->pipeB_y = y;
1673 1674 1675
	} else {
		master_priv->sarea_priv->pipeA_x = x;
		master_priv->sarea_priv->pipeA_y = y;
J
Jesse Barnes 已提交
1676
	}
1677 1678

	return 0;
J
Jesse Barnes 已提交
1679 1680
}

1681
static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
1682 1683 1684 1685 1686
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1687
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

	if (clock < 200000) {
		u32 temp;
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
		/* workaround for 160Mhz:
		   1) program 0x4600c bits 15:0 = 0x8124
		   2) program 0x46010 bit 0 = 1
		   3) program 0x46034 bit 24 = 1
		   4) program 0x64000 bit 14 = 1
		   */
		temp = I915_READ(0x4600c);
		temp &= 0xffff0000;
		I915_WRITE(0x4600c, temp | 0x8124);

		temp = I915_READ(0x46010);
		I915_WRITE(0x46010, temp | 1);

		temp = I915_READ(0x46034);
		I915_WRITE(0x46034, temp | (1 << 24));
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
	}
	I915_WRITE(DP_A, dpa_ctl);

1714
	POSTING_READ(DP_A);
1715 1716 1717
	udelay(500);
}

1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
static void intel_fdi_normal_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 reg, temp;

	/* enable normal train */
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
	I915_WRITE(reg, temp);

	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_NORMAL_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_NONE;
	}
	I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);

	/* wait one idle pattern time */
	POSTING_READ(reg);
	udelay(1000);
}

1749 1750 1751 1752 1753 1754 1755
/* The FDI link training functions for ILK/Ibexpeak. */
static void ironlake_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1756
	u32 reg, temp, tries;
1757

1758 1759
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
1760 1761
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
1762 1763
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
1764 1765
	I915_WRITE(reg, temp);
	I915_READ(reg);
1766 1767
	udelay(150);

1768
	/* enable CPU FDI TX and PCH FDI RX */
1769 1770
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1771 1772
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1773 1774
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
1775
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
1776

1777 1778
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1779 1780
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
1781 1782 1783
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
1784 1785
	udelay(150);

1786 1787 1788
	/* Ironlake workaround, enable clock pointer after FDI enable*/
	I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_ENABLE);

1789
	reg = FDI_RX_IIR(pipe);
1790
	for (tries = 0; tries < 5; tries++) {
1791
		temp = I915_READ(reg);
1792 1793 1794 1795
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if ((temp & FDI_RX_BIT_LOCK)) {
			DRM_DEBUG_KMS("FDI train 1 done.\n");
1796
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
1797 1798 1799
			break;
		}
	}
1800
	if (tries == 5)
1801
		DRM_ERROR("FDI train 1 fail!\n");
1802 1803

	/* Train 2 */
1804 1805
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1806 1807
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
1808
	I915_WRITE(reg, temp);
1809

1810 1811
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1812 1813
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
1814
	I915_WRITE(reg, temp);
1815

1816 1817
	POSTING_READ(reg);
	udelay(150);
1818

1819
	reg = FDI_RX_IIR(pipe);
1820
	for (tries = 0; tries < 5; tries++) {
1821
		temp = I915_READ(reg);
1822 1823 1824
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
1825
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
1826 1827 1828 1829
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
1830
	if (tries == 5)
1831
		DRM_ERROR("FDI train 2 fail!\n");
1832 1833

	DRM_DEBUG_KMS("FDI train done\n");
1834

1835 1836
}

1837
static const int const snb_b_fdi_train_param [] = {
1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
	FDI_LINK_TRAIN_400MV_0DB_SNB_B,
	FDI_LINK_TRAIN_400MV_6DB_SNB_B,
	FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
	FDI_LINK_TRAIN_800MV_0DB_SNB_B,
};

/* The FDI link training functions for SNB/Cougarpoint. */
static void gen6_fdi_link_train(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1851
	u32 reg, temp, i;
1852

1853 1854
	/* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
	   for train result */
1855 1856
	reg = FDI_RX_IMR(pipe);
	temp = I915_READ(reg);
1857 1858
	temp &= ~FDI_RX_SYMBOL_LOCK;
	temp &= ~FDI_RX_BIT_LOCK;
1859 1860 1861
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
1862 1863
	udelay(150);

1864
	/* enable CPU FDI TX and PCH FDI RX */
1865 1866
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1867 1868
	temp &= ~(7 << 19);
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1869 1870 1871 1872 1873
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
	temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
	/* SNB-B */
	temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1874
	I915_WRITE(reg, temp | FDI_TX_ENABLE);
1875

1876 1877
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1878 1879 1880 1881 1882 1883 1884
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
	}
1885 1886 1887
	I915_WRITE(reg, temp | FDI_RX_ENABLE);

	POSTING_READ(reg);
1888 1889 1890
	udelay(150);

	for (i = 0; i < 4; i++ ) {
1891 1892
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
1893 1894
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
1895 1896 1897
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
1898 1899
		udelay(500);

1900 1901
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
1902 1903 1904
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_BIT_LOCK) {
1905
			I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
1906 1907 1908 1909 1910
			DRM_DEBUG_KMS("FDI train 1 done.\n");
			break;
		}
	}
	if (i == 4)
1911
		DRM_ERROR("FDI train 1 fail!\n");
1912 1913

	/* Train 2 */
1914 1915
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1916 1917 1918 1919 1920 1921 1922
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_2;
	if (IS_GEN6(dev)) {
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		/* SNB-B */
		temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
	}
1923
	I915_WRITE(reg, temp);
1924

1925 1926
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
1927 1928 1929 1930 1931 1932 1933
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
	} else {
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_2;
	}
1934 1935 1936
	I915_WRITE(reg, temp);

	POSTING_READ(reg);
1937 1938 1939
	udelay(150);

	for (i = 0; i < 4; i++ ) {
1940 1941
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
1942 1943
		temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
		temp |= snb_b_fdi_train_param[i];
1944 1945 1946
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
1947 1948
		udelay(500);

1949 1950
		reg = FDI_RX_IIR(pipe);
		temp = I915_READ(reg);
1951 1952 1953
		DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);

		if (temp & FDI_RX_SYMBOL_LOCK) {
1954
			I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
1955 1956 1957 1958 1959
			DRM_DEBUG_KMS("FDI train 2 done.\n");
			break;
		}
	}
	if (i == 4)
1960
		DRM_ERROR("FDI train 2 fail!\n");
1961 1962 1963 1964

	DRM_DEBUG_KMS("FDI train done.\n");
}

1965
static void ironlake_fdi_enable(struct drm_crtc *crtc)
1966 1967 1968 1969 1970
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
1971
	u32 reg, temp;
J
Jesse Barnes 已提交
1972

1973
	/* Write the TU size bits so error detection works */
1974 1975
	I915_WRITE(FDI_RX_TUSIZE1(pipe),
		   I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
1976

1977
	/* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1978 1979 1980
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~((0x7 << 19) | (0x7 << 16));
1981
	temp |= (intel_crtc->fdi_lanes - 1) << 19;
1982 1983 1984 1985
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);

	POSTING_READ(reg);
1986 1987 1988
	udelay(200);

	/* Switch from Rawclk to PCDclk */
1989 1990 1991 1992
	temp = I915_READ(reg);
	I915_WRITE(reg, temp | FDI_PCDCLK);

	POSTING_READ(reg);
1993 1994 1995
	udelay(200);

	/* Enable CPU FDI TX PLL, always on for Ironlake */
1996 1997
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
1998
	if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1999 2000 2001
		I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);

		POSTING_READ(reg);
2002
		udelay(100);
2003
	}
2004 2005
}

2006 2007 2008 2009 2010 2011 2012 2013
static void intel_flush_display_plane(struct drm_device *dev,
				      int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg = DSPADDR(plane);
	I915_WRITE(reg, I915_READ(reg));
}

2014 2015 2016 2017 2018 2019 2020
/*
 * When we disable a pipe, we need to clear any pending scanline wait events
 * to avoid hanging the ring, which we assume we are waiting on.
 */
static void intel_clear_scanline_wait(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2021
	struct intel_ring_buffer *ring;
2022 2023 2024 2025 2026 2027
	u32 tmp;

	if (IS_GEN2(dev))
		/* Can't break the hang on i8xx */
		return;

2028
	ring = LP_RING(dev_priv);
2029 2030 2031
	tmp = I915_READ_CTL(ring);
	if (tmp & RING_WAIT)
		I915_WRITE_CTL(ring, tmp);
2032 2033
}

2034 2035
static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
{
2036
	struct drm_i915_gem_object *obj;
2037 2038 2039 2040 2041
	struct drm_i915_private *dev_priv;

	if (crtc->fb == NULL)
		return;

2042
	obj = to_intel_framebuffer(crtc->fb)->obj;
2043 2044
	dev_priv = crtc->dev->dev_private;
	wait_event(dev_priv->pending_flip_queue,
2045
		   atomic_read(&obj->pending_flip) == 0);
2046 2047
}

2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072
static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct intel_encoder *encoder;

	/*
	 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
	 * must be driven by its own crtc; no sharing is possible.
	 */
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_EDP:
			if (!intel_encoder_is_pch_edp(&encoder->base))
				return false;
			continue;
		}
	}

	return true;
}

2073 2074 2075 2076 2077 2078 2079
static void ironlake_crtc_enable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2080
	u32 reg, temp;
2081
	bool is_pch_port = false;
2082

2083 2084 2085 2086
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
2087 2088
	intel_update_watermarks(dev);

2089 2090
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
2091
		if ((temp & LVDS_PORT_EN) == 0)
2092 2093 2094
			I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
	}

2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
	is_pch_port = intel_crtc_driving_pch(crtc);

	if (is_pch_port)
		ironlake_fdi_enable(crtc);
	else {
		/* disable CPU FDI tx and PCH FDI rx */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
		POSTING_READ(reg);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(0x7 << 16);
		temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
		I915_WRITE(reg, temp & ~FDI_RX_ENABLE);

		POSTING_READ(reg);
		udelay(100);

		/* Ironlake workaround, disable clock pointer after downing FDI */
		if (HAS_PCH_IBX(dev))
			I915_WRITE(FDI_RX_CHICKEN(pipe),
				   I915_READ(FDI_RX_CHICKEN(pipe) &
					     ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));

		/* still set train pattern 1 */
		reg = FDI_TX_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
		I915_WRITE(reg, temp);

		reg = FDI_RX_CTL(pipe);
		temp = I915_READ(reg);
		if (HAS_PCH_CPT(dev)) {
			temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
			temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
		} else {
			temp &= ~FDI_LINK_TRAIN_NONE;
			temp |= FDI_LINK_TRAIN_PATTERN_1;
		}
		/* BPC in FDI rx is consistent with that in PIPECONF */
		temp &= ~(0x07 << 16);
		temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
		I915_WRITE(reg, temp);

		POSTING_READ(reg);
		udelay(100);
	}
2145

2146 2147
	/* Enable panel fitting for LVDS */
	if (dev_priv->pch_pf_size &&
2148
	    (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
		/* Force use of hard-coded filter coefficients
		 * as some pre-programmed values are broken,
		 * e.g. x201.
		 */
		I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
			   PF_ENABLE | PF_FILTER_MED_3x3);
		I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
			   dev_priv->pch_pf_pos);
		I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
			   dev_priv->pch_pf_size);
	}
2160

2161
	/* Enable CPU pipe */
2162 2163 2164 2165 2166
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if ((temp & PIPECONF_ENABLE) == 0) {
		I915_WRITE(reg, temp | PIPECONF_ENABLE);
		POSTING_READ(reg);
2167
		intel_wait_for_vblank(dev, intel_crtc->pipe);
2168
	}
2169

2170
	/* configure and enable CPU plane */
2171 2172
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
2173
	if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2174 2175
		I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2176
	}
2177

2178 2179 2180 2181
	/* Skip the PCH stuff if possible */
	if (!is_pch_port)
		goto done;

2182 2183 2184 2185 2186
	/* For PCH output, training FDI link */
	if (IS_GEN6(dev))
		gen6_fdi_link_train(crtc);
	else
		ironlake_fdi_link_train(crtc);
2187

2188
	/* enable PCH DPLL */
2189 2190
	reg = PCH_DPLL(pipe);
	temp = I915_READ(reg);
2191
	if ((temp & DPLL_VCO_ENABLE) == 0) {
2192 2193
		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);
		POSTING_READ(reg);
2194
		udelay(200);
2195
	}
2196

2197 2198 2199
	if (HAS_PCH_CPT(dev)) {
		/* Be sure PCH DPLL SEL is set */
		temp = I915_READ(PCH_DPLL_SEL);
2200
		if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
2201
			temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2202
		else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
2203 2204 2205
			temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2206

2207
	/* set transcoder timing */
2208 2209 2210
	I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
	I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
	I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
2211

2212 2213 2214
	I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
	I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
	I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
2215

2216 2217
	intel_fdi_normal_train(crtc);

2218 2219 2220
	/* For PCH DP, enable TRANS_DP_CTL */
	if (HAS_PCH_CPT(dev) &&
	    intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2221 2222 2223
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_PORT_SEL_MASK |
2224 2225
			  TRANS_DP_SYNC_MASK |
			  TRANS_DP_BPC_MASK);
2226 2227
		temp |= (TRANS_DP_OUTPUT_ENABLE |
			 TRANS_DP_ENH_FRAMING);
2228
		temp |= TRANS_DP_8BPC;
2229 2230

		if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2231
			temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2232
		if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2233
			temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2234 2235 2236

		switch (intel_trans_dp_port_sel(crtc)) {
		case PCH_DP_B:
2237
			temp |= TRANS_DP_PORT_SEL_B;
2238 2239
			break;
		case PCH_DP_C:
2240
			temp |= TRANS_DP_PORT_SEL_C;
2241 2242
			break;
		case PCH_DP_D:
2243
			temp |= TRANS_DP_PORT_SEL_D;
2244 2245 2246
			break;
		default:
			DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2247
			temp |= TRANS_DP_PORT_SEL_B;
2248
			break;
2249
		}
2250

2251
		I915_WRITE(reg, temp);
2252
	}
2253

2254
	/* enable PCH transcoder */
2255 2256
	reg = TRANSCONF(pipe);
	temp = I915_READ(reg);
2257 2258 2259 2260 2261
	/*
	 * make the BPC in transcoder be consistent with
	 * that in pipeconf reg.
	 */
	temp &= ~PIPE_BPC_MASK;
2262 2263 2264
	temp |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
	I915_WRITE(reg, temp | TRANS_ENABLE);
	if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
2265
		DRM_ERROR("failed to enable transcoder %d\n", pipe);
2266
done:
2267
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2268
	intel_update_fbc(dev);
2269
	intel_crtc_update_cursor(crtc, true);
2270 2271 2272 2273 2274 2275 2276 2277 2278
}

static void ironlake_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2279
	u32 reg, temp;
2280

2281 2282 2283
	if (!intel_crtc->active)
		return;

2284
	intel_crtc_wait_for_pending_flips(crtc);
2285
	drm_vblank_off(dev, pipe);
2286
	intel_crtc_update_cursor(crtc, false);
2287

2288
	/* Disable display plane */
2289 2290 2291 2292 2293
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
	if (temp & DISPLAY_PLANE_ENABLE) {
		I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2294
	}
2295

2296 2297 2298
	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
2299

2300
	/* disable cpu pipe, disable after all planes disabled */
2301 2302 2303 2304
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if (temp & PIPECONF_ENABLE) {
		I915_WRITE(reg, temp & ~PIPECONF_ENABLE);
2305
		POSTING_READ(reg);
2306
		/* wait for cpu pipe off, pipe state */
2307
		intel_wait_for_pipe_off(dev, intel_crtc->pipe);
2308
	}
2309

2310 2311 2312
	/* Disable PF */
	I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
	I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2313

2314
	/* disable CPU FDI tx and PCH FDI rx */
2315 2316 2317 2318
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
	POSTING_READ(reg);
2319

2320 2321 2322 2323 2324
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	temp &= ~(0x7 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2325

2326
	POSTING_READ(reg);
2327 2328
	udelay(100);

2329
	/* Ironlake workaround, disable clock pointer after downing FDI */
2330 2331 2332 2333
	if (HAS_PCH_IBX(dev))
		I915_WRITE(FDI_RX_CHICKEN(pipe),
			   I915_READ(FDI_RX_CHICKEN(pipe) &
				     ~FDI_RX_PHASE_SYNC_POINTER_ENABLE));
2334

2335
	/* still set train pattern 1 */
2336 2337
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
2338 2339
	temp &= ~FDI_LINK_TRAIN_NONE;
	temp |= FDI_LINK_TRAIN_PATTERN_1;
2340
	I915_WRITE(reg, temp);
2341

2342 2343
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
2344 2345 2346 2347
	if (HAS_PCH_CPT(dev)) {
		temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
		temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
	} else {
2348 2349
		temp &= ~FDI_LINK_TRAIN_NONE;
		temp |= FDI_LINK_TRAIN_PATTERN_1;
2350
	}
2351 2352 2353 2354
	/* BPC in FDI rx is consistent with that in PIPECONF */
	temp &= ~(0x07 << 16);
	temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
	I915_WRITE(reg, temp);
2355

2356
	POSTING_READ(reg);
2357
	udelay(100);
2358

2359 2360
	if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
		temp = I915_READ(PCH_LVDS);
2361 2362 2363 2364 2365
		if (temp & LVDS_PORT_EN) {
			I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
			POSTING_READ(PCH_LVDS);
			udelay(100);
		}
2366
	}
2367

2368
	/* disable PCH transcoder */
2369 2370 2371 2372
	reg = TRANSCONF(plane);
	temp = I915_READ(reg);
	if (temp & TRANS_ENABLE) {
		I915_WRITE(reg, temp & ~TRANS_ENABLE);
2373
		/* wait for PCH transcoder off, transcoder state */
2374
		if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
2375 2376
			DRM_ERROR("failed to disable transcoder\n");
	}
2377

2378 2379
	if (HAS_PCH_CPT(dev)) {
		/* disable TRANS_DP_CTL */
2380 2381 2382 2383
		reg = TRANS_DP_CTL(pipe);
		temp = I915_READ(reg);
		temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
		I915_WRITE(reg, temp);
2384 2385 2386

		/* disable DPLL_SEL */
		temp = I915_READ(PCH_DPLL_SEL);
2387
		if (pipe == 0)
2388 2389 2390 2391 2392
			temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
		else
			temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
		I915_WRITE(PCH_DPLL_SEL, temp);
	}
2393

2394
	/* disable PCH DPLL */
2395 2396 2397
	reg = PCH_DPLL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
2398

2399
	/* Switch from PCDclk to Rawclk */
2400 2401 2402
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_PCDCLK);
2403

2404
	/* Disable CPU FDI TX PLL */
2405 2406 2407 2408 2409
	reg = FDI_TX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);

	POSTING_READ(reg);
2410
	udelay(100);
2411

2412 2413 2414
	reg = FDI_RX_CTL(pipe);
	temp = I915_READ(reg);
	I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2415

2416
	/* Wait for the clocks to turn off. */
2417
	POSTING_READ(reg);
2418
	udelay(100);
2419

2420
	intel_crtc->active = false;
2421 2422 2423
	intel_update_watermarks(dev);
	intel_update_fbc(dev);
	intel_clear_scanline_wait(dev);
2424
}
2425

2426 2427 2428 2429 2430
static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
		ironlake_crtc_enable(crtc);
		break;
2442

2443 2444 2445
	case DRM_MODE_DPMS_OFF:
		DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
		ironlake_crtc_disable(crtc);
2446 2447 2448 2449
		break;
	}
}

2450 2451 2452
static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
{
	if (!enable && intel_crtc->overlay) {
2453
		struct drm_device *dev = intel_crtc->base.dev;
2454

2455 2456 2457
		mutex_lock(&dev->struct_mutex);
		(void) intel_overlay_switch_off(intel_crtc->overlay, false);
		mutex_unlock(&dev->struct_mutex);
2458 2459
	}

2460 2461 2462
	/* Let userspace switch the overlay on again. In most cases userspace
	 * has to recompute where to put it anyway.
	 */
2463 2464
}

2465
static void i9xx_crtc_enable(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2466 2467 2468 2469 2470
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
2471
	int plane = intel_crtc->plane;
2472
	u32 reg, temp;
J
Jesse Barnes 已提交
2473

2474 2475 2476 2477
	if (intel_crtc->active)
		return;

	intel_crtc->active = true;
2478 2479
	intel_update_watermarks(dev);

2480
	/* Enable the DPLL */
2481 2482
	reg = DPLL(pipe);
	temp = I915_READ(reg);
2483
	if ((temp & DPLL_VCO_ENABLE) == 0) {
2484 2485
		I915_WRITE(reg, temp);

2486
		/* Wait for the clocks to stabilize. */
2487
		POSTING_READ(reg);
2488
		udelay(150);
2489 2490 2491

		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);

2492
		/* Wait for the clocks to stabilize. */
2493
		POSTING_READ(reg);
2494
		udelay(150);
2495 2496 2497

		I915_WRITE(reg, temp | DPLL_VCO_ENABLE);

2498
		/* Wait for the clocks to stabilize. */
2499
		POSTING_READ(reg);
2500 2501
		udelay(150);
	}
J
Jesse Barnes 已提交
2502

2503
	/* Enable the pipe */
2504 2505 2506 2507
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if ((temp & PIPECONF_ENABLE) == 0)
		I915_WRITE(reg, temp | PIPECONF_ENABLE);
J
Jesse Barnes 已提交
2508

2509
	/* Enable the plane */
2510 2511
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
2512
	if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2513 2514
		I915_WRITE(reg, temp | DISPLAY_PLANE_ENABLE);
		intel_flush_display_plane(dev, plane);
2515
	}
J
Jesse Barnes 已提交
2516

2517
	intel_crtc_load_lut(crtc);
C
Chris Wilson 已提交
2518
	intel_update_fbc(dev);
J
Jesse Barnes 已提交
2519

2520 2521
	/* Give the overlay scaler a chance to enable if it's on this pipe */
	intel_crtc_dpms_overlay(intel_crtc, true);
2522
	intel_crtc_update_cursor(crtc, true);
2523
}
J
Jesse Barnes 已提交
2524

2525 2526 2527 2528 2529 2530 2531
static void i9xx_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int plane = intel_crtc->plane;
2532
	u32 reg, temp;
2533

2534 2535 2536
	if (!intel_crtc->active)
		return;

2537
	/* Give the overlay scaler a chance to disable if it's on this pipe */
2538 2539
	intel_crtc_wait_for_pending_flips(crtc);
	drm_vblank_off(dev, pipe);
2540
	intel_crtc_dpms_overlay(intel_crtc, false);
2541
	intel_crtc_update_cursor(crtc, false);
2542 2543 2544 2545

	if (dev_priv->cfb_plane == plane &&
	    dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);
J
Jesse Barnes 已提交
2546

2547
	/* Disable display plane */
2548 2549 2550 2551
	reg = DSPCNTR(plane);
	temp = I915_READ(reg);
	if (temp & DISPLAY_PLANE_ENABLE) {
		I915_WRITE(reg, temp & ~DISPLAY_PLANE_ENABLE);
2552
		/* Flush the plane changes */
2553
		intel_flush_display_plane(dev, plane);
2554 2555

		/* Wait for vblank for the disable to take effect */
2556
		if (IS_GEN2(dev))
2557
			intel_wait_for_vblank(dev, pipe);
2558
	}
J
Jesse Barnes 已提交
2559

2560
	/* Don't disable pipe A or pipe A PLLs if needed */
2561
	if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2562
		goto done;
2563 2564

	/* Next, disable display pipes */
2565 2566 2567 2568 2569
	reg = PIPECONF(pipe);
	temp = I915_READ(reg);
	if (temp & PIPECONF_ENABLE) {
		I915_WRITE(reg, temp & ~PIPECONF_ENABLE);

2570
		/* Wait for the pipe to turn off */
2571
		POSTING_READ(reg);
2572
		intel_wait_for_pipe_off(dev, pipe);
2573 2574
	}

2575 2576 2577 2578
	reg = DPLL(pipe);
	temp = I915_READ(reg);
	if (temp & DPLL_VCO_ENABLE) {
		I915_WRITE(reg, temp & ~DPLL_VCO_ENABLE);
2579

2580 2581 2582
		/* Wait for the clocks to turn off. */
		POSTING_READ(reg);
		udelay(150);
2583
	}
2584 2585

done:
2586
	intel_crtc->active = false;
2587 2588 2589
	intel_update_fbc(dev);
	intel_update_watermarks(dev);
	intel_clear_scanline_wait(dev);
2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
}

static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	/* XXX: When our outputs are all unaware of DPMS modes other than off
	 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
	 */
	switch (mode) {
	case DRM_MODE_DPMS_ON:
	case DRM_MODE_DPMS_STANDBY:
	case DRM_MODE_DPMS_SUSPEND:
		i9xx_crtc_enable(crtc);
		break;
	case DRM_MODE_DPMS_OFF:
		i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2605 2606
		break;
	}
2607 2608 2609 2610 2611 2612 2613 2614
}

/**
 * Sets the power management mode of the pipe and plane.
 */
static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
{
	struct drm_device *dev = crtc->dev;
2615
	struct drm_i915_private *dev_priv = dev->dev_private;
2616 2617 2618 2619 2620
	struct drm_i915_master_private *master_priv;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool enabled;

C
Chris Wilson 已提交
2621 2622 2623
	if (intel_crtc->dpms_mode == mode)
		return;

2624
	intel_crtc->dpms_mode = mode;
2625

2626
	dev_priv->display.dpms(crtc, mode);
J
Jesse Barnes 已提交
2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651

	if (!dev->primary->master)
		return;

	master_priv = dev->primary->master->driver_priv;
	if (!master_priv->sarea_priv)
		return;

	enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;

	switch (pipe) {
	case 0:
		master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	case 1:
		master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
		master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
		break;
	default:
		DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
		break;
	}
}

2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665
static void intel_crtc_disable(struct drm_crtc *crtc)
{
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
	struct drm_device *dev = crtc->dev;

	crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);

	if (crtc->fb) {
		mutex_lock(&dev->struct_mutex);
		i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
		mutex_unlock(&dev->struct_mutex);
	}
}

2666 2667 2668 2669 2670 2671 2672 2673 2674
/* Prepare for a mode set.
 *
 * Note we could be a lot smarter here.  We need to figure out which outputs
 * will be enabled, which disabled (in short, how the config will changes)
 * and perform the minimum necessary steps to accomplish that, e.g. updating
 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
 * panel fitting is in the proper state, etc.
 */
static void i9xx_crtc_prepare(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2675
{
2676
	i9xx_crtc_disable(crtc);
J
Jesse Barnes 已提交
2677 2678
}

2679
static void i9xx_crtc_commit(struct drm_crtc *crtc)
J
Jesse Barnes 已提交
2680
{
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691
	i9xx_crtc_enable(crtc);
}

static void ironlake_crtc_prepare(struct drm_crtc *crtc)
{
	ironlake_crtc_disable(crtc);
}

static void ironlake_crtc_commit(struct drm_crtc *crtc)
{
	ironlake_crtc_enable(crtc);
J
Jesse Barnes 已提交
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
}

void intel_encoder_prepare (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of prepare see intel_lvds_prepare */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
}

void intel_encoder_commit (struct drm_encoder *encoder)
{
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	/* lvds has its own version of commit see intel_lvds_commit */
	encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
}

C
Chris Wilson 已提交
2708 2709
void intel_encoder_destroy(struct drm_encoder *encoder)
{
2710
	struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
C
Chris Wilson 已提交
2711 2712 2713 2714 2715

	drm_encoder_cleanup(encoder);
	kfree(intel_encoder);
}

J
Jesse Barnes 已提交
2716 2717 2718 2719
static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
2720
	struct drm_device *dev = crtc->dev;
2721

2722
	if (HAS_PCH_SPLIT(dev)) {
2723
		/* FDI link clock is fixed at 2.7G */
J
Jesse Barnes 已提交
2724 2725
		if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
			return false;
2726
	}
2727 2728 2729 2730 2731 2732 2733

	/* XXX some encoders set the crtcinfo, others don't.
	 * Obviously we need some form of conflict resolution here...
	 */
	if (adjusted_mode->crtc_htotal == 0)
		drm_mode_set_crtcinfo(adjusted_mode, 0);

J
Jesse Barnes 已提交
2734 2735 2736
	return true;
}

2737 2738 2739 2740
static int i945_get_display_clock_speed(struct drm_device *dev)
{
	return 400000;
}
J
Jesse Barnes 已提交
2741

2742
static int i915_get_display_clock_speed(struct drm_device *dev)
J
Jesse Barnes 已提交
2743
{
2744 2745
	return 333000;
}
J
Jesse Barnes 已提交
2746

2747 2748 2749 2750
static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
{
	return 200000;
}
J
Jesse Barnes 已提交
2751

2752 2753 2754
static int i915gm_get_display_clock_speed(struct drm_device *dev)
{
	u16 gcfgc = 0;
J
Jesse Barnes 已提交
2755

2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	pci_read_config_word(dev->pdev, GCFGC, &gcfgc);

	if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
		return 133000;
	else {
		switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
		case GC_DISPLAY_CLOCK_333_MHZ:
			return 333000;
		default:
		case GC_DISPLAY_CLOCK_190_200_MHZ:
			return 190000;
J
Jesse Barnes 已提交
2767
		}
2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
	}
}

static int i865_get_display_clock_speed(struct drm_device *dev)
{
	return 266000;
}

static int i855_get_display_clock_speed(struct drm_device *dev)
{
	u16 hpllcc = 0;
	/* Assume that the hardware is in the high speed state.  This
	 * should be the default.
	 */
	switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
	case GC_CLOCK_133_200:
	case GC_CLOCK_100_200:
		return 200000;
	case GC_CLOCK_166_250:
		return 250000;
	case GC_CLOCK_100_133:
J
Jesse Barnes 已提交
2789
		return 133000;
2790
	}
J
Jesse Barnes 已提交
2791

2792 2793 2794
	/* Shouldn't happen */
	return 0;
}
J
Jesse Barnes 已提交
2795

2796 2797 2798
static int i830_get_display_clock_speed(struct drm_device *dev)
{
	return 133000;
J
Jesse Barnes 已提交
2799 2800
}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
struct fdi_m_n {
	u32        tu;
	u32        gmch_m;
	u32        gmch_n;
	u32        link_m;
	u32        link_n;
};

static void
fdi_reduce_ratio(u32 *num, u32 *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
2819 2820
ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
		     int link_clock, struct fdi_m_n *m_n)
2821 2822 2823
{
	m_n->tu = 64; /* default size */

2824 2825 2826
	/* BUG_ON(pixel_clock > INT_MAX / 36); */
	m_n->gmch_m = bits_per_pixel * pixel_clock;
	m_n->gmch_n = link_clock * nlanes * 8;
2827 2828
	fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);

2829 2830
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
2831 2832 2833 2834
	fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
}


2835 2836 2837 2838 2839 2840 2841 2842
struct intel_watermark_params {
	unsigned long fifo_size;
	unsigned long max_wm;
	unsigned long default_wm;
	unsigned long guard_size;
	unsigned long cacheline_size;
};

2843 2844 2845 2846 2847 2848 2849
/* Pineview has different values for various configs */
static struct intel_watermark_params pineview_display_wm = {
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2850
};
2851 2852 2853 2854 2855 2856
static struct intel_watermark_params pineview_display_hplloff_wm = {
	PINEVIEW_DISPLAY_FIFO,
	PINEVIEW_MAX_WM,
	PINEVIEW_DFT_HPLLOFF_WM,
	PINEVIEW_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2857
};
2858 2859 2860 2861 2862 2863
static struct intel_watermark_params pineview_cursor_wm = {
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE,
2864
};
2865 2866 2867 2868 2869 2870
static struct intel_watermark_params pineview_cursor_hplloff_wm = {
	PINEVIEW_CURSOR_FIFO,
	PINEVIEW_CURSOR_MAX_WM,
	PINEVIEW_CURSOR_DFT_WM,
	PINEVIEW_CURSOR_GUARD_WM,
	PINEVIEW_FIFO_LINE_SIZE
2871
};
2872 2873 2874 2875 2876 2877 2878
static struct intel_watermark_params g4x_wm_info = {
	G4X_FIFO_SIZE,
	G4X_MAX_WM,
	G4X_MAX_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892
static struct intel_watermark_params g4x_cursor_wm_info = {
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	G4X_FIFO_LINE_SIZE,
};
static struct intel_watermark_params i965_cursor_wm_info = {
	I965_CURSOR_FIFO,
	I965_CURSOR_MAX_WM,
	I965_CURSOR_DFT_WM,
	2,
	I915_FIFO_LINE_SIZE,
};
2893
static struct intel_watermark_params i945_wm_info = {
2894
	I945_FIFO_SIZE,
2895 2896
	I915_MAX_WM,
	1,
2897 2898
	2,
	I915_FIFO_LINE_SIZE
2899 2900
};
static struct intel_watermark_params i915_wm_info = {
2901
	I915_FIFO_SIZE,
2902 2903
	I915_MAX_WM,
	1,
2904
	2,
2905 2906 2907 2908 2909 2910
	I915_FIFO_LINE_SIZE
};
static struct intel_watermark_params i855_wm_info = {
	I855GM_FIFO_SIZE,
	I915_MAX_WM,
	1,
2911
	2,
2912 2913 2914 2915 2916 2917
	I830_FIFO_LINE_SIZE
};
static struct intel_watermark_params i830_wm_info = {
	I830_FIFO_SIZE,
	I915_MAX_WM,
	1,
2918
	2,
2919 2920 2921
	I830_FIFO_LINE_SIZE
};

2922 2923 2924 2925 2926 2927 2928 2929
static struct intel_watermark_params ironlake_display_wm_info = {
	ILK_DISPLAY_FIFO,
	ILK_DISPLAY_MAXWM,
	ILK_DISPLAY_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2930 2931 2932 2933 2934 2935 2936 2937
static struct intel_watermark_params ironlake_cursor_wm_info = {
	ILK_CURSOR_FIFO,
	ILK_CURSOR_MAXWM,
	ILK_CURSOR_DFTWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
static struct intel_watermark_params ironlake_display_srwm_info = {
	ILK_DISPLAY_SR_FIFO,
	ILK_DISPLAY_MAX_SRWM,
	ILK_DISPLAY_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

static struct intel_watermark_params ironlake_cursor_srwm_info = {
	ILK_CURSOR_SR_FIFO,
	ILK_CURSOR_MAX_SRWM,
	ILK_CURSOR_DFT_SRWM,
	2,
	ILK_FIFO_LINE_SIZE
};

2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
static struct intel_watermark_params sandybridge_display_wm_info = {
	SNB_DISPLAY_FIFO,
	SNB_DISPLAY_MAXWM,
	SNB_DISPLAY_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};

static struct intel_watermark_params sandybridge_cursor_wm_info = {
	SNB_CURSOR_FIFO,
	SNB_CURSOR_MAXWM,
	SNB_CURSOR_DFTWM,
	2,
	SNB_FIFO_LINE_SIZE
};

static struct intel_watermark_params sandybridge_display_srwm_info = {
	SNB_DISPLAY_SR_FIFO,
	SNB_DISPLAY_MAX_SRWM,
	SNB_DISPLAY_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};

static struct intel_watermark_params sandybridge_cursor_srwm_info = {
	SNB_CURSOR_SR_FIFO,
	SNB_CURSOR_MAX_SRWM,
	SNB_CURSOR_DFT_SRWM,
	2,
	SNB_FIFO_LINE_SIZE
};


2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004
/**
 * intel_calculate_wm - calculate watermark level
 * @clock_in_khz: pixel clock
 * @wm: chip FIFO params
 * @pixel_size: display pixel size
 * @latency_ns: memory latency for the platform
 *
 * Calculate the watermark level (the level at which the display plane will
 * start fetching from memory again).  Each chip has a different display
 * FIFO size and allocation, so the caller needs to figure that out and pass
 * in the correct intel_watermark_params structure.
 *
 * As the pixel clock runs, the FIFO will be drained at a rate that depends
 * on the pixel size.  When it reaches the watermark level, it'll start
 * fetching FIFO line sized based chunks from memory until the FIFO fills
 * past the watermark point.  If the FIFO drains completely, a FIFO underrun
 * will occur, and a display engine hang could result.
 */
3005 3006 3007 3008 3009
static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
					struct intel_watermark_params *wm,
					int pixel_size,
					unsigned long latency_ns)
{
3010
	long entries_required, wm_size;
3011

3012 3013 3014 3015 3016 3017 3018 3019
	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
		1000;
3020
	entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
3021

3022
	DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
3023 3024 3025

	wm_size = wm->fifo_size - (entries_required + wm->guard_size);

3026
	DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
3027

3028 3029
	/* Don't promote wm_size to unsigned... */
	if (wm_size > (long)wm->max_wm)
3030
		wm_size = wm->max_wm;
3031
	if (wm_size <= 0)
3032 3033 3034 3035 3036 3037
		wm_size = wm->default_wm;
	return wm_size;
}

struct cxsr_latency {
	int is_desktop;
3038
	int is_ddr3;
3039 3040 3041 3042 3043 3044 3045 3046
	unsigned long fsb_freq;
	unsigned long mem_freq;
	unsigned long display_sr;
	unsigned long display_hpll_disable;
	unsigned long cursor_sr;
	unsigned long cursor_hpll_disable;
};

3047
static const struct cxsr_latency cxsr_latency_table[] = {
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082
	{1, 0, 800, 400, 3382, 33382, 3983, 33983},    /* DDR2-400 SC */
	{1, 0, 800, 667, 3354, 33354, 3807, 33807},    /* DDR2-667 SC */
	{1, 0, 800, 800, 3347, 33347, 3763, 33763},    /* DDR2-800 SC */
	{1, 1, 800, 667, 6420, 36420, 6873, 36873},    /* DDR3-667 SC */
	{1, 1, 800, 800, 5902, 35902, 6318, 36318},    /* DDR3-800 SC */

	{1, 0, 667, 400, 3400, 33400, 4021, 34021},    /* DDR2-400 SC */
	{1, 0, 667, 667, 3372, 33372, 3845, 33845},    /* DDR2-667 SC */
	{1, 0, 667, 800, 3386, 33386, 3822, 33822},    /* DDR2-800 SC */
	{1, 1, 667, 667, 6438, 36438, 6911, 36911},    /* DDR3-667 SC */
	{1, 1, 667, 800, 5941, 35941, 6377, 36377},    /* DDR3-800 SC */

	{1, 0, 400, 400, 3472, 33472, 4173, 34173},    /* DDR2-400 SC */
	{1, 0, 400, 667, 3443, 33443, 3996, 33996},    /* DDR2-667 SC */
	{1, 0, 400, 800, 3430, 33430, 3946, 33946},    /* DDR2-800 SC */
	{1, 1, 400, 667, 6509, 36509, 7062, 37062},    /* DDR3-667 SC */
	{1, 1, 400, 800, 5985, 35985, 6501, 36501},    /* DDR3-800 SC */

	{0, 0, 800, 400, 3438, 33438, 4065, 34065},    /* DDR2-400 SC */
	{0, 0, 800, 667, 3410, 33410, 3889, 33889},    /* DDR2-667 SC */
	{0, 0, 800, 800, 3403, 33403, 3845, 33845},    /* DDR2-800 SC */
	{0, 1, 800, 667, 6476, 36476, 6955, 36955},    /* DDR3-667 SC */
	{0, 1, 800, 800, 5958, 35958, 6400, 36400},    /* DDR3-800 SC */

	{0, 0, 667, 400, 3456, 33456, 4103, 34106},    /* DDR2-400 SC */
	{0, 0, 667, 667, 3428, 33428, 3927, 33927},    /* DDR2-667 SC */
	{0, 0, 667, 800, 3443, 33443, 3905, 33905},    /* DDR2-800 SC */
	{0, 1, 667, 667, 6494, 36494, 6993, 36993},    /* DDR3-667 SC */
	{0, 1, 667, 800, 5998, 35998, 6460, 36460},    /* DDR3-800 SC */

	{0, 0, 400, 400, 3528, 33528, 4255, 34255},    /* DDR2-400 SC */
	{0, 0, 400, 667, 3500, 33500, 4079, 34079},    /* DDR2-667 SC */
	{0, 0, 400, 800, 3487, 33487, 4029, 34029},    /* DDR2-800 SC */
	{0, 1, 400, 667, 6566, 36566, 7145, 37145},    /* DDR3-667 SC */
	{0, 1, 400, 800, 6042, 36042, 6584, 36584},    /* DDR3-800 SC */
3083 3084
};

3085 3086 3087 3088
static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
							 int is_ddr3,
							 int fsb,
							 int mem)
3089
{
3090
	const struct cxsr_latency *latency;
3091 3092 3093 3094 3095 3096 3097 3098
	int i;

	if (fsb == 0 || mem == 0)
		return NULL;

	for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
		latency = &cxsr_latency_table[i];
		if (is_desktop == latency->is_desktop &&
3099
		    is_ddr3 == latency->is_ddr3 &&
3100 3101
		    fsb == latency->fsb_freq && mem == latency->mem_freq)
			return latency;
3102
	}
3103

3104
	DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3105 3106

	return NULL;
3107 3108
}

3109
static void pineview_disable_cxsr(struct drm_device *dev)
3110 3111 3112 3113
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* deactivate cxsr */
3114
	I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
3115 3116
}

3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
/*
 * Latency for FIFO fetches is dependent on several factors:
 *   - memory configuration (speed, channels)
 *   - chipset
 *   - current MCH state
 * It can be fairly high in some situations, so here we assume a fairly
 * pessimal value.  It's a tradeoff between extra memory fetches (if we
 * set this value too high, the FIFO will fetch frequently to stay full)
 * and power consumption (set it too low to save power and we might see
 * FIFO underruns and display "flicker").
 *
 * A value of 5us seems to be a good balance; safe for very low end
 * platforms but not overly aggressive on lower latency configs.
 */
3131
static const int latency_ns = 5000;
3132

3133
static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
3134 3135 3136 3137 3138
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3139 3140 3141
	size = dsparb & 0x7f;
	if (plane)
		size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
3142

3143
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3144
		      plane ? "B" : "A", size);
3145 3146 3147

	return size;
}
3148

3149 3150 3151 3152 3153 3154
static int i85x_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

3155 3156 3157
	size = dsparb & 0x1ff;
	if (plane)
		size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
3158
	size >>= 1; /* Convert to cachelines */
3159

3160
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3161
		      plane ? "B" : "A", size);
3162 3163 3164

	return size;
}
3165

3166 3167 3168 3169 3170 3171 3172 3173 3174
static int i845_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 2; /* Convert to cachelines */

3175
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3176 3177
		      plane ? "B" : "A",
		      size);
3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190

	return size;
}

static int i830_get_fifo_size(struct drm_device *dev, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dsparb = I915_READ(DSPARB);
	int size;

	size = dsparb & 0x7f;
	size >>= 1; /* Convert to cachelines */

3191
	DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3192
		      plane ? "B" : "A", size);
3193 3194 3195 3196

	return size;
}

3197
static void pineview_update_wm(struct drm_device *dev,  int planea_clock,
3198 3199
			       int planeb_clock, int sr_hdisplay, int unused,
			       int pixel_size)
3200 3201
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3202
	const struct cxsr_latency *latency;
3203 3204 3205 3206
	u32 reg;
	unsigned long wm;
	int sr_clock;

3207
	latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
3208
					 dev_priv->fsb_freq, dev_priv->mem_freq);
3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
	if (!latency) {
		DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
		pineview_disable_cxsr(dev);
		return;
	}

	if (!planea_clock || !planeb_clock) {
		sr_clock = planea_clock ? planea_clock : planeb_clock;

		/* Display SR */
		wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
					pixel_size, latency->display_sr);
		reg = I915_READ(DSPFW1);
		reg &= ~DSPFW_SR_MASK;
		reg |= wm << DSPFW_SR_SHIFT;
		I915_WRITE(DSPFW1, reg);
		DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);

		/* cursor SR */
		wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
					pixel_size, latency->cursor_sr);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_CURSOR_SR_MASK;
		reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
		I915_WRITE(DSPFW3, reg);

		/* Display HPLL off SR */
		wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
					pixel_size, latency->display_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_SR_MASK;
		reg |= wm & DSPFW_HPLL_SR_MASK;
		I915_WRITE(DSPFW3, reg);

		/* cursor HPLL off SR */
		wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
					pixel_size, latency->cursor_hpll_disable);
		reg = I915_READ(DSPFW3);
		reg &= ~DSPFW_HPLL_CURSOR_MASK;
		reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
		I915_WRITE(DSPFW3, reg);
		DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);

		/* activate cxsr */
3253 3254
		I915_WRITE(DSPFW3,
			   I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
3255 3256 3257 3258 3259 3260 3261
		DRM_DEBUG_KMS("Self-refresh is enabled\n");
	} else {
		pineview_disable_cxsr(dev);
		DRM_DEBUG_KMS("Self-refresh is disabled\n");
	}
}

3262
static void g4x_update_wm(struct drm_device *dev,  int planea_clock,
3263 3264
			  int planeb_clock, int sr_hdisplay, int sr_htotal,
			  int pixel_size)
3265 3266
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3267 3268 3269 3270 3271
	int total_size, cacheline_size;
	int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
	struct intel_watermark_params planea_params, planeb_params;
	unsigned long line_time_us;
	int sr_clock, sr_entries = 0, entries_required;
3272

3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
	/* Create copies of the base settings for each pipe */
	planea_params = planeb_params = g4x_wm_info;

	/* Grab a couple of global values before we overwrite them */
	total_size = planea_params.fifo_size;
	cacheline_size = planea_params.cacheline_size;

	/*
	 * Note: we need to make sure we don't overflow for various clock &
	 * latency values.
	 * clocks go from a few thousand to several hundred thousand.
	 * latency is usually a few thousand
	 */
	entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
		1000;
3288
	entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
3289 3290 3291 3292
	planea_wm = entries_required + planea_params.guard_size;

	entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
		1000;
3293
	entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
	planeb_wm = entries_required + planeb_params.guard_size;

	cursora_wm = cursorb_wm = 16;
	cursor_sr = 32;

	DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);

	/* Calc sr entries for one plane configs */
	if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
		/* self-refresh has much higher latency */
3304
		static const int sr_latency_ns = 12000;
3305 3306

		sr_clock = planea_clock ? planea_clock : planeb_clock;
3307
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3308 3309

		/* Use ns/us then divide to preserve precision */
3310
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3311
			pixel_size * sr_hdisplay;
3312
		sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
3313 3314 3315

		entries_required = (((sr_latency_ns / line_time_us) +
				     1000) / 1000) * pixel_size * 64;
3316
		entries_required = DIV_ROUND_UP(entries_required,
3317
						g4x_cursor_wm_info.cacheline_size);
3318 3319 3320 3321 3322 3323 3324
		cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;

		if (cursor_sr > g4x_cursor_wm_info.max_wm)
			cursor_sr = g4x_cursor_wm_info.max_wm;
		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", sr_entries, cursor_sr);

3325
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3326 3327 3328
	} else {
		/* Turn off self refresh if both pipes are enabled */
		I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3329
			   & ~FW_BLC_SELF_EN);
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
	}

	DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
		  planea_wm, planeb_wm, sr_entries);

	planea_wm &= 0x3f;
	planeb_wm &= 0x3f;

	I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
		   (cursorb_wm << DSPFW_CURSORB_SHIFT) |
		   (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
	I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
		   (cursora_wm << DSPFW_CURSORA_SHIFT));
	/* HPLL off in SR has some issues on G4x... disable it */
	I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
		   (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3346 3347
}

3348
static void i965_update_wm(struct drm_device *dev, int planea_clock,
3349 3350
			   int planeb_clock, int sr_hdisplay, int sr_htotal,
			   int pixel_size)
3351 3352
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3353 3354
	unsigned long line_time_us;
	int sr_clock, sr_entries, srwm = 1;
3355
	int cursor_sr = 16;
3356 3357 3358 3359

	/* Calc sr entries for one plane configs */
	if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
		/* self-refresh has much higher latency */
3360
		static const int sr_latency_ns = 12000;
3361 3362

		sr_clock = planea_clock ? planea_clock : planeb_clock;
3363
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3364 3365

		/* Use ns/us then divide to preserve precision */
3366
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3367
			pixel_size * sr_hdisplay;
3368
		sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
3369
		DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
3370
		srwm = I965_FIFO_SIZE - sr_entries;
3371 3372
		if (srwm < 0)
			srwm = 1;
3373
		srwm &= 0x1ff;
3374 3375

		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3376
			pixel_size * 64;
3377 3378
		sr_entries = DIV_ROUND_UP(sr_entries,
					  i965_cursor_wm_info.cacheline_size);
3379
		cursor_sr = i965_cursor_wm_info.fifo_size -
3380
			(sr_entries + i965_cursor_wm_info.guard_size);
3381 3382 3383 3384 3385 3386 3387

		if (cursor_sr > i965_cursor_wm_info.max_wm)
			cursor_sr = i965_cursor_wm_info.max_wm;

		DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
			      "cursor %d\n", srwm, cursor_sr);

3388
		if (IS_CRESTLINE(dev))
3389
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3390 3391
	} else {
		/* Turn off self refresh if both pipes are enabled */
3392
		if (IS_CRESTLINE(dev))
3393 3394
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
3395
	}
3396

3397 3398
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
		      srwm);
3399 3400

	/* 965 has limitations... */
3401 3402
	I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
		   (8 << 0));
3403
	I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
3404 3405
	/* update cursor SR watermark */
	I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
3406 3407 3408
}

static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
3409 3410
			   int planeb_clock, int sr_hdisplay, int sr_htotal,
			   int pixel_size)
3411 3412
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3413 3414 3415 3416 3417
	uint32_t fwater_lo;
	uint32_t fwater_hi;
	int total_size, cacheline_size, cwm, srwm = 1;
	int planea_wm, planeb_wm;
	struct intel_watermark_params planea_params, planeb_params;
3418 3419 3420
	unsigned long line_time_us;
	int sr_clock, sr_entries = 0;

3421
	/* Create copies of the base settings for each pipe */
3422
	if (IS_CRESTLINE(dev) || IS_I945GM(dev))
3423
		planea_params = planeb_params = i945_wm_info;
3424
	else if (!IS_GEN2(dev))
3425
		planea_params = planeb_params = i915_wm_info;
3426
	else
3427
		planea_params = planeb_params = i855_wm_info;
3428

3429 3430 3431
	/* Grab a couple of global values before we overwrite them */
	total_size = planea_params.fifo_size;
	cacheline_size = planea_params.cacheline_size;
3432

3433
	/* Update per-plane FIFO sizes */
3434 3435
	planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
	planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3436

3437 3438 3439 3440
	planea_wm = intel_calculate_wm(planea_clock, &planea_params,
				       pixel_size, latency_ns);
	planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
				       pixel_size, latency_ns);
3441
	DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3442 3443 3444 3445 3446 3447

	/*
	 * Overlay gets an aggressive default since video jitter is bad.
	 */
	cwm = 2;

3448
	/* Calc sr entries for one plane configs */
3449 3450
	if (HAS_FW_BLC(dev) && sr_hdisplay &&
	    (!planea_clock || !planeb_clock)) {
3451
		/* self-refresh has much higher latency */
3452
		static const int sr_latency_ns = 6000;
3453

3454
		sr_clock = planea_clock ? planea_clock : planeb_clock;
3455
		line_time_us = ((sr_htotal * 1000) / sr_clock);
3456 3457

		/* Use ns/us then divide to preserve precision */
3458
		sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3459
			pixel_size * sr_hdisplay;
3460
		sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
3461
		DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
3462 3463 3464
		srwm = total_size - sr_entries;
		if (srwm < 0)
			srwm = 1;
3465 3466 3467 3468 3469 3470 3471 3472

		if (IS_I945G(dev) || IS_I945GM(dev))
			I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
		else if (IS_I915GM(dev)) {
			/* 915M has a smaller SRWM field */
			I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
			I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
		}
3473 3474
	} else {
		/* Turn off self refresh if both pipes are enabled */
3475 3476 3477 3478 3479 3480
		if (IS_I945G(dev) || IS_I945GM(dev)) {
			I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
				   & ~FW_BLC_SELF_EN);
		} else if (IS_I915GM(dev)) {
			I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
		}
3481 3482
	}

3483
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
3484
		      planea_wm, planeb_wm, cwm, srwm);
3485

3486 3487 3488 3489 3490 3491
	fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
	fwater_hi = (cwm & 0x1f);

	/* Set request length to 8 cachelines per fetch */
	fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
	fwater_hi = fwater_hi | (1 << 8);
3492 3493 3494 3495 3496

	I915_WRITE(FW_BLC, fwater_lo);
	I915_WRITE(FW_BLC2, fwater_hi);
}

3497
static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
3498
			   int unused2, int unused3, int pixel_size)
3499 3500
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3501
	uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
3502
	int planea_wm;
3503

3504
	i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3505

3506 3507
	planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
				       pixel_size, latency_ns);
3508 3509
	fwater_lo |= (3<<8) | planea_wm;

3510
	DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
3511 3512 3513 3514

	I915_WRITE(FW_BLC, fwater_lo);
}

3515
#define ILK_LP0_PLANE_LATENCY		700
3516
#define ILK_LP0_CURSOR_LATENCY		1300
3517

3518 3519
static bool ironlake_compute_wm0(struct drm_device *dev,
				 int pipe,
3520
				 const struct intel_watermark_params *display,
3521
				 int display_latency_ns,
3522
				 const struct intel_watermark_params *cursor,
3523
				 int cursor_latency_ns,
3524 3525
				 int *plane_wm,
				 int *cursor_wm)
3526
{
3527
	struct drm_crtc *crtc;
3528 3529 3530
	int htotal, hdisplay, clock, pixel_size;
	int line_time_us, line_count;
	int entries, tlb_miss;
3531

3532 3533 3534
	crtc = intel_get_crtc_for_pipe(dev, pipe);
	if (crtc->fb == NULL || !crtc->enabled)
		return false;
3535

3536 3537 3538 3539 3540 3541
	htotal = crtc->mode.htotal;
	hdisplay = crtc->mode.hdisplay;
	clock = crtc->mode.clock;
	pixel_size = crtc->fb->bits_per_pixel / 8;

	/* Use the small buffer method to calculate plane watermark */
3542
	entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3543 3544 3545
	tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
3546 3547 3548 3549
	entries = DIV_ROUND_UP(entries, display->cacheline_size);
	*plane_wm = entries + display->guard_size;
	if (*plane_wm > (int)display->max_wm)
		*plane_wm = display->max_wm;
3550 3551 3552

	/* Use the large buffer method to calculate cursor watermark */
	line_time_us = ((htotal * 1000) / clock);
3553
	line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3554
	entries = line_count * 64 * pixel_size;
3555 3556 3557
	tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
	if (tlb_miss > 0)
		entries += tlb_miss;
3558 3559 3560 3561
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
	if (*cursor_wm > (int)cursor->max_wm)
		*cursor_wm = (int)cursor->max_wm;
3562

3563 3564
	return true;
}
3565

3566 3567 3568 3569 3570 3571 3572
/*
 * Check the wm result.
 *
 * If any calculated watermark values is larger than the maximum value that
 * can be programmed into the associated watermark register, that watermark
 * must be disabled.
 */
3573 3574 3575 3576
static bool ironlake_check_srwm(struct drm_device *dev, int level,
				int fbc_wm, int display_wm, int cursor_wm,
				const struct intel_watermark_params *display,
				const struct intel_watermark_params *cursor)
3577 3578 3579 3580 3581 3582 3583 3584
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
		      " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);

	if (fbc_wm > SNB_FBC_MAX_SRWM) {
		DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
3585
			      fbc_wm, SNB_FBC_MAX_SRWM, level);
3586 3587 3588 3589 3590 3591 3592

		/* fbc has it's own way to disable FBC WM */
		I915_WRITE(DISP_ARB_CTL,
			   I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
		return false;
	}

3593
	if (display_wm > display->max_wm) {
3594
		DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
3595
			      display_wm, SNB_DISPLAY_MAX_SRWM, level);
3596 3597 3598
		return false;
	}

3599
	if (cursor_wm > cursor->max_wm) {
3600
		DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
3601
			      cursor_wm, SNB_CURSOR_MAX_SRWM, level);
3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
		return false;
	}

	if (!(fbc_wm || display_wm || cursor_wm)) {
		DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
		return false;
	}

	return true;
}

/*
 * Compute watermark values of WM[1-3],
 */
3616 3617 3618 3619 3620 3621
static bool ironlake_compute_srwm(struct drm_device *dev, int level,
				  int hdisplay, int htotal,
				  int pixel_size, int clock, int latency_ns,
				  const struct intel_watermark_params *display,
				  const struct intel_watermark_params *cursor,
				  int *fbc_wm, int *display_wm, int *cursor_wm)
3622 3623 3624
{

	unsigned long line_time_us;
3625
	int line_count, line_size;
3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641
	int small, large;
	int entries;

	if (!latency_ns) {
		*fbc_wm = *display_wm = *cursor_wm = 0;
		return false;
	}

	line_time_us = (htotal * 1000) / clock;
	line_count = (latency_ns / line_time_us + 1000) / 1000;
	line_size = hdisplay * pixel_size;

	/* Use the minimum of the small and large buffer method for primary */
	small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
	large = line_count * line_size;

3642 3643
	entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
	*display_wm = entries + display->guard_size;
3644 3645

	/*
3646
	 * Spec says:
3647 3648 3649 3650 3651 3652
	 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
	 */
	*fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;

	/* calculate the self-refresh watermark for display cursor */
	entries = line_count * pixel_size * 64;
3653 3654
	entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
	*cursor_wm = entries + cursor->guard_size;
3655

3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745
	return ironlake_check_srwm(dev, level,
				   *fbc_wm, *display_wm, *cursor_wm,
				   display, cursor);
}

static void ironlake_update_wm(struct drm_device *dev,
			       int planea_clock, int planeb_clock,
			       int hdisplay, int htotal,
			       int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int fbc_wm, plane_wm, cursor_wm, enabled;
	int clock;

	enabled = 0;
	if (ironlake_compute_wm0(dev, 0,
				 &ironlake_display_wm_info,
				 ILK_LP0_PLANE_LATENCY,
				 &ironlake_cursor_wm_info,
				 ILK_LP0_CURSOR_LATENCY,
				 &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
	}

	if (ironlake_compute_wm0(dev, 1,
				 &ironlake_display_wm_info,
				 ILK_LP0_PLANE_LATENCY,
				 &ironlake_cursor_wm_info,
				 ILK_LP0_CURSOR_LATENCY,
				 &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

	if (enabled != 1)
		return;

	clock = planea_clock ? planea_clock : planeb_clock;

	/* WM1 */
	if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
				   clock, ILK_READ_WM1_LATENCY() * 500,
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
	if (!ironlake_compute_srwm(dev, 2, hdisplay, htotal, pixel_size,
				   clock, ILK_READ_WM2_LATENCY() * 500,
				   &ironlake_display_srwm_info,
				   &ironlake_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/*
	 * WM3 is unsupported on ILK, probably because we don't have latency
	 * data for that power state
	 */
3746 3747 3748 3749 3750 3751 3752 3753
}

static void sandybridge_update_wm(struct drm_device *dev,
			       int planea_clock, int planeb_clock,
			       int hdisplay, int htotal,
			       int pixel_size)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3754
	int latency = SNB_READ_WM0_LATENCY() * 100;	/* In unit 0.1us */
3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
	int fbc_wm, plane_wm, cursor_wm, enabled;
	int clock;

	enabled = 0;
	if (ironlake_compute_wm0(dev, 0,
				 &sandybridge_display_wm_info, latency,
				 &sandybridge_cursor_wm_info, latency,
				 &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEA_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
			      " plane %d, " "cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
	}

	if (ironlake_compute_wm0(dev, 1,
				 &sandybridge_display_wm_info, latency,
				 &sandybridge_cursor_wm_info, latency,
				 &plane_wm, &cursor_wm)) {
		I915_WRITE(WM0_PIPEB_ILK,
			   (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
		DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
			      " plane %d, cursor: %d\n",
			      plane_wm, cursor_wm);
		enabled++;
	}

	/*
	 * Calculate and update the self-refresh watermark only when one
	 * display plane is used.
	 *
	 * SNB support 3 levels of watermark.
	 *
	 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
	 * and disabled in the descending order
	 *
	 */
	I915_WRITE(WM3_LP_ILK, 0);
	I915_WRITE(WM2_LP_ILK, 0);
	I915_WRITE(WM1_LP_ILK, 0);

	if (enabled != 1)
		return;

	clock = planea_clock ? planea_clock : planeb_clock;

	/* WM1 */
3803 3804 3805 3806 3807
	if (!ironlake_compute_srwm(dev, 1, hdisplay, htotal, pixel_size,
				   clock, SNB_READ_WM1_LATENCY() * 500,
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
3808 3809 3810 3811 3812 3813 3814 3815 3816 3817
		return;

	I915_WRITE(WM1_LP_ILK,
		   WM1_LP_SR_EN |
		   (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM2 */
3818 3819 3820 3821 3822 3823
	if (!ironlake_compute_srwm(dev, 2,
				   hdisplay, htotal, pixel_size,
				   clock, SNB_READ_WM2_LATENCY() * 500,
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
3824 3825 3826 3827 3828 3829 3830 3831 3832 3833
		return;

	I915_WRITE(WM2_LP_ILK,
		   WM2_LP_EN |
		   (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);

	/* WM3 */
3834 3835 3836 3837 3838 3839
	if (!ironlake_compute_srwm(dev, 3,
				   hdisplay, htotal, pixel_size,
				   clock, SNB_READ_WM3_LATENCY() * 500,
				   &sandybridge_display_srwm_info,
				   &sandybridge_cursor_srwm_info,
				   &fbc_wm, &plane_wm, &cursor_wm))
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849
		return;

	I915_WRITE(WM3_LP_ILK,
		   WM3_LP_EN |
		   (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
		   (fbc_wm << WM1_LP_FBC_SHIFT) |
		   (plane_wm << WM1_LP_SR_SHIFT) |
		   cursor_wm);
}

3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
/**
 * intel_update_watermarks - update FIFO watermark values based on current modes
 *
 * Calculate watermark values for the various WM regs based on current mode
 * and plane configuration.
 *
 * There are several cases to deal with here:
 *   - normal (i.e. non-self-refresh)
 *   - self-refresh (SR) mode
 *   - lines are large relative to FIFO size (buffer can hold up to 2)
 *   - lines are small relative to FIFO size (buffer can hold more than 2
 *     lines), so need to account for TLB latency
 *
 *   The normal calculation is:
 *     watermark = dotclock * bytes per pixel * latency
 *   where latency is platform & configuration dependent (we assume pessimal
 *   values here).
 *
 *   The SR calculation is:
 *     watermark = (trunc(latency/line time)+1) * surface width *
 *       bytes per pixel
 *   where
 *     line time = htotal / dotclock
3873
 *     surface width = hdisplay for normal plane and 64 for cursor
3874 3875 3876 3877 3878 3879 3880
 *   and latency is assumed to be high, as above.
 *
 * The final value programmed to the register should always be rounded up,
 * and include an extra 2 entries to account for clock crossings.
 *
 * We don't use the sprite, so we can ignore that.  And on Crestline we have
 * to set the non-SR watermarks to 8.
3881
 */
3882 3883
static void intel_update_watermarks(struct drm_device *dev)
{
3884
	struct drm_i915_private *dev_priv = dev->dev_private;
3885 3886 3887 3888
	struct drm_crtc *crtc;
	int sr_hdisplay = 0;
	unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
	int enabled = 0, pixel_size = 0;
3889
	int sr_htotal = 0;
3890

3891 3892 3893
	if (!dev_priv->display.update_wm)
		return;

3894 3895
	/* Get the clock config from both planes */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3896
		struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3897
		if (intel_crtc->active) {
3898 3899
			enabled++;
			if (intel_crtc->plane == 0) {
3900
				DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
3901
					      intel_crtc->pipe, crtc->mode.clock);
3902 3903
				planea_clock = crtc->mode.clock;
			} else {
3904
				DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
3905
					      intel_crtc->pipe, crtc->mode.clock);
3906 3907 3908 3909
				planeb_clock = crtc->mode.clock;
			}
			sr_hdisplay = crtc->mode.hdisplay;
			sr_clock = crtc->mode.clock;
3910
			sr_htotal = crtc->mode.htotal;
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
			if (crtc->fb)
				pixel_size = crtc->fb->bits_per_pixel / 8;
			else
				pixel_size = 4; /* by default */
		}
	}

	if (enabled <= 0)
		return;

3921
	dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
3922
				    sr_hdisplay, sr_htotal, pixel_size);
3923 3924
}

3925 3926 3927 3928 3929
static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
{
	return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
}

3930 3931 3932 3933 3934
static int intel_crtc_mode_set(struct drm_crtc *crtc,
			       struct drm_display_mode *mode,
			       struct drm_display_mode *adjusted_mode,
			       int x, int y,
			       struct drm_framebuffer *old_fb)
J
Jesse Barnes 已提交
3935 3936 3937 3938 3939
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
3940
	int plane = intel_crtc->plane;
3941
	u32 fp_reg, dpll_reg;
3942
	int refclk, num_connectors = 0;
3943
	intel_clock_t clock, reduced_clock;
3944
	u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
3945
	bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
3946
	bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
3947
	struct intel_encoder *has_edp_encoder = NULL;
J
Jesse Barnes 已提交
3948
	struct drm_mode_config *mode_config = &dev->mode_config;
3949
	struct intel_encoder *encoder;
3950
	const intel_limit_t *limit;
3951
	int ret;
3952
	struct fdi_m_n m_n = {0};
3953
	u32 reg, temp;
3954
	int target_clock;
J
Jesse Barnes 已提交
3955 3956 3957

	drm_vblank_pre_modeset(dev, pipe);

3958 3959
	list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
		if (encoder->base.crtc != crtc)
J
Jesse Barnes 已提交
3960 3961
			continue;

3962
		switch (encoder->type) {
J
Jesse Barnes 已提交
3963 3964 3965 3966
		case INTEL_OUTPUT_LVDS:
			is_lvds = true;
			break;
		case INTEL_OUTPUT_SDVO:
3967
		case INTEL_OUTPUT_HDMI:
J
Jesse Barnes 已提交
3968
			is_sdvo = true;
3969
			if (encoder->needs_tv_clock)
3970
				is_tv = true;
J
Jesse Barnes 已提交
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980
			break;
		case INTEL_OUTPUT_DVO:
			is_dvo = true;
			break;
		case INTEL_OUTPUT_TVOUT:
			is_tv = true;
			break;
		case INTEL_OUTPUT_ANALOG:
			is_crt = true;
			break;
3981 3982 3983
		case INTEL_OUTPUT_DISPLAYPORT:
			is_dp = true;
			break;
3984
		case INTEL_OUTPUT_EDP:
3985
			has_edp_encoder = encoder;
3986
			break;
J
Jesse Barnes 已提交
3987
		}
3988

3989
		num_connectors++;
J
Jesse Barnes 已提交
3990 3991
	}

3992
	if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
3993
		refclk = dev_priv->lvds_ssc_freq * 1000;
3994
		DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3995
			      refclk / 1000);
3996
	} else if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
3997
		refclk = 96000;
3998 3999
		if (HAS_PCH_SPLIT(dev) &&
		    (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)))
4000
			refclk = 120000; /* 120Mhz refclk */
J
Jesse Barnes 已提交
4001 4002 4003 4004
	} else {
		refclk = 48000;
	}

4005 4006 4007 4008 4009
	/*
	 * Returns a set of divisors for the desired target clock with the given
	 * refclk, or FALSE.  The returned values represent the clock equation:
	 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
	 */
4010
	limit = intel_limit(crtc, refclk);
4011
	ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
J
Jesse Barnes 已提交
4012 4013
	if (!ok) {
		DRM_ERROR("Couldn't find PLL settings for mode!\n");
4014
		drm_vblank_post_modeset(dev, pipe);
4015
		return -EINVAL;
J
Jesse Barnes 已提交
4016 4017
	}

4018
	/* Ensure that the cursor is valid for the new mode before changing... */
4019
	intel_crtc_update_cursor(crtc, true);
4020

4021 4022
	if (is_lvds && dev_priv->lvds_downclock_avail) {
		has_reduced_clock = limit->find_pll(limit, crtc,
4023 4024 4025
						    dev_priv->lvds_downclock,
						    refclk,
						    &reduced_clock);
4026 4027 4028 4029 4030 4031 4032 4033
		if (has_reduced_clock && (clock.p != reduced_clock.p)) {
			/*
			 * If the different P is found, it means that we can't
			 * switch the display clock by using the FP0/FP1.
			 * In such case we will disable the LVDS downclock
			 * feature.
			 */
			DRM_DEBUG_KMS("Different P is found for "
4034
				      "LVDS clock/downclock\n");
4035 4036
			has_reduced_clock = 0;
		}
4037
	}
Z
Zhenyu Wang 已提交
4038 4039 4040 4041
	/* SDVO TV has fixed PLL values depend on its clock range,
	   this mirrors vbios setting. */
	if (is_sdvo && is_tv) {
		if (adjusted_mode->clock >= 100000
4042
		    && adjusted_mode->clock < 140500) {
Z
Zhenyu Wang 已提交
4043 4044 4045 4046 4047 4048
			clock.p1 = 2;
			clock.p2 = 10;
			clock.n = 3;
			clock.m1 = 16;
			clock.m2 = 8;
		} else if (adjusted_mode->clock >= 140500
4049
			   && adjusted_mode->clock <= 200000) {
Z
Zhenyu Wang 已提交
4050 4051 4052 4053 4054 4055 4056 4057
			clock.p1 = 1;
			clock.p2 = 10;
			clock.n = 6;
			clock.m1 = 12;
			clock.m2 = 8;
		}
	}

4058
	/* FDI link */
4059
	if (HAS_PCH_SPLIT(dev)) {
4060
		int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4061
		int lane = 0, link_bw, bpp;
4062
		/* CPU eDP doesn't require FDI link, so just set DP M/N
4063
		   according to current link config */
4064
		if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4065
			target_clock = mode->clock;
4066 4067
			intel_edp_link_config(has_edp_encoder,
					      &lane, &link_bw);
4068
		} else {
4069
			/* [e]DP over FDI requires target mode clock
4070
			   instead of link clock */
4071
			if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4072 4073 4074
				target_clock = mode->clock;
			else
				target_clock = adjusted_mode->clock;
4075 4076 4077 4078 4079 4080 4081 4082 4083

			/* FDI is a binary signal running at ~2.7GHz, encoding
			 * each output octet as 10 bits. The actual frequency
			 * is stored as a divider into a 100MHz clock, and the
			 * mode pixel clock is stored in units of 1KHz.
			 * Hence the bw of each lane in terms of the mode signal
			 * is:
			 */
			link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4084
		}
4085 4086

		/* determine panel color depth */
4087
		temp = I915_READ(PIPECONF(pipe));
4088 4089 4090
		temp &= ~PIPE_BPC_MASK;
		if (is_lvds) {
			/* the BPC will be 6 if it is 18-bit LVDS panel */
4091
			if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
4092 4093 4094
				temp |= PIPE_8BPC;
			else
				temp |= PIPE_6BPC;
4095
		} else if (has_edp_encoder) {
4096
			switch (dev_priv->edp.bpp/3) {
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
			case 8:
				temp |= PIPE_8BPC;
				break;
			case 10:
				temp |= PIPE_10BPC;
				break;
			case 6:
				temp |= PIPE_6BPC;
				break;
			case 12:
				temp |= PIPE_12BPC;
				break;
			}
4110 4111
		} else
			temp |= PIPE_8BPC;
4112
		I915_WRITE(PIPECONF(pipe), temp);
4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131

		switch (temp & PIPE_BPC_MASK) {
		case PIPE_8BPC:
			bpp = 24;
			break;
		case PIPE_10BPC:
			bpp = 30;
			break;
		case PIPE_6BPC:
			bpp = 18;
			break;
		case PIPE_12BPC:
			bpp = 36;
			break;
		default:
			DRM_ERROR("unknown pipe bpc value\n");
			bpp = 24;
		}

4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143
		if (!lane) {
			/* 
			 * Account for spread spectrum to avoid
			 * oversubscribing the link. Max center spread
			 * is 2.5%; use 5% for safety's sake.
			 */
			u32 bps = target_clock * bpp * 21 / 20;
			lane = bps / (link_bw * 8) + 1;
		}

		intel_crtc->fdi_lanes = lane;

4144 4145
		if (pixel_multiplier > 1)
			link_bw *= pixel_multiplier;
4146
		ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
4147
	}
4148

4149 4150 4151 4152 4153
	/* Ironlake: try to setup display ref clock before DPLL
	 * enabling. This is only under driver's control after
	 * PCH B stepping, previous chipset stepping should be
	 * ignoring this setting.
	 */
4154
	if (HAS_PCH_SPLIT(dev)) {
4155 4156 4157 4158 4159 4160 4161 4162
		temp = I915_READ(PCH_DREF_CONTROL);
		/* Always enable nonspread source */
		temp &= ~DREF_NONSPREAD_SOURCE_MASK;
		temp |= DREF_NONSPREAD_SOURCE_ENABLE;
		temp &= ~DREF_SSC_SOURCE_MASK;
		temp |= DREF_SSC_SOURCE_ENABLE;
		I915_WRITE(PCH_DREF_CONTROL, temp);

4163
		POSTING_READ(PCH_DREF_CONTROL);
4164 4165
		udelay(200);

4166
		if (has_edp_encoder) {
4167
			if (intel_panel_use_ssc(dev_priv)) {
4168 4169 4170
				temp |= DREF_SSC1_ENABLE;
				I915_WRITE(PCH_DREF_CONTROL, temp);

4171
				POSTING_READ(PCH_DREF_CONTROL);
4172
				udelay(200);
J
Jesse Barnes 已提交
4173 4174 4175 4176 4177
			}
			temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;

			/* Enable CPU source on CPU attached eDP */
			if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4178
				if (intel_panel_use_ssc(dev_priv))
J
Jesse Barnes 已提交
4179 4180 4181
					temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
				else
					temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4182
			} else {
J
Jesse Barnes 已提交
4183
				/* Enable SSC on PCH eDP if needed */
4184
				if (intel_panel_use_ssc(dev_priv)) {
J
Jesse Barnes 已提交
4185 4186 4187
					DRM_ERROR("enabling SSC on PCH\n");
					temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
				}
4188
			}
4189
			I915_WRITE(PCH_DREF_CONTROL, temp);
J
Jesse Barnes 已提交
4190 4191
			POSTING_READ(PCH_DREF_CONTROL);
			udelay(200);
4192 4193 4194
		}
	}

4195
	if (IS_PINEVIEW(dev)) {
4196
		fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4197 4198 4199 4200
		if (has_reduced_clock)
			fp2 = (1 << reduced_clock.n) << 16 |
				reduced_clock.m1 << 8 | reduced_clock.m2;
	} else {
4201
		fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4202 4203 4204 4205
		if (has_reduced_clock)
			fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
				reduced_clock.m2;
	}
J
Jesse Barnes 已提交
4206

4207 4208 4209 4210 4211
	/* Enable autotuning of the PLL clock (if permissible) */
	if (HAS_PCH_SPLIT(dev)) {
		int factor = 21;

		if (is_lvds) {
4212
			if ((intel_panel_use_ssc(dev_priv) &&
4213 4214 4215 4216 4217 4218 4219 4220 4221 4222
			     dev_priv->lvds_ssc_freq == 100) ||
			    (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
				factor = 25;
		} else if (is_sdvo && is_tv)
			factor = 20;

		if (clock.m1 < factor * clock.n)
			fp |= FP_CB_TUNE;
	}

4223
	dpll = 0;
4224
	if (!HAS_PCH_SPLIT(dev))
4225 4226
		dpll = DPLL_VGA_MODE_DIS;

4227
	if (!IS_GEN2(dev)) {
J
Jesse Barnes 已提交
4228 4229 4230 4231 4232
		if (is_lvds)
			dpll |= DPLLB_MODE_LVDS;
		else
			dpll |= DPLLB_MODE_DAC_SERIAL;
		if (is_sdvo) {
4233 4234 4235 4236 4237 4238 4239
			int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
			if (pixel_multiplier > 1) {
				if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
					dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
				else if (HAS_PCH_SPLIT(dev))
					dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
			}
J
Jesse Barnes 已提交
4240 4241
			dpll |= DPLL_DVO_HIGH_SPEED;
		}
4242
		if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4243
			dpll |= DPLL_DVO_HIGH_SPEED;
J
Jesse Barnes 已提交
4244 4245

		/* compute bitmask from p1 value */
4246 4247
		if (IS_PINEVIEW(dev))
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4248
		else {
4249
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4250
			/* also FPA1 */
4251
			if (HAS_PCH_SPLIT(dev))
4252
				dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4253 4254
			if (IS_G4X(dev) && has_reduced_clock)
				dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4255
		}
J
Jesse Barnes 已提交
4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269
		switch (clock.p2) {
		case 5:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
			break;
		case 7:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
			break;
		case 10:
			dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
			break;
		case 14:
			dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
			break;
		}
4270
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))
J
Jesse Barnes 已提交
4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
			dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
	} else {
		if (is_lvds) {
			dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
		} else {
			if (clock.p1 == 2)
				dpll |= PLL_P1_DIVIDE_BY_TWO;
			else
				dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
			if (clock.p2 == 4)
				dpll |= PLL_P2_DIVIDE_BY_4;
		}
	}

4285 4286 4287
	if (is_sdvo && is_tv)
		dpll |= PLL_REF_INPUT_TVCLKINBC;
	else if (is_tv)
J
Jesse Barnes 已提交
4288
		/* XXX: just matching BIOS for now */
4289
		/*	dpll |= PLL_REF_INPUT_TVCLKINBC; */
J
Jesse Barnes 已提交
4290
		dpll |= 3;
4291
	else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4292
		dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
J
Jesse Barnes 已提交
4293 4294 4295 4296
	else
		dpll |= PLL_REF_INPUT_DREFCLK;

	/* setup pipeconf */
4297
	pipeconf = I915_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4298 4299 4300 4301

	/* Set up the display plane register */
	dspcntr = DISPPLANE_GAMMA_ENABLE;

4302
	/* Ironlake's plane is forced to pipe, bit 24 is to
4303
	   enable color space conversion */
4304
	if (!HAS_PCH_SPLIT(dev)) {
4305
		if (pipe == 0)
4306
			dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4307 4308 4309
		else
			dspcntr |= DISPPLANE_SEL_PIPE_B;
	}
J
Jesse Barnes 已提交
4310

4311
	if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
J
Jesse Barnes 已提交
4312 4313 4314 4315 4316 4317
		/* Enable pixel doubling when the dot clock is > 90% of the (display)
		 * core speed.
		 *
		 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
		 * pipe == 0 check?
		 */
4318 4319
		if (mode->clock >
		    dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4320
			pipeconf |= PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4321
		else
4322
			pipeconf &= ~PIPECONF_DOUBLE_WIDE;
J
Jesse Barnes 已提交
4323 4324
	}

4325
	dspcntr |= DISPLAY_PLANE_ENABLE;
4326
	pipeconf |= PIPECONF_ENABLE;
4327 4328
	dpll |= DPLL_VCO_ENABLE;

4329
	DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
J
Jesse Barnes 已提交
4330 4331
	drm_mode_debug_printmodeline(mode);

4332
	/* assign to Ironlake registers */
4333
	if (HAS_PCH_SPLIT(dev)) {
4334 4335 4336 4337 4338
		fp_reg = PCH_FP0(pipe);
		dpll_reg = PCH_DPLL(pipe);
	} else {
		fp_reg = FP0(pipe);
		dpll_reg = DPLL(pipe);
4339
	}
J
Jesse Barnes 已提交
4340

4341 4342
	/* PCH eDP needs FDI, but CPU eDP does not */
	if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
J
Jesse Barnes 已提交
4343 4344
		I915_WRITE(fp_reg, fp);
		I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4345 4346

		POSTING_READ(dpll_reg);
J
Jesse Barnes 已提交
4347 4348 4349
		udelay(150);
	}

4350 4351 4352
	/* enable transcoder DPLL */
	if (HAS_PCH_CPT(dev)) {
		temp = I915_READ(PCH_DPLL_SEL);
4353 4354
		if (pipe == 0)
			temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
4355
		else
4356
			temp |=	TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
4357
		I915_WRITE(PCH_DPLL_SEL, temp);
4358 4359

		POSTING_READ(PCH_DPLL_SEL);
4360 4361 4362
		udelay(150);
	}

J
Jesse Barnes 已提交
4363 4364 4365 4366 4367
	/* The LVDS pin pair needs to be on before the DPLLs are enabled.
	 * This is an exception to the general rule that mode_set doesn't turn
	 * things on.
	 */
	if (is_lvds) {
4368
		reg = LVDS;
4369
		if (HAS_PCH_SPLIT(dev))
4370
			reg = PCH_LVDS;
4371

4372 4373
		temp = I915_READ(reg);
		temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4374 4375
		if (pipe == 1) {
			if (HAS_PCH_CPT(dev))
4376
				temp |= PORT_TRANS_B_SEL_CPT;
4377
			else
4378
				temp |= LVDS_PIPEB_SELECT;
4379 4380
		} else {
			if (HAS_PCH_CPT(dev))
4381
				temp &= ~PORT_TRANS_SEL_MASK;
4382
			else
4383
				temp &= ~LVDS_PIPEB_SELECT;
4384
		}
4385
		/* set the corresponsding LVDS_BORDER bit */
4386
		temp |= dev_priv->lvds_border_bits;
J
Jesse Barnes 已提交
4387 4388 4389 4390
		/* Set the B0-B3 data pairs corresponding to whether we're going to
		 * set the DPLLs for dual-channel mode or not.
		 */
		if (clock.p2 == 7)
4391
			temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
J
Jesse Barnes 已提交
4392
		else
4393
			temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
J
Jesse Barnes 已提交
4394 4395 4396 4397 4398

		/* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
		 * appropriately here, but we need to look more thoroughly into how
		 * panels behave in the two modes.
		 */
4399
		/* set the dithering flag on non-PCH LVDS as needed */
4400
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
4401
			if (dev_priv->lvds_dither)
4402
				temp |= LVDS_ENABLE_DITHER;
4403
			else
4404
				temp &= ~LVDS_ENABLE_DITHER;
4405
		}
4406
		I915_WRITE(reg, temp);
J
Jesse Barnes 已提交
4407
	}
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418

	/* set the dithering flag and clear for anything other than a panel. */
	if (HAS_PCH_SPLIT(dev)) {
		pipeconf &= ~PIPECONF_DITHER_EN;
		pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
		if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
			pipeconf |= PIPECONF_DITHER_EN;
			pipeconf |= PIPECONF_DITHER_TYPE_ST1;
		}
	}

4419
	if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4420
		intel_dp_set_m_n(crtc, mode, adjusted_mode);
4421
	} else if (HAS_PCH_SPLIT(dev)) {
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
		/* For non-DP output, clear any trans DP clock recovery setting.*/
		if (pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1, 0);
			I915_WRITE(TRANSA_DATA_N1, 0);
			I915_WRITE(TRANSA_DP_LINK_M1, 0);
			I915_WRITE(TRANSA_DP_LINK_N1, 0);
		} else {
			I915_WRITE(TRANSB_DATA_M1, 0);
			I915_WRITE(TRANSB_DATA_N1, 0);
			I915_WRITE(TRANSB_DP_LINK_M1, 0);
			I915_WRITE(TRANSB_DP_LINK_N1, 0);
		}
	}
J
Jesse Barnes 已提交
4435

4436
	if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
J
Jesse Barnes 已提交
4437
		I915_WRITE(dpll_reg, dpll);
4438

4439
		/* Wait for the clocks to stabilize. */
4440
		POSTING_READ(dpll_reg);
4441 4442
		udelay(150);

4443
		if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
4444
			temp = 0;
4445
			if (is_sdvo) {
4446 4447 4448
				temp = intel_mode_get_pixel_multiplier(adjusted_mode);
				if (temp > 1)
					temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4449
				else
4450 4451 4452
					temp = 0;
			}
			I915_WRITE(DPLL_MD(pipe), temp);
4453
		} else {
4454 4455 4456 4457 4458
			/* The pixel multiplier can only be updated once the
			 * DPLL is enabled and the clocks are stable.
			 *
			 * So write it again.
			 */
4459 4460
			I915_WRITE(dpll_reg, dpll);
		}
J
Jesse Barnes 已提交
4461 4462
	}

4463
	intel_crtc->lowfreq_avail = false;
4464 4465 4466 4467
	if (is_lvds && has_reduced_clock && i915_powersave) {
		I915_WRITE(fp_reg + 4, fp2);
		intel_crtc->lowfreq_avail = true;
		if (HAS_PIPE_CXSR(dev)) {
4468
			DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4469 4470 4471 4472 4473
			pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
		}
	} else {
		I915_WRITE(fp_reg + 4, fp);
		if (HAS_PIPE_CXSR(dev)) {
4474
			DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4475 4476 4477 4478
			pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
		}
	}

4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490
	if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
		pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
		/* the chip adds 2 halflines automatically */
		adjusted_mode->crtc_vdisplay -= 1;
		adjusted_mode->crtc_vtotal -= 1;
		adjusted_mode->crtc_vblank_start -= 1;
		adjusted_mode->crtc_vblank_end -= 1;
		adjusted_mode->crtc_vsync_end -= 1;
		adjusted_mode->crtc_vsync_start -= 1;
	} else
		pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */

4491 4492
	I915_WRITE(HTOTAL(pipe),
		   (adjusted_mode->crtc_hdisplay - 1) |
J
Jesse Barnes 已提交
4493
		   ((adjusted_mode->crtc_htotal - 1) << 16));
4494 4495
	I915_WRITE(HBLANK(pipe),
		   (adjusted_mode->crtc_hblank_start - 1) |
J
Jesse Barnes 已提交
4496
		   ((adjusted_mode->crtc_hblank_end - 1) << 16));
4497 4498
	I915_WRITE(HSYNC(pipe),
		   (adjusted_mode->crtc_hsync_start - 1) |
J
Jesse Barnes 已提交
4499
		   ((adjusted_mode->crtc_hsync_end - 1) << 16));
4500 4501 4502

	I915_WRITE(VTOTAL(pipe),
		   (adjusted_mode->crtc_vdisplay - 1) |
J
Jesse Barnes 已提交
4503
		   ((adjusted_mode->crtc_vtotal - 1) << 16));
4504 4505
	I915_WRITE(VBLANK(pipe),
		   (adjusted_mode->crtc_vblank_start - 1) |
J
Jesse Barnes 已提交
4506
		   ((adjusted_mode->crtc_vblank_end - 1) << 16));
4507 4508
	I915_WRITE(VSYNC(pipe),
		   (adjusted_mode->crtc_vsync_start - 1) |
J
Jesse Barnes 已提交
4509
		   ((adjusted_mode->crtc_vsync_end - 1) << 16));
4510 4511 4512

	/* pipesrc and dspsize control the size that is scaled from,
	 * which should always be the user's requested size.
J
Jesse Barnes 已提交
4513
	 */
4514
	if (!HAS_PCH_SPLIT(dev)) {
4515 4516 4517 4518
		I915_WRITE(DSPSIZE(plane),
			   ((mode->vdisplay - 1) << 16) |
			   (mode->hdisplay - 1));
		I915_WRITE(DSPPOS(plane), 0);
4519
	}
4520 4521
	I915_WRITE(PIPESRC(pipe),
		   ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4522

4523
	if (HAS_PCH_SPLIT(dev)) {
4524 4525 4526 4527
		I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
		I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
		I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
4528

4529
		if (has_edp_encoder && !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4530
			ironlake_set_pll_edp(crtc, adjusted_mode->clock);
4531
		}
4532 4533
	}

4534 4535
	I915_WRITE(PIPECONF(pipe), pipeconf);
	POSTING_READ(PIPECONF(pipe));
J
Jesse Barnes 已提交
4536

4537
	intel_wait_for_vblank(dev, pipe);
J
Jesse Barnes 已提交
4538

4539
	if (IS_GEN5(dev)) {
Z
Zhenyu Wang 已提交
4540 4541 4542 4543 4544
		/* enable address swizzle for tiling buffer */
		temp = I915_READ(DISP_ARB_CTL);
		I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
	}

4545
	I915_WRITE(DSPCNTR(plane), dspcntr);
J
Jesse Barnes 已提交
4546

4547
	ret = intel_pipe_set_base(crtc, x, y, old_fb);
4548 4549 4550

	intel_update_watermarks(dev);

J
Jesse Barnes 已提交
4551
	drm_vblank_post_modeset(dev, pipe);
4552

4553
	return ret;
J
Jesse Barnes 已提交
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568
}

/** Loads the palette/gamma unit for the CRTC with the prepared values */
void intel_crtc_load_lut(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
	int i;

	/* The clocks have to be on to load the palette. */
	if (!crtc->enabled)
		return;

4569
	/* use legacy palette for Ironlake */
4570
	if (HAS_PCH_SPLIT(dev))
4571 4572 4573
		palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
						   LGC_PALETTE_B;

J
Jesse Barnes 已提交
4574 4575 4576 4577 4578 4579 4580 4581
	for (i = 0; i < 256; i++) {
		I915_WRITE(palreg + 4 * i,
			   (intel_crtc->lut_r[i] << 16) |
			   (intel_crtc->lut_g[i] << 8) |
			   intel_crtc->lut_b[i]);
	}
}

4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637
static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	bool visible = base != 0;
	u32 cntl;

	if (intel_crtc->cursor_visible == visible)
		return;

	cntl = I915_READ(CURACNTR);
	if (visible) {
		/* On these chipsets we can only modify the base whilst
		 * the cursor is disabled.
		 */
		I915_WRITE(CURABASE, base);

		cntl &= ~(CURSOR_FORMAT_MASK);
		/* XXX width must be 64, stride 256 => 0x00 << 28 */
		cntl |= CURSOR_ENABLE |
			CURSOR_GAMMA_ENABLE |
			CURSOR_FORMAT_ARGB;
	} else
		cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
	I915_WRITE(CURACNTR, cntl);

	intel_crtc->cursor_visible = visible;
}

static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	bool visible = base != 0;

	if (intel_crtc->cursor_visible != visible) {
		uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
		if (base) {
			cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
			cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
			cntl |= pipe << 28; /* Connect to correct pipe */
		} else {
			cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
			cntl |= CURSOR_MODE_DISABLE;
		}
		I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);

		intel_crtc->cursor_visible = visible;
	}
	/* and commit changes on next vblank */
	I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
}

4638
/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4639 4640
static void intel_crtc_update_cursor(struct drm_crtc *crtc,
				     bool on)
4641 4642 4643 4644 4645 4646 4647
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int x = intel_crtc->cursor_x;
	int y = intel_crtc->cursor_y;
4648
	u32 base, pos;
4649 4650 4651 4652
	bool visible;

	pos = 0;

4653
	if (on && crtc->enabled && crtc->fb) {
4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681
		base = intel_crtc->cursor_addr;
		if (x > (int) crtc->fb->width)
			base = 0;

		if (y > (int) crtc->fb->height)
			base = 0;
	} else
		base = 0;

	if (x < 0) {
		if (x + intel_crtc->cursor_width < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
		x = -x;
	}
	pos |= x << CURSOR_X_SHIFT;

	if (y < 0) {
		if (y + intel_crtc->cursor_height < 0)
			base = 0;

		pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
		y = -y;
	}
	pos |= y << CURSOR_Y_SHIFT;

	visible = base != 0;
4682
	if (!visible && !intel_crtc->cursor_visible)
4683 4684 4685
		return;

	I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
4686 4687 4688 4689
	if (IS_845G(dev) || IS_I865G(dev))
		i845_update_cursor(crtc, base);
	else
		i9xx_update_cursor(crtc, base);
4690 4691 4692 4693 4694

	if (visible)
		intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
}

J
Jesse Barnes 已提交
4695
static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4696
				 struct drm_file *file,
J
Jesse Barnes 已提交
4697 4698 4699 4700 4701 4702
				 uint32_t handle,
				 uint32_t width, uint32_t height)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4703
	struct drm_i915_gem_object *obj;
4704
	uint32_t addr;
4705
	int ret;
J
Jesse Barnes 已提交
4706

4707
	DRM_DEBUG_KMS("\n");
J
Jesse Barnes 已提交
4708 4709 4710

	/* if we want to turn off the cursor ignore width and height */
	if (!handle) {
4711
		DRM_DEBUG_KMS("cursor off\n");
4712
		addr = 0;
4713
		obj = NULL;
4714
		mutex_lock(&dev->struct_mutex);
4715
		goto finish;
J
Jesse Barnes 已提交
4716 4717 4718 4719 4720 4721 4722 4723
	}

	/* Currently we only support 64x64 cursors */
	if (width != 64 || height != 64) {
		DRM_ERROR("we currently only support 64x64 cursors\n");
		return -EINVAL;
	}

4724 4725
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
	if (!obj)
J
Jesse Barnes 已提交
4726 4727
		return -ENOENT;

4728
	if (obj->base.size < width * height * 4) {
J
Jesse Barnes 已提交
4729
		DRM_ERROR("buffer is to small\n");
4730 4731
		ret = -ENOMEM;
		goto fail;
J
Jesse Barnes 已提交
4732 4733
	}

4734
	/* we only need to pin inside GTT if cursor is non-phy */
4735
	mutex_lock(&dev->struct_mutex);
4736
	if (!dev_priv->info->cursor_needs_physical) {
4737 4738 4739 4740 4741 4742
		if (obj->tiling_mode) {
			DRM_ERROR("cursor cannot be tiled\n");
			ret = -EINVAL;
			goto fail_locked;
		}

4743
		ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
4744 4745
		if (ret) {
			DRM_ERROR("failed to pin cursor bo\n");
4746
			goto fail_locked;
4747
		}
4748

4749
		ret = i915_gem_object_set_to_gtt_domain(obj, 0);
4750 4751 4752 4753 4754
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
			goto fail_unpin;
		}

4755 4756 4757 4758 4759 4760
		ret = i915_gem_object_put_fence(obj);
		if (ret) {
			DRM_ERROR("failed to move cursor bo into the GTT\n");
			goto fail_unpin;
		}

4761
		addr = obj->gtt_offset;
4762
	} else {
4763
		int align = IS_I830(dev) ? 16 * 1024 : 256;
4764
		ret = i915_gem_attach_phys_object(dev, obj,
4765 4766
						  (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
						  align);
4767 4768
		if (ret) {
			DRM_ERROR("failed to attach phys object\n");
4769
			goto fail_locked;
4770
		}
4771
		addr = obj->phys_obj->handle->busaddr;
4772 4773
	}

4774
	if (IS_GEN2(dev))
J
Jesse Barnes 已提交
4775 4776
		I915_WRITE(CURSIZE, (height << 12) | width);

4777 4778
 finish:
	if (intel_crtc->cursor_bo) {
4779
		if (dev_priv->info->cursor_needs_physical) {
4780
			if (intel_crtc->cursor_bo != obj)
4781 4782 4783
				i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
		} else
			i915_gem_object_unpin(intel_crtc->cursor_bo);
4784
		drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
4785
	}
4786

4787
	mutex_unlock(&dev->struct_mutex);
4788 4789

	intel_crtc->cursor_addr = addr;
4790
	intel_crtc->cursor_bo = obj;
4791 4792 4793
	intel_crtc->cursor_width = width;
	intel_crtc->cursor_height = height;

4794
	intel_crtc_update_cursor(crtc, true);
4795

J
Jesse Barnes 已提交
4796
	return 0;
4797
fail_unpin:
4798
	i915_gem_object_unpin(obj);
4799
fail_locked:
4800
	mutex_unlock(&dev->struct_mutex);
4801
fail:
4802
	drm_gem_object_unreference_unlocked(&obj->base);
4803
	return ret;
J
Jesse Barnes 已提交
4804 4805 4806 4807 4808 4809
}

static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

4810 4811
	intel_crtc->cursor_x = x;
	intel_crtc->cursor_y = y;
4812

4813
	intel_crtc_update_cursor(crtc, true);
J
Jesse Barnes 已提交
4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828

	return 0;
}

/** Sets the color ramps on behalf of RandR */
void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
				 u16 blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	intel_crtc->lut_r[regno] = red >> 8;
	intel_crtc->lut_g[regno] = green >> 8;
	intel_crtc->lut_b[regno] = blue >> 8;
}

4829 4830 4831 4832 4833 4834 4835 4836 4837 4838
void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
			     u16 *blue, int regno)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	*red = intel_crtc->lut_r[regno] << 8;
	*green = intel_crtc->lut_g[regno] << 8;
	*blue = intel_crtc->lut_b[regno] << 8;
}

J
Jesse Barnes 已提交
4839
static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
J
James Simmons 已提交
4840
				 u16 *blue, uint32_t start, uint32_t size)
J
Jesse Barnes 已提交
4841
{
J
James Simmons 已提交
4842
	int end = (start + size > 256) ? 256 : start + size, i;
J
Jesse Barnes 已提交
4843 4844
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

J
James Simmons 已提交
4845
	for (i = start; i < end; i++) {
J
Jesse Barnes 已提交
4846 4847 4848 4849 4850 4851 4852 4853 4854 4855 4856 4857 4858
		intel_crtc->lut_r[i] = red[i] >> 8;
		intel_crtc->lut_g[i] = green[i] >> 8;
		intel_crtc->lut_b[i] = blue[i] >> 8;
	}

	intel_crtc_load_lut(crtc);
}

/**
 * Get a pipe with a simple mode set on it for doing load-based monitor
 * detection.
 *
 * It will be up to the load-detect code to adjust the pipe as appropriate for
4859
 * its requirements.  The pipe will be connected to no other encoders.
J
Jesse Barnes 已提交
4860
 *
4861
 * Currently this code will only succeed if there is a pipe with no encoders
J
Jesse Barnes 已提交
4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873
 * configured for it.  In the future, it could choose to temporarily disable
 * some outputs to free up a pipe for its use.
 *
 * \return crtc, or NULL if no pipes are available.
 */

/* VESA 640x480x72Hz mode to set on the pipe */
static struct drm_display_mode load_detect_mode = {
	DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
		 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
};

4874
struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
4875
					    struct drm_connector *connector,
J
Jesse Barnes 已提交
4876 4877 4878 4879 4880 4881
					    struct drm_display_mode *mode,
					    int *dpms_mode)
{
	struct intel_crtc *intel_crtc;
	struct drm_crtc *possible_crtc;
	struct drm_crtc *supported_crtc =NULL;
4882
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933
	struct drm_crtc *crtc = NULL;
	struct drm_device *dev = encoder->dev;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs;
	int i = -1;

	/*
	 * Algorithm gets a little messy:
	 *   - if the connector already has an assigned crtc, use it (but make
	 *     sure it's on first)
	 *   - try to find the first unused crtc that can drive this connector,
	 *     and use that if we find one
	 *   - if there are no unused crtcs available, try to use the first
	 *     one we found that supports the connector
	 */

	/* See if we already have a CRTC for this connector */
	if (encoder->crtc) {
		crtc = encoder->crtc;
		/* Make sure the crtc and connector are running */
		intel_crtc = to_intel_crtc(crtc);
		*dpms_mode = intel_crtc->dpms_mode;
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
			encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
		}
		return crtc;
	}

	/* Find an unused one (if possible) */
	list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
		i++;
		if (!(encoder->possible_crtcs & (1 << i)))
			continue;
		if (!possible_crtc->enabled) {
			crtc = possible_crtc;
			break;
		}
		if (!supported_crtc)
			supported_crtc = possible_crtc;
	}

	/*
	 * If we didn't find an unused CRTC, don't use any.
	 */
	if (!crtc) {
		return NULL;
	}

	encoder->crtc = crtc;
4934
	connector->encoder = encoder;
4935
	intel_encoder->load_detect_temp = true;
J
Jesse Barnes 已提交
4936 4937 4938 4939 4940 4941 4942

	intel_crtc = to_intel_crtc(crtc);
	*dpms_mode = intel_crtc->dpms_mode;

	if (!crtc->enabled) {
		if (!mode)
			mode = &load_detect_mode;
4943
		drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
J
Jesse Barnes 已提交
4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954
	} else {
		if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
			crtc_funcs = crtc->helper_private;
			crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
		}

		/* Add this connector to the crtc */
		encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
		encoder_funcs->commit(encoder);
	}
	/* let the connector get through one full cycle before testing */
4955
	intel_wait_for_vblank(dev, intel_crtc->pipe);
J
Jesse Barnes 已提交
4956 4957 4958 4959

	return crtc;
}

4960 4961
void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
				    struct drm_connector *connector, int dpms_mode)
J
Jesse Barnes 已提交
4962
{
4963
	struct drm_encoder *encoder = &intel_encoder->base;
J
Jesse Barnes 已提交
4964 4965 4966 4967 4968
	struct drm_device *dev = encoder->dev;
	struct drm_crtc *crtc = encoder->crtc;
	struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
	struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;

4969
	if (intel_encoder->load_detect_temp) {
J
Jesse Barnes 已提交
4970
		encoder->crtc = NULL;
4971
		connector->encoder = NULL;
4972
		intel_encoder->load_detect_temp = false;
J
Jesse Barnes 已提交
4973 4974 4975 4976
		crtc->enabled = drm_helper_crtc_in_use(crtc);
		drm_helper_disable_unused_functions(dev);
	}

4977
	/* Switch crtc and encoder back off if necessary */
J
Jesse Barnes 已提交
4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000
	if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
		if (encoder->crtc == crtc)
			encoder_funcs->dpms(encoder, dpms_mode);
		crtc_funcs->dpms(crtc, dpms_mode);
	}
}

/* Returns the clock of the currently programmed mode of the given pipe. */
static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
	u32 fp;
	intel_clock_t clock;

	if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
		fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
	else
		fp = I915_READ((pipe == 0) ? FPA1 : FPB1);

	clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
5001 5002 5003
	if (IS_PINEVIEW(dev)) {
		clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
		clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
5004 5005 5006 5007 5008
	} else {
		clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
		clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
	}

5009
	if (!IS_GEN2(dev)) {
5010 5011 5012
		if (IS_PINEVIEW(dev))
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
				DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
5013 5014
		else
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
J
Jesse Barnes 已提交
5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026
			       DPLL_FPA01_P1_POST_DIV_SHIFT);

		switch (dpll & DPLL_MODE_MASK) {
		case DPLLB_MODE_DAC_SERIAL:
			clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
				5 : 10;
			break;
		case DPLLB_MODE_LVDS:
			clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
				7 : 14;
			break;
		default:
5027
			DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
J
Jesse Barnes 已提交
5028 5029 5030 5031 5032
				  "mode\n", (int)(dpll & DPLL_MODE_MASK));
			return 0;
		}

		/* XXX: Handle the 100Mhz refclk */
5033
		intel_clock(dev, 96000, &clock);
J
Jesse Barnes 已提交
5034 5035 5036 5037 5038 5039 5040 5041 5042 5043 5044
	} else {
		bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);

		if (is_lvds) {
			clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
				       DPLL_FPA01_P1_POST_DIV_SHIFT);
			clock.p2 = 14;

			if ((dpll & PLL_REF_INPUT_MASK) ==
			    PLLB_REF_INPUT_SPREADSPECTRUMIN) {
				/* XXX: might not be 66MHz */
5045
				intel_clock(dev, 66000, &clock);
J
Jesse Barnes 已提交
5046
			} else
5047
				intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059
		} else {
			if (dpll & PLL_P1_DIVIDE_BY_TWO)
				clock.p1 = 2;
			else {
				clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
					    DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
			}
			if (dpll & PLL_P2_DIVIDE_BY_4)
				clock.p2 = 4;
			else
				clock.p2 = 2;

5060
			intel_clock(dev, 48000, &clock);
J
Jesse Barnes 已提交
5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104
		}
	}

	/* XXX: It would be nice to validate the clocks, but we can't reuse
	 * i830PllIsValid() because it relies on the xf86_config connector
	 * configuration being accurate, which it isn't necessarily.
	 */

	return clock.dot;
}

/** Returns the currently programmed mode of the given pipe. */
struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
					     struct drm_crtc *crtc)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	struct drm_display_mode *mode;
	int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
	int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
	int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
	int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);

	mode = kzalloc(sizeof(*mode), GFP_KERNEL);
	if (!mode)
		return NULL;

	mode->clock = intel_crtc_clock_get(dev, crtc);
	mode->hdisplay = (htot & 0xffff) + 1;
	mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
	mode->hsync_start = (hsync & 0xffff) + 1;
	mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
	mode->vdisplay = (vtot & 0xffff) + 1;
	mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
	mode->vsync_start = (vsync & 0xffff) + 1;
	mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;

	drm_mode_set_name(mode);
	drm_mode_set_crtcinfo(mode, 0);

	return mode;
}

5105 5106 5107 5108 5109 5110 5111 5112
#define GPU_IDLE_TIMEOUT 500 /* ms */

/* When this timer fires, we've been idle for awhile */
static void intel_gpu_idle_timer(unsigned long arg)
{
	struct drm_device *dev = (struct drm_device *)arg;
	drm_i915_private_t *dev_priv = dev->dev_private;

5113 5114 5115 5116 5117 5118
	if (!list_empty(&dev_priv->mm.active_list)) {
		/* Still processing requests, so just re-arm the timer. */
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
		return;
	}
5119

5120
	dev_priv->busy = false;
5121
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5122 5123 5124 5125 5126 5127 5128 5129 5130
}

#define CRTC_IDLE_TIMEOUT 1000 /* ms */

static void intel_crtc_idle_timer(unsigned long arg)
{
	struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
	struct drm_crtc *crtc = &intel_crtc->base;
	drm_i915_private_t *dev_priv = crtc->dev->dev_private;
5131
	struct intel_framebuffer *intel_fb;
5132

5133 5134 5135 5136 5137 5138 5139
	intel_fb = to_intel_framebuffer(crtc->fb);
	if (intel_fb && intel_fb->obj->active) {
		/* The framebuffer is still being accessed by the GPU. */
		mod_timer(&intel_crtc->idle_timer, jiffies +
			  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
		return;
	}
5140

5141
	intel_crtc->busy = false;
5142
	queue_work(dev_priv->wq, &dev_priv->idle_work);
5143 5144
}

5145
static void intel_increase_pllclock(struct drm_crtc *crtc)
5146 5147 5148 5149 5150
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
5151 5152
	int dpll_reg = DPLL(pipe);
	int dpll;
5153

5154
	if (HAS_PCH_SPLIT(dev))
5155 5156 5157 5158 5159
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

5160
	dpll = I915_READ(dpll_reg);
5161
	if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
5162
		DRM_DEBUG_DRIVER("upclocking LVDS\n");
5163 5164

		/* Unlock panel regs */
5165 5166
		I915_WRITE(PP_CONTROL,
			   I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
5167 5168 5169

		dpll &= ~DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
5170
		POSTING_READ(dpll_reg);
5171
		intel_wait_for_vblank(dev, pipe);
5172

5173 5174
		dpll = I915_READ(dpll_reg);
		if (dpll & DISPLAY_RATE_SELECT_FPA1)
5175
			DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
5176 5177 5178 5179 5180 5181

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

	/* Schedule downclock */
5182 5183
	mod_timer(&intel_crtc->idle_timer, jiffies +
		  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194
}

static void intel_decrease_pllclock(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int pipe = intel_crtc->pipe;
	int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
	int dpll = I915_READ(dpll_reg);

5195
	if (HAS_PCH_SPLIT(dev))
5196 5197 5198 5199 5200 5201 5202 5203 5204 5205
		return;

	if (!dev_priv->lvds_downclock_avail)
		return;

	/*
	 * Since this is called by a timer, we should never get here in
	 * the manual case.
	 */
	if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
5206
		DRM_DEBUG_DRIVER("downclocking LVDS\n");
5207 5208

		/* Unlock panel regs */
5209 5210
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
			   PANEL_UNLOCK_REGS);
5211 5212 5213 5214

		dpll |= DISPLAY_RATE_SELECT_FPA1;
		I915_WRITE(dpll_reg, dpll);
		dpll = I915_READ(dpll_reg);
5215
		intel_wait_for_vblank(dev, pipe);
5216 5217
		dpll = I915_READ(dpll_reg);
		if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
5218
			DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
5219 5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239

		/* ...and lock them again */
		I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
	}

}

/**
 * intel_idle_update - adjust clocks for idleness
 * @work: work struct
 *
 * Either the GPU or display (or both) went idle.  Check the busy status
 * here and adjust the CRTC and GPU clocks as necessary.
 */
static void intel_idle_update(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    idle_work);
	struct drm_device *dev = dev_priv->dev;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;
5240
	int enabled = 0;
5241 5242 5243 5244 5245 5246

	if (!i915_powersave)
		return;

	mutex_lock(&dev->struct_mutex);

5247 5248
	i915_update_gfx_val(dev_priv);

5249 5250 5251 5252 5253
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

5254
		enabled++;
5255 5256 5257 5258 5259
		intel_crtc = to_intel_crtc(crtc);
		if (!intel_crtc->busy)
			intel_decrease_pllclock(crtc);
	}

5260 5261 5262 5263 5264
	if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
		DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
		I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
	}

5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276 5277
	mutex_unlock(&dev->struct_mutex);
}

/**
 * intel_mark_busy - mark the GPU and possibly the display busy
 * @dev: drm device
 * @obj: object we're operating on
 *
 * Callers can use this function to indicate that the GPU is busy processing
 * commands.  If @obj matches one of the CRTC objects (i.e. it's a scanout
 * buffer), we'll also mark the display as busy, so we know to increase its
 * clock frequency.
 */
5278
void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
5279 5280 5281 5282 5283 5284
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = NULL;
	struct intel_framebuffer *intel_fb;
	struct intel_crtc *intel_crtc;

5285 5286 5287
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		return;

5288 5289 5290
	if (!dev_priv->busy) {
		if (IS_I945G(dev) || IS_I945GM(dev)) {
			u32 fw_blc_self;
5291

5292 5293 5294 5295 5296
			DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
			fw_blc_self = I915_READ(FW_BLC_SELF);
			fw_blc_self &= ~FW_BLC_SELF_EN;
			I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
		}
5297
		dev_priv->busy = true;
5298
	} else
5299 5300
		mod_timer(&dev_priv->idle_timer, jiffies +
			  msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5301 5302 5303 5304 5305 5306 5307 5308 5309

	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
		intel_fb = to_intel_framebuffer(crtc->fb);
		if (intel_fb->obj == obj) {
			if (!intel_crtc->busy) {
5310 5311 5312 5313 5314 5315 5316 5317
				if (IS_I945G(dev) || IS_I945GM(dev)) {
					u32 fw_blc_self;

					DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
					fw_blc_self = I915_READ(FW_BLC_SELF);
					fw_blc_self &= ~FW_BLC_SELF_EN;
					I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
				}
5318
				/* Non-busy -> busy, upclock */
5319
				intel_increase_pllclock(crtc);
5320 5321 5322 5323 5324 5325 5326 5327 5328 5329
				intel_crtc->busy = true;
			} else {
				/* Busy -> busy, put off timer */
				mod_timer(&intel_crtc->idle_timer, jiffies +
					  msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
			}
		}
	}
}

J
Jesse Barnes 已提交
5330 5331 5332
static void intel_crtc_destroy(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345
	struct drm_device *dev = crtc->dev;
	struct intel_unpin_work *work;
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (work) {
		cancel_work_sync(&work->work);
		kfree(work);
	}
J
Jesse Barnes 已提交
5346 5347

	drm_crtc_cleanup(crtc);
5348

J
Jesse Barnes 已提交
5349 5350 5351
	kfree(intel_crtc);
}

5352 5353 5354 5355 5356 5357
static void intel_unpin_work_fn(struct work_struct *__work)
{
	struct intel_unpin_work *work =
		container_of(__work, struct intel_unpin_work, work);

	mutex_lock(&work->dev->struct_mutex);
5358
	i915_gem_object_unpin(work->old_fb_obj);
5359 5360
	drm_gem_object_unreference(&work->pending_flip_obj->base);
	drm_gem_object_unreference(&work->old_fb_obj->base);
5361

5362 5363 5364 5365
	mutex_unlock(&work->dev->struct_mutex);
	kfree(work);
}

5366
static void do_intel_finish_page_flip(struct drm_device *dev,
5367
				      struct drm_crtc *crtc)
5368 5369 5370 5371
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
5372
	struct drm_i915_gem_object *obj;
5373
	struct drm_pending_vblank_event *e;
5374
	struct timeval tnow, tvbl;
5375 5376 5377 5378 5379 5380
	unsigned long flags;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

5381 5382
	do_gettimeofday(&tnow);

5383 5384 5385 5386 5387 5388 5389 5390 5391 5392 5393
	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;
	if (work == NULL || !work->pending) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	intel_crtc->unpin_work = NULL;

	if (work->event) {
		e = work->event;
5394
		e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
5395 5396 5397 5398 5399

		/* Called before vblank count and timestamps have
		 * been updated for the vblank interval of flip
		 * completion? Need to increment vblank count and
		 * add one videorefresh duration to returned timestamp
5400 5401 5402 5403 5404 5405 5406
		 * to account for this. We assume this happened if we
		 * get called over 0.9 frame durations after the last
		 * timestamped vblank.
		 *
		 * This calculation can not be used with vrefresh rates
		 * below 5Hz (10Hz to be on the safe side) without
		 * promoting to 64 integers.
5407
		 */
5408 5409
		if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
		    9 * crtc->framedur_ns) {
5410
			e->event.sequence++;
5411 5412
			tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
					     crtc->framedur_ns);
5413 5414
		}

5415 5416
		e->event.tv_sec = tvbl.tv_sec;
		e->event.tv_usec = tvbl.tv_usec;
5417

5418 5419 5420 5421 5422
		list_add_tail(&e->base.link,
			      &e->base.file_priv->event_list);
		wake_up_interruptible(&e->base.file_priv->event_wait);
	}

5423 5424
	drm_vblank_put(dev, intel_crtc->pipe);

5425 5426
	spin_unlock_irqrestore(&dev->event_lock, flags);

5427
	obj = work->old_fb_obj;
5428

5429
	atomic_clear_mask(1 << intel_crtc->plane,
5430 5431
			  &obj->pending_flip.counter);
	if (atomic_read(&obj->pending_flip) == 0)
5432
		wake_up(&dev_priv->pending_flip_queue);
5433

5434
	schedule_work(&work->work);
5435 5436

	trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
5437 5438
}

5439 5440 5441 5442 5443
void intel_finish_page_flip(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];

5444
	do_intel_finish_page_flip(dev, crtc);
5445 5446 5447 5448 5449 5450 5451
}

void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];

5452
	do_intel_finish_page_flip(dev, crtc);
5453 5454
}

5455 5456 5457 5458 5459 5460 5461 5462
void intel_prepare_page_flip(struct drm_device *dev, int plane)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
	unsigned long flags;

	spin_lock_irqsave(&dev->event_lock, flags);
5463
	if (intel_crtc->unpin_work) {
5464 5465
		if ((++intel_crtc->unpin_work->pending) > 1)
			DRM_ERROR("Prepared flip multiple times\n");
5466 5467 5468
	} else {
		DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
	}
5469 5470 5471 5472 5473 5474 5475 5476 5477 5478
	spin_unlock_irqrestore(&dev->event_lock, flags);
}

static int intel_crtc_page_flip(struct drm_crtc *crtc,
				struct drm_framebuffer *fb,
				struct drm_pending_vblank_event *event)
{
	struct drm_device *dev = crtc->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_framebuffer *intel_fb;
5479
	struct drm_i915_gem_object *obj;
5480 5481
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	struct intel_unpin_work *work;
5482
	unsigned long flags, offset;
5483
	int pipe = intel_crtc->pipe;
5484
	u32 pf, pipesrc;
5485
	int ret;
5486 5487 5488 5489 5490 5491 5492 5493

	work = kzalloc(sizeof *work, GFP_KERNEL);
	if (work == NULL)
		return -ENOMEM;

	work->event = event;
	work->dev = crtc->dev;
	intel_fb = to_intel_framebuffer(crtc->fb);
5494
	work->old_fb_obj = intel_fb->obj;
5495 5496 5497 5498 5499 5500 5501
	INIT_WORK(&work->work, intel_unpin_work_fn);

	/* We borrow the event spin lock for protecting unpin_work */
	spin_lock_irqsave(&dev->event_lock, flags);
	if (intel_crtc->unpin_work) {
		spin_unlock_irqrestore(&dev->event_lock, flags);
		kfree(work);
5502 5503

		DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
5504 5505 5506 5507 5508 5509 5510 5511
		return -EBUSY;
	}
	intel_crtc->unpin_work = work;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	intel_fb = to_intel_framebuffer(fb);
	obj = intel_fb->obj;

5512
	mutex_lock(&dev->struct_mutex);
5513
	ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
5514 5515
	if (ret)
		goto cleanup_work;
5516

5517
	/* Reference the objects for the scheduled work. */
5518 5519
	drm_gem_object_reference(&work->old_fb_obj->base);
	drm_gem_object_reference(&obj->base);
5520 5521

	crtc->fb = fb;
5522 5523 5524 5525 5526

	ret = drm_vblank_get(dev, intel_crtc->pipe);
	if (ret)
		goto cleanup_objs;

5527 5528
	if (IS_GEN3(dev) || IS_GEN2(dev)) {
		u32 flip_mask;
5529

5530 5531 5532
		/* Can't queue multiple flips, so wait for the previous
		 * one to finish before executing the next.
		 */
5533 5534 5535 5536
		ret = BEGIN_LP_RING(2);
		if (ret)
			goto cleanup_objs;

5537 5538 5539 5540 5541 5542
		if (intel_crtc->plane)
			flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
		else
			flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
		OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
		OUT_RING(MI_NOOP);
5543 5544
		ADVANCE_LP_RING();
	}
5545

5546 5547
	work->pending_flip_obj = obj;

5548 5549
	work->enable_stall_check = true;

5550
	/* Offset into the new buffer for cases of shared fbs between CRTCs */
5551
	offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
5552

5553 5554 5555 5556 5557 5558 5559
	ret = BEGIN_LP_RING(4);
	if (ret)
		goto cleanup_objs;

	/* Block clients from rendering to the new back buffer until
	 * the flip occurs and the object is no longer visible.
	 */
5560
	atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
5561 5562

	switch (INTEL_INFO(dev)->gen) {
5563
	case 2:
5564 5565 5566
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5567
		OUT_RING(obj->gtt_offset + offset);
5568 5569 5570 5571
		OUT_RING(MI_NOOP);
		break;

	case 3:
5572 5573 5574
		OUT_RING(MI_DISPLAY_FLIP_I915 |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5575
		OUT_RING(obj->gtt_offset + offset);
J
Jesse Barnes 已提交
5576
		OUT_RING(MI_NOOP);
5577 5578 5579 5580 5581 5582 5583 5584
		break;

	case 4:
	case 5:
		/* i965+ uses the linear or tiled offsets from the
		 * Display Registers (which do not change across a page-flip)
		 * so we need only reprogram the base address.
		 */
5585 5586 5587
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
		OUT_RING(fb->pitch);
5588
		OUT_RING(obj->gtt_offset | obj->tiling_mode);
5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601

		/* XXX Enabling the panel-fitter across page-flip is so far
		 * untested on non-native modes, so ignore it for now.
		 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
		 */
		pf = 0;
		pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
		OUT_RING(pf | pipesrc);
		break;

	case 6:
		OUT_RING(MI_DISPLAY_FLIP |
			 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5602 5603
		OUT_RING(fb->pitch | obj->tiling_mode);
		OUT_RING(obj->gtt_offset);
5604 5605 5606 5607 5608

		pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
		pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
		OUT_RING(pf | pipesrc);
		break;
J
Jesse Barnes 已提交
5609
	}
5610 5611 5612 5613
	ADVANCE_LP_RING();

	mutex_unlock(&dev->struct_mutex);

5614 5615
	trace_i915_flip_request(intel_crtc->plane, obj);

5616
	return 0;
5617 5618

cleanup_objs:
5619 5620
	drm_gem_object_unreference(&work->old_fb_obj->base);
	drm_gem_object_unreference(&obj->base);
5621 5622 5623 5624 5625 5626 5627 5628 5629 5630
cleanup_work:
	mutex_unlock(&dev->struct_mutex);

	spin_lock_irqsave(&dev->event_lock, flags);
	intel_crtc->unpin_work = NULL;
	spin_unlock_irqrestore(&dev->event_lock, flags);

	kfree(work);

	return ret;
5631 5632
}

C
Chris Wilson 已提交
5633 5634 5635 5636 5637 5638 5639 5640 5641 5642
static void intel_crtc_reset(struct drm_crtc *crtc)
{
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

	/* Reset flags back to the 'unknown' status so that they
	 * will be correctly set on the initial modeset.
	 */
	intel_crtc->dpms_mode = -1;
}

5643
static struct drm_crtc_helper_funcs intel_helper_funcs = {
J
Jesse Barnes 已提交
5644 5645 5646 5647
	.dpms = intel_crtc_dpms,
	.mode_fixup = intel_crtc_mode_fixup,
	.mode_set = intel_crtc_mode_set,
	.mode_set_base = intel_pipe_set_base,
J
Jesse Barnes 已提交
5648
	.mode_set_base_atomic = intel_pipe_set_base_atomic,
5649
	.load_lut = intel_crtc_load_lut,
5650
	.disable = intel_crtc_disable,
J
Jesse Barnes 已提交
5651 5652 5653
};

static const struct drm_crtc_funcs intel_crtc_funcs = {
C
Chris Wilson 已提交
5654
	.reset = intel_crtc_reset,
J
Jesse Barnes 已提交
5655 5656 5657 5658 5659
	.cursor_set = intel_crtc_cursor_set,
	.cursor_move = intel_crtc_cursor_move,
	.gamma_set = intel_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = intel_crtc_destroy,
5660
	.page_flip = intel_crtc_page_flip,
J
Jesse Barnes 已提交
5661 5662
};

5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680 5681 5682 5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711
static void intel_sanitize_modesetting(struct drm_device *dev,
				       int pipe, int plane)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 reg, val;

	if (HAS_PCH_SPLIT(dev))
		return;

	/* Who knows what state these registers were left in by the BIOS or
	 * grub?
	 *
	 * If we leave the registers in a conflicting state (e.g. with the
	 * display plane reading from the other pipe than the one we intend
	 * to use) then when we attempt to teardown the active mode, we will
	 * not disable the pipes and planes in the correct order -- leaving
	 * a plane reading from a disabled pipe and possibly leading to
	 * undefined behaviour.
	 */

	reg = DSPCNTR(plane);
	val = I915_READ(reg);

	if ((val & DISPLAY_PLANE_ENABLE) == 0)
		return;
	if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
		return;

	/* This display plane is active and attached to the other CPU pipe. */
	pipe = !pipe;

	/* Disable the plane and wait for it to stop reading from the pipe. */
	I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
	intel_flush_display_plane(dev, plane);

	if (IS_GEN2(dev))
		intel_wait_for_vblank(dev, pipe);

	if (pipe == 0 && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
		return;

	/* Switch off the pipe. */
	reg = PIPECONF(pipe);
	val = I915_READ(reg);
	if (val & PIPECONF_ENABLE) {
		I915_WRITE(reg, val & ~PIPECONF_ENABLE);
		intel_wait_for_pipe_off(dev, pipe);
	}
}
J
Jesse Barnes 已提交
5712

5713
static void intel_crtc_init(struct drm_device *dev, int pipe)
J
Jesse Barnes 已提交
5714
{
J
Jesse Barnes 已提交
5715
	drm_i915_private_t *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727 5728 5729 5730 5731
	struct intel_crtc *intel_crtc;
	int i;

	intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
	if (intel_crtc == NULL)
		return;

	drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);

	drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
	for (i = 0; i < 256; i++) {
		intel_crtc->lut_r[i] = i;
		intel_crtc->lut_g[i] = i;
		intel_crtc->lut_b[i] = i;
	}

5732 5733 5734
	/* Swap pipes & planes for FBC on pre-965 */
	intel_crtc->pipe = pipe;
	intel_crtc->plane = pipe;
5735
	if (IS_MOBILE(dev) && IS_GEN3(dev)) {
5736
		DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
5737
		intel_crtc->plane = !pipe;
5738 5739
	}

J
Jesse Barnes 已提交
5740 5741 5742 5743 5744
	BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
	       dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
	dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
	dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;

C
Chris Wilson 已提交
5745
	intel_crtc_reset(&intel_crtc->base);
5746
	intel_crtc->active = true; /* force the pipe off on setup_init_config */
5747 5748 5749 5750 5751 5752 5753 5754 5755

	if (HAS_PCH_SPLIT(dev)) {
		intel_helper_funcs.prepare = ironlake_crtc_prepare;
		intel_helper_funcs.commit = ironlake_crtc_commit;
	} else {
		intel_helper_funcs.prepare = i9xx_crtc_prepare;
		intel_helper_funcs.commit = i9xx_crtc_commit;
	}

J
Jesse Barnes 已提交
5756 5757
	drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);

5758 5759 5760 5761
	intel_crtc->busy = false;

	setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
		    (unsigned long)intel_crtc);
5762 5763

	intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
J
Jesse Barnes 已提交
5764 5765
}

5766
int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5767
				struct drm_file *file)
5768 5769 5770
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
5771 5772
	struct drm_mode_object *drmmode_obj;
	struct intel_crtc *crtc;
5773 5774 5775 5776 5777 5778

	if (!dev_priv) {
		DRM_ERROR("called with no initialization\n");
		return -EINVAL;
	}

5779 5780
	drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
			DRM_MODE_OBJECT_CRTC);
5781

5782
	if (!drmmode_obj) {
5783 5784 5785 5786
		DRM_ERROR("no such CRTC id\n");
		return -EINVAL;
	}

5787 5788
	crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
	pipe_from_crtc_id->pipe = crtc->pipe;
5789

5790
	return 0;
5791 5792
}

5793
static int intel_encoder_clones(struct drm_device *dev, int type_mask)
J
Jesse Barnes 已提交
5794
{
5795
	struct intel_encoder *encoder;
J
Jesse Barnes 已提交
5796 5797 5798
	int index_mask = 0;
	int entry = 0;

5799 5800
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (type_mask & encoder->clone_mask)
J
Jesse Barnes 已提交
5801 5802 5803
			index_mask |= (1 << entry);
		entry++;
	}
5804

J
Jesse Barnes 已提交
5805 5806 5807
	return index_mask;
}

5808 5809 5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822 5823 5824
static bool has_edp_a(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!IS_MOBILE(dev))
		return false;

	if ((I915_READ(DP_A) & DP_DETECTED) == 0)
		return false;

	if (IS_GEN5(dev) &&
	    (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
		return false;

	return true;
}

J
Jesse Barnes 已提交
5825 5826
static void intel_setup_outputs(struct drm_device *dev)
{
5827
	struct drm_i915_private *dev_priv = dev->dev_private;
5828
	struct intel_encoder *encoder;
5829
	bool dpd_is_edp = false;
5830
	bool has_lvds = false;
J
Jesse Barnes 已提交
5831

5832
	if (IS_MOBILE(dev) && !IS_I830(dev))
5833 5834 5835 5836 5837
		has_lvds = intel_lvds_init(dev);
	if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
		/* disable the panel fitter on everything but LVDS */
		I915_WRITE(PFIT_CONTROL, 0);
	}
J
Jesse Barnes 已提交
5838

5839
	if (HAS_PCH_SPLIT(dev)) {
5840
		dpd_is_edp = intel_dpd_is_edp(dev);
5841

5842
		if (has_edp_a(dev))
5843 5844
			intel_dp_init(dev, DP_A);

5845 5846 5847 5848 5849 5850 5851 5852 5853
		if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
			intel_dp_init(dev, PCH_DP_D);
	}

	intel_crt_init(dev);

	if (HAS_PCH_SPLIT(dev)) {
		int found;

5854
		if (I915_READ(HDMIB) & PORT_DETECTED) {
5855 5856
			/* PCH SDVOB multiplex with HDMIB */
			found = intel_sdvo_init(dev, PCH_SDVOB);
5857 5858
			if (!found)
				intel_hdmi_init(dev, HDMIB);
5859 5860
			if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
				intel_dp_init(dev, PCH_DP_B);
5861 5862 5863 5864 5865 5866 5867 5868
		}

		if (I915_READ(HDMIC) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMIC);

		if (I915_READ(HDMID) & PORT_DETECTED)
			intel_hdmi_init(dev, HDMID);

5869 5870 5871
		if (I915_READ(PCH_DP_C) & DP_DETECTED)
			intel_dp_init(dev, PCH_DP_C);

5872
		if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5873 5874
			intel_dp_init(dev, PCH_DP_D);

5875
	} else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
5876
		bool found = false;
5877

5878
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
5879
			DRM_DEBUG_KMS("probing SDVOB\n");
5880
			found = intel_sdvo_init(dev, SDVOB);
5881 5882
			if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
5883
				intel_hdmi_init(dev, SDVOB);
5884
			}
5885

5886 5887
			if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_B\n");
5888
				intel_dp_init(dev, DP_B);
5889
			}
5890
		}
5891 5892 5893

		/* Before G4X SDVOC doesn't have its own detect register */

5894 5895
		if (I915_READ(SDVOB) & SDVO_DETECTED) {
			DRM_DEBUG_KMS("probing SDVOC\n");
5896
			found = intel_sdvo_init(dev, SDVOC);
5897
		}
5898 5899 5900

		if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {

5901 5902
			if (SUPPORTS_INTEGRATED_HDMI(dev)) {
				DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
5903
				intel_hdmi_init(dev, SDVOC);
5904 5905 5906
			}
			if (SUPPORTS_INTEGRATED_DP(dev)) {
				DRM_DEBUG_KMS("probing DP_C\n");
5907
				intel_dp_init(dev, DP_C);
5908
			}
5909
		}
5910

5911 5912 5913
		if (SUPPORTS_INTEGRATED_DP(dev) &&
		    (I915_READ(DP_D) & DP_DETECTED)) {
			DRM_DEBUG_KMS("probing DP_D\n");
5914
			intel_dp_init(dev, DP_D);
5915
		}
5916
	} else if (IS_GEN2(dev))
J
Jesse Barnes 已提交
5917 5918
		intel_dvo_init(dev);

5919
	if (SUPPORTS_TV(dev))
J
Jesse Barnes 已提交
5920 5921
		intel_tv_init(dev);

5922 5923 5924 5925
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		encoder->base.possible_crtcs = encoder->crtc_mask;
		encoder->base.possible_clones =
			intel_encoder_clones(dev, encoder->clone_mask);
J
Jesse Barnes 已提交
5926
	}
5927 5928

	intel_panel_setup_backlight(dev);
J
Jesse Barnes 已提交
5929 5930 5931 5932 5933 5934 5935
}

static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);

	drm_framebuffer_cleanup(fb);
5936
	drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
J
Jesse Barnes 已提交
5937 5938 5939 5940 5941

	kfree(intel_fb);
}

static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5942
						struct drm_file *file,
J
Jesse Barnes 已提交
5943 5944 5945
						unsigned int *handle)
{
	struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5946
	struct drm_i915_gem_object *obj = intel_fb->obj;
J
Jesse Barnes 已提交
5947

5948
	return drm_gem_handle_create(file, &obj->base, handle);
J
Jesse Barnes 已提交
5949 5950 5951 5952 5953 5954 5955
}

static const struct drm_framebuffer_funcs intel_fb_funcs = {
	.destroy = intel_user_framebuffer_destroy,
	.create_handle = intel_user_framebuffer_create_handle,
};

5956 5957 5958
int intel_framebuffer_init(struct drm_device *dev,
			   struct intel_framebuffer *intel_fb,
			   struct drm_mode_fb_cmd *mode_cmd,
5959
			   struct drm_i915_gem_object *obj)
J
Jesse Barnes 已提交
5960 5961 5962
{
	int ret;

5963
	if (obj->tiling_mode == I915_TILING_Y)
5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978
		return -EINVAL;

	if (mode_cmd->pitch & 63)
		return -EINVAL;

	switch (mode_cmd->bpp) {
	case 8:
	case 16:
	case 24:
	case 32:
		break;
	default:
		return -EINVAL;
	}

J
Jesse Barnes 已提交
5979 5980 5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994
	ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
	if (ret) {
		DRM_ERROR("framebuffer init failed %d\n", ret);
		return ret;
	}

	drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
	intel_fb->obj = obj;
	return 0;
}

static struct drm_framebuffer *
intel_user_framebuffer_create(struct drm_device *dev,
			      struct drm_file *filp,
			      struct drm_mode_fb_cmd *mode_cmd)
{
5995
	struct drm_i915_gem_object *obj;
5996
	struct intel_framebuffer *intel_fb;
J
Jesse Barnes 已提交
5997 5998
	int ret;

5999
	obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
J
Jesse Barnes 已提交
6000
	if (!obj)
6001
		return ERR_PTR(-ENOENT);
J
Jesse Barnes 已提交
6002

6003 6004
	intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
	if (!intel_fb)
6005
		return ERR_PTR(-ENOMEM);
6006

6007
	ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
J
Jesse Barnes 已提交
6008
	if (ret) {
6009
		drm_gem_object_unreference_unlocked(&obj->base);
6010
		kfree(intel_fb);
6011
		return ERR_PTR(ret);
J
Jesse Barnes 已提交
6012 6013
	}

6014
	return &intel_fb->base;
J
Jesse Barnes 已提交
6015 6016 6017 6018
}

static const struct drm_mode_config_funcs intel_mode_funcs = {
	.fb_create = intel_user_framebuffer_create,
6019
	.output_poll_changed = intel_fb_output_poll_changed,
J
Jesse Barnes 已提交
6020 6021
};

6022
static struct drm_i915_gem_object *
6023
intel_alloc_context_page(struct drm_device *dev)
6024
{
6025
	struct drm_i915_gem_object *ctx;
6026 6027
	int ret;

6028 6029
	ctx = i915_gem_alloc_object(dev, 4096);
	if (!ctx) {
6030 6031 6032 6033 6034
		DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
		return NULL;
	}

	mutex_lock(&dev->struct_mutex);
6035
	ret = i915_gem_object_pin(ctx, 4096, true);
6036 6037 6038 6039 6040
	if (ret) {
		DRM_ERROR("failed to pin power context: %d\n", ret);
		goto err_unref;
	}

6041
	ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
6042 6043 6044 6045 6046 6047
	if (ret) {
		DRM_ERROR("failed to set-domain on power context: %d\n", ret);
		goto err_unpin;
	}
	mutex_unlock(&dev->struct_mutex);

6048
	return ctx;
6049 6050

err_unpin:
6051
	i915_gem_object_unpin(ctx);
6052
err_unref:
6053
	drm_gem_object_unreference(&ctx->base);
6054 6055 6056 6057
	mutex_unlock(&dev->struct_mutex);
	return NULL;
}

6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079
bool ironlake_set_drps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 rgvswctl;

	rgvswctl = I915_READ16(MEMSWCTL);
	if (rgvswctl & MEMCTL_CMD_STS) {
		DRM_DEBUG("gpu busy, RCS change rejected\n");
		return false; /* still busy with another command */
	}

	rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
		(val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
	I915_WRITE16(MEMSWCTL, rgvswctl);
	POSTING_READ16(MEMSWCTL);

	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE16(MEMSWCTL, rgvswctl);

	return true;
}

6080 6081 6082
void ironlake_enable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
6083
	u32 rgvmodectl = I915_READ(MEMMODECTL);
6084 6085
	u8 fmax, fmin, fstart, vstart;

6086 6087 6088 6089
	/* Enable temp reporting */
	I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
	I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);

6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104
	/* 100ms RC evaluation intervals */
	I915_WRITE(RCUPEI, 100000);
	I915_WRITE(RCDNEI, 100000);

	/* Set max/min thresholds to 90ms and 80ms respectively */
	I915_WRITE(RCBMAXAVG, 90000);
	I915_WRITE(RCBMINAVG, 80000);

	I915_WRITE(MEMIHYST, 1);

	/* Set up min, max, and cur for interrupt handling */
	fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
	fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
	fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
		MEMMODE_FSTART_SHIFT;
6105

6106 6107 6108
	vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
		PXVFREQ_PX_SHIFT;

6109
	dev_priv->fmax = fmax; /* IPS callback will increase this */
6110 6111
	dev_priv->fstart = fstart;

6112
	dev_priv->max_delay = fstart;
6113 6114 6115
	dev_priv->min_delay = fmin;
	dev_priv->cur_delay = fstart;

6116 6117
	DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
			 fmax, fmin, fstart);
6118

6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130
	I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);

	/*
	 * Interrupts will be enabled in ironlake_irq_postinstall
	 */

	I915_WRITE(VIDSTART, vstart);
	POSTING_READ(VIDSTART);

	rgvmodectl |= MEMMODE_SWMODE_EN;
	I915_WRITE(MEMMODECTL, rgvmodectl);

6131
	if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
6132
		DRM_ERROR("stuck trying to change perf mode\n");
6133 6134
	msleep(1);

6135
	ironlake_set_drps(dev, fstart);
6136

6137 6138 6139 6140 6141
	dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
		I915_READ(0x112e0);
	dev_priv->last_time1 = jiffies_to_msecs(jiffies);
	dev_priv->last_count2 = I915_READ(0x112f4);
	getrawmonotonic(&dev_priv->last_time2);
6142 6143 6144 6145 6146
}

void ironlake_disable_drps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
6147
	u16 rgvswctl = I915_READ16(MEMSWCTL);
6148 6149 6150 6151 6152 6153 6154 6155 6156

	/* Ack interrupts, disable EFC interrupt */
	I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
	I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
	I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
	I915_WRITE(DEIIR, DE_PCU_EVENT);
	I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);

	/* Go back to the starting frequency */
6157
	ironlake_set_drps(dev, dev_priv->fstart);
6158 6159 6160 6161 6162 6163 6164
	msleep(1);
	rgvswctl |= MEMCTL_CMD_STS;
	I915_WRITE(MEMSWCTL, rgvswctl);
	msleep(1);

}

6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175 6176 6177 6178 6179 6180 6181 6182 6183
void gen6_set_rps(struct drm_device *dev, u8 val)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 swreq;

	swreq = (val & 0x3ff) << 25;
	I915_WRITE(GEN6_RPNSWREQ, swreq);
}

void gen6_disable_rps(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
	I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
	I915_WRITE(GEN6_PMIER, 0);
	I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
}

6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263 6264 6265 6266 6267 6268 6269
static unsigned long intel_pxfreq(u32 vidfreq)
{
	unsigned long freq;
	int div = (vidfreq & 0x3f0000) >> 16;
	int post = (vidfreq & 0x3000) >> 12;
	int pre = (vidfreq & 0x7);

	if (!pre)
		return 0;

	freq = ((div * 133333) / ((1<<post) * pre));

	return freq;
}

void intel_init_emon(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 lcfuse;
	u8 pxw[16];
	int i;

	/* Disable to program */
	I915_WRITE(ECR, 0);
	POSTING_READ(ECR);

	/* Program energy weights for various events */
	I915_WRITE(SDEW, 0x15040d00);
	I915_WRITE(CSIEW0, 0x007f0000);
	I915_WRITE(CSIEW1, 0x1e220004);
	I915_WRITE(CSIEW2, 0x04000004);

	for (i = 0; i < 5; i++)
		I915_WRITE(PEW + (i * 4), 0);
	for (i = 0; i < 3; i++)
		I915_WRITE(DEW + (i * 4), 0);

	/* Program P-state weights to account for frequency power adjustment */
	for (i = 0; i < 16; i++) {
		u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
		unsigned long freq = intel_pxfreq(pxvidfreq);
		unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
			PXVFREQ_PX_SHIFT;
		unsigned long val;

		val = vid * vid;
		val *= (freq / 1000);
		val *= 255;
		val /= (127*127*900);
		if (val > 0xff)
			DRM_ERROR("bad pxval: %ld\n", val);
		pxw[i] = val;
	}
	/* Render standby states get 0 weight */
	pxw[14] = 0;
	pxw[15] = 0;

	for (i = 0; i < 4; i++) {
		u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
			(pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
		I915_WRITE(PXW + (i * 4), val);
	}

	/* Adjust magic regs to magic values (more experimental results) */
	I915_WRITE(OGW0, 0);
	I915_WRITE(OGW1, 0);
	I915_WRITE(EG0, 0x00007f00);
	I915_WRITE(EG1, 0x0000000e);
	I915_WRITE(EG2, 0x000e0000);
	I915_WRITE(EG3, 0x68000300);
	I915_WRITE(EG4, 0x42000000);
	I915_WRITE(EG5, 0x00140031);
	I915_WRITE(EG6, 0);
	I915_WRITE(EG7, 0);

	for (i = 0; i < 8; i++)
		I915_WRITE(PXWL + (i * 4), 0);

	/* Enable PMON + select events */
	I915_WRITE(ECR, 0x80000019);

	lcfuse = I915_READ(LCFUSE02);

	dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
}

6270
void gen6_enable_rps(struct drm_i915_private *dev_priv)
6271
{
6272 6273 6274 6275
	u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
	u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
	u32 pcu_mbox;
	int cur_freq, min_freq, max_freq;
6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286
	int i;

	/* Here begins a magic sequence of register writes to enable
	 * auto-downclocking.
	 *
	 * Perhaps there might be some value in exposing these to
	 * userspace...
	 */
	I915_WRITE(GEN6_RC_STATE, 0);
	__gen6_force_wake_get(dev_priv);

6287
	/* disable the counters and set deterministic thresholds */
6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307
	I915_WRITE(GEN6_RC_CONTROL, 0);

	I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
	I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
	I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
	I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
	I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);

	for (i = 0; i < I915_NUM_RINGS; i++)
		I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);

	I915_WRITE(GEN6_RC_SLEEP, 0);
	I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
	I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
	I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
	I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */

	I915_WRITE(GEN6_RC_CONTROL,
		   GEN6_RC_CTL_RC6p_ENABLE |
		   GEN6_RC_CTL_RC6_ENABLE |
6308
		   GEN6_RC_CTL_EI_MODE(1) |
6309 6310
		   GEN6_RC_CTL_HW_ENABLE);

6311
	I915_WRITE(GEN6_RPNSWREQ,
6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346
		   GEN6_FREQUENCY(10) |
		   GEN6_OFFSET(0) |
		   GEN6_AGGRESSIVE_TURBO);
	I915_WRITE(GEN6_RC_VIDEO_FREQ,
		   GEN6_FREQUENCY(12));

	I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
	I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
		   18 << 24 |
		   6 << 16);
	I915_WRITE(GEN6_RP_UP_THRESHOLD, 90000);
	I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 100000);
	I915_WRITE(GEN6_RP_UP_EI, 100000);
	I915_WRITE(GEN6_RP_DOWN_EI, 300000);
	I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
	I915_WRITE(GEN6_RP_CONTROL,
		   GEN6_RP_MEDIA_TURBO |
		   GEN6_RP_USE_NORMAL_FREQ |
		   GEN6_RP_MEDIA_IS_GFX |
		   GEN6_RP_ENABLE |
		   GEN6_RP_UP_BUSY_MAX |
		   GEN6_RP_DOWN_BUSY_MIN);

	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");

	I915_WRITE(GEN6_PCODE_DATA, 0);
	I915_WRITE(GEN6_PCODE_MAILBOX,
		   GEN6_PCODE_READY |
		   GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");

6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369
	min_freq = (rp_state_cap & 0xff0000) >> 16;
	max_freq = rp_state_cap & 0xff;
	cur_freq = (gt_perf_status & 0xff00) >> 8;

	/* Check for overclock support */
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
	I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
	pcu_mbox = I915_READ(GEN6_PCODE_DATA);
	if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
		     500))
		DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
	if (pcu_mbox & (1<<31)) { /* OC supported */
		max_freq = pcu_mbox & 0xff;
		DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 100);
	}

	/* In units of 100MHz */
	dev_priv->max_delay = max_freq;
	dev_priv->min_delay = min_freq;
	dev_priv->cur_delay = cur_freq;

6370 6371 6372 6373 6374 6375 6376 6377 6378
	/* requires MSI enabled */
	I915_WRITE(GEN6_PMIER,
		   GEN6_PM_MBOX_EVENT |
		   GEN6_PM_THERMAL_EVENT |
		   GEN6_PM_RP_DOWN_TIMEOUT |
		   GEN6_PM_RP_UP_THRESHOLD |
		   GEN6_PM_RP_DOWN_THRESHOLD |
		   GEN6_PM_RP_UP_EI_EXPIRED |
		   GEN6_PM_RP_DOWN_EI_EXPIRED);
6379 6380 6381
	I915_WRITE(GEN6_PMIMR, 0);
	/* enable all PM interrupts */
	I915_WRITE(GEN6_PMINTRMSK, 0);
6382 6383 6384 6385

	__gen6_force_wake_put(dev_priv);
}

6386
void intel_enable_clock_gating(struct drm_device *dev)
6387 6388 6389 6390 6391 6392 6393
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/*
	 * Disable clock gating reported to work incorrectly according to the
	 * specs, but enable as much else as we can.
	 */
6394
	if (HAS_PCH_SPLIT(dev)) {
6395 6396
		uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;

6397
		if (IS_GEN5(dev)) {
6398
			/* Required for FBC */
6399 6400 6401
			dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
				DPFCRUNIT_CLOCK_GATE_DISABLE |
				DPFDUNIT_CLOCK_GATE_DISABLE;
6402 6403 6404 6405 6406 6407
			/* Required for CxSR */
			dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;

			I915_WRITE(PCH_3DCGDIS0,
				   MARIUNIT_CLOCK_GATE_DISABLE |
				   SVSMUNIT_CLOCK_GATE_DISABLE);
6408 6409
			I915_WRITE(PCH_3DCGDIS1,
				   VFMUNIT_CLOCK_GATE_DISABLE);
6410 6411 6412
		}

		I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
6413

6414 6415 6416 6417 6418 6419 6420
		/*
		 * On Ibex Peak and Cougar Point, we need to disable clock
		 * gating for the panel power sequencer or it will fail to
		 * start up when no ports are active.
		 */
		I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);

6421 6422 6423 6424 6425 6426 6427
		/*
		 * According to the spec the following bits should be set in
		 * order to enable memory self-refresh
		 * The bit 22/21 of 0x42004
		 * The bit 5 of 0x42020
		 * The bit 15 of 0x45000
		 */
6428
		if (IS_GEN5(dev)) {
6429 6430 6431 6432 6433 6434 6435 6436 6437
			I915_WRITE(ILK_DISPLAY_CHICKEN2,
					(I915_READ(ILK_DISPLAY_CHICKEN2) |
					ILK_DPARB_GATE | ILK_VSDPFD_FULL));
			I915_WRITE(ILK_DSPCLK_GATE,
					(I915_READ(ILK_DSPCLK_GATE) |
						ILK_DPARB_CLK_GATE));
			I915_WRITE(DISP_ARB_CTL,
					(I915_READ(DISP_ARB_CTL) |
						DISP_FBC_WM_DIS));
6438 6439 6440
			I915_WRITE(WM3_LP_ILK, 0);
			I915_WRITE(WM2_LP_ILK, 0);
			I915_WRITE(WM1_LP_ILK, 0);
6441
		}
6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454 6455 6456 6457 6458 6459 6460 6461
		/*
		 * Based on the document from hardware guys the following bits
		 * should be set unconditionally in order to enable FBC.
		 * The bit 22 of 0x42000
		 * The bit 22 of 0x42004
		 * The bit 7,8,9 of 0x42020.
		 */
		if (IS_IRONLAKE_M(dev)) {
			I915_WRITE(ILK_DISPLAY_CHICKEN1,
				   I915_READ(ILK_DISPLAY_CHICKEN1) |
				   ILK_FBCQ_DIS);
			I915_WRITE(ILK_DISPLAY_CHICKEN2,
				   I915_READ(ILK_DISPLAY_CHICKEN2) |
				   ILK_DPARB_GATE);
			I915_WRITE(ILK_DSPCLK_GATE,
				   I915_READ(ILK_DSPCLK_GATE) |
				   ILK_DPFC_DIS1 |
				   ILK_DPFC_DIS2 |
				   ILK_CLK_FBC);
		}
6462

6463 6464 6465 6466
		I915_WRITE(ILK_DISPLAY_CHICKEN2,
			   I915_READ(ILK_DISPLAY_CHICKEN2) |
			   ILK_ELPIN_409_SELECT);

6467 6468 6469 6470 6471
		if (IS_GEN5(dev)) {
			I915_WRITE(_3D_CHICKEN2,
				   _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
				   _3D_CHICKEN2_WM_READ_PIPELINED);
		}
6472

6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504
		if (IS_GEN6(dev)) {
			I915_WRITE(WM3_LP_ILK, 0);
			I915_WRITE(WM2_LP_ILK, 0);
			I915_WRITE(WM1_LP_ILK, 0);

			/*
			 * According to the spec the following bits should be
			 * set in order to enable memory self-refresh and fbc:
			 * The bit21 and bit22 of 0x42000
			 * The bit21 and bit22 of 0x42004
			 * The bit5 and bit7 of 0x42020
			 * The bit14 of 0x70180
			 * The bit14 of 0x71180
			 */
			I915_WRITE(ILK_DISPLAY_CHICKEN1,
				   I915_READ(ILK_DISPLAY_CHICKEN1) |
				   ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
			I915_WRITE(ILK_DISPLAY_CHICKEN2,
				   I915_READ(ILK_DISPLAY_CHICKEN2) |
				   ILK_DPARB_GATE | ILK_VSDPFD_FULL);
			I915_WRITE(ILK_DSPCLK_GATE,
				   I915_READ(ILK_DSPCLK_GATE) |
				   ILK_DPARB_CLK_GATE  |
				   ILK_DPFD_CLK_GATE);

			I915_WRITE(DSPACNTR,
				   I915_READ(DSPACNTR) |
				   DISPPLANE_TRICKLE_FEED_DISABLE);
			I915_WRITE(DSPBCNTR,
				   I915_READ(DSPBCNTR) |
				   DISPPLANE_TRICKLE_FEED_DISABLE);
		}
6505
	} else if (IS_G4X(dev)) {
6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517
		uint32_t dspclk_gate;
		I915_WRITE(RENCLK_GATE_D1, 0);
		I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
		       GS_UNIT_CLOCK_GATE_DISABLE |
		       CL_UNIT_CLOCK_GATE_DISABLE);
		I915_WRITE(RAMCLK_GATE_D, 0);
		dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
			OVRUNIT_CLOCK_GATE_DISABLE |
			OVCUNIT_CLOCK_GATE_DISABLE;
		if (IS_GM45(dev))
			dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
		I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
6518
	} else if (IS_CRESTLINE(dev)) {
6519 6520 6521 6522 6523
		I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
		I915_WRITE(RENCLK_GATE_D2, 0);
		I915_WRITE(DSPCLK_GATE_D, 0);
		I915_WRITE(RAMCLK_GATE_D, 0);
		I915_WRITE16(DEUC, 0);
6524
	} else if (IS_BROADWATER(dev)) {
6525 6526 6527 6528 6529 6530
		I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
		       I965_RCC_CLOCK_GATE_DISABLE |
		       I965_RCPB_CLOCK_GATE_DISABLE |
		       I965_ISC_CLOCK_GATE_DISABLE |
		       I965_FBC_CLOCK_GATE_DISABLE);
		I915_WRITE(RENCLK_GATE_D2, 0);
6531
	} else if (IS_GEN3(dev)) {
6532 6533 6534 6535 6536
		u32 dstate = I915_READ(D_STATE);

		dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
			DSTATE_DOT_CLOCK_GATING;
		I915_WRITE(D_STATE, dstate);
6537
	} else if (IS_I85X(dev) || IS_I865G(dev)) {
6538 6539 6540 6541 6542 6543
		I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
	} else if (IS_I830(dev)) {
		I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
	}
}

C
Chris Wilson 已提交
6544
static void ironlake_teardown_rc6(struct drm_device *dev)
6545 6546 6547 6548
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (dev_priv->renderctx) {
C
Chris Wilson 已提交
6549 6550
		i915_gem_object_unpin(dev_priv->renderctx);
		drm_gem_object_unreference(&dev_priv->renderctx->base);
6551 6552 6553 6554
		dev_priv->renderctx = NULL;
	}

	if (dev_priv->pwrctx) {
C
Chris Wilson 已提交
6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569
		i915_gem_object_unpin(dev_priv->pwrctx);
		drm_gem_object_unreference(&dev_priv->pwrctx->base);
		dev_priv->pwrctx = NULL;
	}
}

static void ironlake_disable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (I915_READ(PWRCTXA)) {
		/* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
		wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
			 50);
6570 6571 6572 6573

		I915_WRITE(PWRCTXA, 0);
		POSTING_READ(PWRCTXA);

C
Chris Wilson 已提交
6574 6575
		I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
		POSTING_READ(RSTDBYCTL);
6576
	}
C
Chris Wilson 已提交
6577

6578
	ironlake_teardown_rc6(dev);
6579 6580
}

C
Chris Wilson 已提交
6581
static int ironlake_setup_rc6(struct drm_device *dev)
J
Jesse Barnes 已提交
6582 6583 6584
{
	struct drm_i915_private *dev_priv = dev->dev_private;

C
Chris Wilson 已提交
6585 6586 6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597
	if (dev_priv->renderctx == NULL)
		dev_priv->renderctx = intel_alloc_context_page(dev);
	if (!dev_priv->renderctx)
		return -ENOMEM;

	if (dev_priv->pwrctx == NULL)
		dev_priv->pwrctx = intel_alloc_context_page(dev);
	if (!dev_priv->pwrctx) {
		ironlake_teardown_rc6(dev);
		return -ENOMEM;
	}

	return 0;
J
Jesse Barnes 已提交
6598 6599 6600 6601 6602 6603 6604
}

void ironlake_enable_rc6(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
6605 6606 6607 6608 6609 6610 6611 6612 6613 6614
	/* rc6 disabled by default due to repeated reports of hanging during
	 * boot and resume.
	 */
	if (!i915_enable_rc6)
		return;

	ret = ironlake_setup_rc6(dev);
	if (ret)
		return;

J
Jesse Barnes 已提交
6615 6616 6617 6618 6619 6620
	/*
	 * GPU can automatically power down the render unit if given a page
	 * to save state.
	 */
	ret = BEGIN_LP_RING(6);
	if (ret) {
C
Chris Wilson 已提交
6621
		ironlake_teardown_rc6(dev);
J
Jesse Barnes 已提交
6622 6623
		return;
	}
C
Chris Wilson 已提交
6624

J
Jesse Barnes 已提交
6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640
	OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
	OUT_RING(MI_SET_CONTEXT);
	OUT_RING(dev_priv->renderctx->gtt_offset |
		 MI_MM_SPACE_GTT |
		 MI_SAVE_EXT_STATE_EN |
		 MI_RESTORE_EXT_STATE_EN |
		 MI_RESTORE_INHIBIT);
	OUT_RING(MI_SUSPEND_FLUSH);
	OUT_RING(MI_NOOP);
	OUT_RING(MI_FLUSH);
	ADVANCE_LP_RING();

	I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
	I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
}

C
Chris Wilson 已提交
6641

6642 6643 6644 6645 6646 6647
/* Set up chip specific display functions */
static void intel_init_display(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* We always want a DPMS function */
6648
	if (HAS_PCH_SPLIT(dev))
6649
		dev_priv->display.dpms = ironlake_crtc_dpms;
6650 6651 6652
	else
		dev_priv->display.dpms = i9xx_crtc_dpms;

6653
	if (I915_HAS_FBC(dev)) {
6654
		if (HAS_PCH_SPLIT(dev)) {
6655 6656 6657 6658
			dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
			dev_priv->display.enable_fbc = ironlake_enable_fbc;
			dev_priv->display.disable_fbc = ironlake_disable_fbc;
		} else if (IS_GM45(dev)) {
6659 6660 6661
			dev_priv->display.fbc_enabled = g4x_fbc_enabled;
			dev_priv->display.enable_fbc = g4x_enable_fbc;
			dev_priv->display.disable_fbc = g4x_disable_fbc;
6662
		} else if (IS_CRESTLINE(dev)) {
6663 6664 6665 6666
			dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
			dev_priv->display.enable_fbc = i8xx_enable_fbc;
			dev_priv->display.disable_fbc = i8xx_disable_fbc;
		}
6667
		/* 855GM needs testing */
6668 6669 6670
	}

	/* Returns the core display clock speed */
6671
	if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
6672 6673 6674 6675 6676
		dev_priv->display.get_display_clock_speed =
			i945_get_display_clock_speed;
	else if (IS_I915G(dev))
		dev_priv->display.get_display_clock_speed =
			i915_get_display_clock_speed;
6677
	else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
6678 6679 6680 6681 6682 6683 6684 6685
		dev_priv->display.get_display_clock_speed =
			i9xx_misc_get_display_clock_speed;
	else if (IS_I915GM(dev))
		dev_priv->display.get_display_clock_speed =
			i915gm_get_display_clock_speed;
	else if (IS_I865G(dev))
		dev_priv->display.get_display_clock_speed =
			i865_get_display_clock_speed;
6686
	else if (IS_I85X(dev))
6687 6688 6689 6690 6691 6692 6693
		dev_priv->display.get_display_clock_speed =
			i855_get_display_clock_speed;
	else /* 852, 830 */
		dev_priv->display.get_display_clock_speed =
			i830_get_display_clock_speed;

	/* For FIFO watermark updates */
6694
	if (HAS_PCH_SPLIT(dev)) {
6695
		if (IS_GEN5(dev)) {
6696 6697 6698 6699 6700 6701
			if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
				dev_priv->display.update_wm = ironlake_update_wm;
			else {
				DRM_DEBUG_KMS("Failed to get proper latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
6702 6703 6704 6705 6706 6707 6708 6709
			}
		} else if (IS_GEN6(dev)) {
			if (SNB_READ_WM0_LATENCY()) {
				dev_priv->display.update_wm = sandybridge_update_wm;
			} else {
				DRM_DEBUG_KMS("Failed to read display plane latency. "
					      "Disable CxSR\n");
				dev_priv->display.update_wm = NULL;
6710 6711 6712 6713
			}
		} else
			dev_priv->display.update_wm = NULL;
	} else if (IS_PINEVIEW(dev)) {
6714
		if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6715
					    dev_priv->is_ddr3,
6716 6717 6718
					    dev_priv->fsb_freq,
					    dev_priv->mem_freq)) {
			DRM_INFO("failed to find known CxSR latency "
6719
				 "(found ddr%s fsb freq %d, mem freq %d), "
6720
				 "disabling CxSR\n",
6721
				 (dev_priv->is_ddr3 == 1) ? "3": "2",
6722 6723 6724 6725 6726 6727 6728
				 dev_priv->fsb_freq, dev_priv->mem_freq);
			/* Disable CxSR and never update its watermark again */
			pineview_disable_cxsr(dev);
			dev_priv->display.update_wm = NULL;
		} else
			dev_priv->display.update_wm = pineview_update_wm;
	} else if (IS_G4X(dev))
6729
		dev_priv->display.update_wm = g4x_update_wm;
6730
	else if (IS_GEN4(dev))
6731
		dev_priv->display.update_wm = i965_update_wm;
6732
	else if (IS_GEN3(dev)) {
6733 6734
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6735 6736 6737
	} else if (IS_I85X(dev)) {
		dev_priv->display.update_wm = i9xx_update_wm;
		dev_priv->display.get_fifo_size = i85x_get_fifo_size;
6738
	} else {
6739 6740
		dev_priv->display.update_wm = i830_update_wm;
		if (IS_845G(dev))
6741 6742 6743 6744 6745 6746
			dev_priv->display.get_fifo_size = i845_get_fifo_size;
		else
			dev_priv->display.get_fifo_size = i830_get_fifo_size;
	}
}

6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806
/*
 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
 * resume, or other times.  This quirk makes sure that's the case for
 * affected systems.
 */
static void quirk_pipea_force (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	dev_priv->quirks |= QUIRK_PIPEA_FORCE;
	DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
}

struct intel_quirk {
	int device;
	int subsystem_vendor;
	int subsystem_device;
	void (*hook)(struct drm_device *dev);
};

struct intel_quirk intel_quirks[] = {
	/* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
	{ 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
	/* HP Mini needs pipe A force quirk (LP: #322104) */
	{ 0x27ae,0x103c, 0x361a, quirk_pipea_force },

	/* Thinkpad R31 needs pipe A force quirk */
	{ 0x3577, 0x1014, 0x0505, quirk_pipea_force },
	/* Toshiba Protege R-205, S-209 needs pipe A force quirk */
	{ 0x2592, 0x1179, 0x0001, quirk_pipea_force },

	/* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
	{ 0x3577,  0x1014, 0x0513, quirk_pipea_force },
	/* ThinkPad X40 needs pipe A force quirk */

	/* ThinkPad T60 needs pipe A force quirk (bug #16494) */
	{ 0x2782, 0x17aa, 0x201a, quirk_pipea_force },

	/* 855 & before need to leave pipe A & dpll A up */
	{ 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
	{ 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
};

static void intel_init_quirks(struct drm_device *dev)
{
	struct pci_dev *d = dev->pdev;
	int i;

	for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
		struct intel_quirk *q = &intel_quirks[i];

		if (d->device == q->device &&
		    (d->subsystem_vendor == q->subsystem_vendor ||
		     q->subsystem_vendor == PCI_ANY_ID) &&
		    (d->subsystem_device == q->subsystem_device ||
		     q->subsystem_device == PCI_ANY_ID))
			q->hook(dev);
	}
}

6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829
/* Disable the VGA plane that we never use */
static void i915_disable_vga(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u8 sr1;
	u32 vga_reg;

	if (HAS_PCH_SPLIT(dev))
		vga_reg = CPU_VGACNTRL;
	else
		vga_reg = VGACNTRL;

	vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
	outb(1, VGA_SR_INDEX);
	sr1 = inb(VGA_SR_DATA);
	outb(sr1 | 1<<5, VGA_SR_DATA);
	vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
	udelay(300);

	I915_WRITE(vga_reg, VGA_DISP_DISABLE);
	POSTING_READ(vga_reg);
}

J
Jesse Barnes 已提交
6830 6831
void intel_modeset_init(struct drm_device *dev)
{
6832
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jesse Barnes 已提交
6833 6834 6835 6836 6837 6838 6839 6840 6841
	int i;

	drm_mode_config_init(dev);

	dev->mode_config.min_width = 0;
	dev->mode_config.min_height = 0;

	dev->mode_config.funcs = (void *)&intel_mode_funcs;

6842 6843
	intel_init_quirks(dev);

6844 6845
	intel_init_display(dev);

6846 6847 6848 6849
	if (IS_GEN2(dev)) {
		dev->mode_config.max_width = 2048;
		dev->mode_config.max_height = 2048;
	} else if (IS_GEN3(dev)) {
6850 6851
		dev->mode_config.max_width = 4096;
		dev->mode_config.max_height = 4096;
J
Jesse Barnes 已提交
6852
	} else {
6853 6854
		dev->mode_config.max_width = 8192;
		dev->mode_config.max_height = 8192;
J
Jesse Barnes 已提交
6855
	}
6856
	dev->mode_config.fb_base = dev->agp->base;
J
Jesse Barnes 已提交
6857

6858
	if (IS_MOBILE(dev) || !IS_GEN2(dev))
6859
		dev_priv->num_pipe = 2;
J
Jesse Barnes 已提交
6860
	else
6861
		dev_priv->num_pipe = 1;
6862
	DRM_DEBUG_KMS("%d display pipe%s available.\n",
6863
		      dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
J
Jesse Barnes 已提交
6864

6865
	for (i = 0; i < dev_priv->num_pipe; i++) {
J
Jesse Barnes 已提交
6866 6867 6868 6869
		intel_crtc_init(dev, i);
	}

	intel_setup_outputs(dev);
6870

6871
	intel_enable_clock_gating(dev);
6872

6873 6874 6875
	/* Just disable it once at startup */
	i915_disable_vga(dev);

6876
	if (IS_IRONLAKE_M(dev)) {
6877
		ironlake_enable_drps(dev);
6878 6879
		intel_init_emon(dev);
	}
6880

6881 6882 6883
	if (IS_GEN6(dev))
		gen6_enable_rps(dev_priv);

C
Chris Wilson 已提交
6884
	if (IS_IRONLAKE_M(dev))
J
Jesse Barnes 已提交
6885 6886
		ironlake_enable_rc6(dev);

6887 6888 6889
	INIT_WORK(&dev_priv->idle_work, intel_idle_update);
	setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
		    (unsigned long)dev);
6890 6891

	intel_setup_overlay(dev);
J
Jesse Barnes 已提交
6892 6893 6894 6895
}

void intel_modeset_cleanup(struct drm_device *dev)
{
6896 6897 6898 6899
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc;
	struct intel_crtc *intel_crtc;

6900
	drm_kms_helper_poll_fini(dev);
6901 6902
	mutex_lock(&dev->struct_mutex);

J
Jesse Barnes 已提交
6903 6904 6905
	intel_unregister_dsm_handler();


6906 6907 6908 6909 6910 6911
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		/* Skip inactive CRTCs */
		if (!crtc->fb)
			continue;

		intel_crtc = to_intel_crtc(crtc);
6912
		intel_increase_pllclock(crtc);
6913 6914
	}

6915 6916 6917
	if (dev_priv->display.disable_fbc)
		dev_priv->display.disable_fbc(dev);

6918 6919
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_drps(dev);
6920 6921
	if (IS_GEN6(dev))
		gen6_disable_rps(dev);
6922

J
Jesse Barnes 已提交
6923 6924
	if (IS_IRONLAKE_M(dev))
		ironlake_disable_rc6(dev);
6925

6926 6927
	mutex_unlock(&dev->struct_mutex);

6928 6929 6930 6931 6932
	/* Disable the irq before mode object teardown, for the irq might
	 * enqueue unpin/hotplug work. */
	drm_irq_uninstall(dev);
	cancel_work_sync(&dev_priv->hotplug_work);

6933 6934 6935 6936 6937 6938 6939 6940
	/* Shut off idle work before the crtcs get freed. */
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
		intel_crtc = to_intel_crtc(crtc);
		del_timer_sync(&intel_crtc->idle_timer);
	}
	del_timer_sync(&dev_priv->idle_timer);
	cancel_work_sync(&dev_priv->idle_work);

J
Jesse Barnes 已提交
6941 6942 6943
	drm_mode_config_cleanup(dev);
}

6944 6945 6946
/*
 * Return which encoder is currently attached for connector.
 */
6947
struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
J
Jesse Barnes 已提交
6948
{
6949 6950
	return &intel_attached_encoder(connector)->base;
}
6951

6952 6953 6954 6955 6956 6957
void intel_connector_attach_encoder(struct intel_connector *connector,
				    struct intel_encoder *encoder)
{
	connector->encoder = encoder;
	drm_mode_connector_attach_encoder(&connector->base,
					  &encoder->base);
J
Jesse Barnes 已提交
6958
}
6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975

/*
 * set vga decode state - true == enable VGA decode
 */
int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u16 gmch_ctrl;

	pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
	if (state)
		gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
	else
		gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
	pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
	return 0;
}
6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085

#ifdef CONFIG_DEBUG_FS
#include <linux/seq_file.h>

struct intel_display_error_state {
	struct intel_cursor_error_state {
		u32 control;
		u32 position;
		u32 base;
		u32 size;
	} cursor[2];

	struct intel_pipe_error_state {
		u32 conf;
		u32 source;

		u32 htotal;
		u32 hblank;
		u32 hsync;
		u32 vtotal;
		u32 vblank;
		u32 vsync;
	} pipe[2];

	struct intel_plane_error_state {
		u32 control;
		u32 stride;
		u32 size;
		u32 pos;
		u32 addr;
		u32 surface;
		u32 tile_offset;
	} plane[2];
};

struct intel_display_error_state *
intel_display_capture_error_state(struct drm_device *dev)
{
        drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_display_error_state *error;
	int i;

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (error == NULL)
		return NULL;

	for (i = 0; i < 2; i++) {
		error->cursor[i].control = I915_READ(CURCNTR(i));
		error->cursor[i].position = I915_READ(CURPOS(i));
		error->cursor[i].base = I915_READ(CURBASE(i));

		error->plane[i].control = I915_READ(DSPCNTR(i));
		error->plane[i].stride = I915_READ(DSPSTRIDE(i));
		error->plane[i].size = I915_READ(DSPSIZE(i));
		error->plane[i].pos= I915_READ(DSPPOS(i));
		error->plane[i].addr = I915_READ(DSPADDR(i));
		if (INTEL_INFO(dev)->gen >= 4) {
			error->plane[i].surface = I915_READ(DSPSURF(i));
			error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
		}

		error->pipe[i].conf = I915_READ(PIPECONF(i));
		error->pipe[i].source = I915_READ(PIPESRC(i));
		error->pipe[i].htotal = I915_READ(HTOTAL(i));
		error->pipe[i].hblank = I915_READ(HBLANK(i));
		error->pipe[i].hsync = I915_READ(HSYNC(i));
		error->pipe[i].vtotal = I915_READ(VTOTAL(i));
		error->pipe[i].vblank = I915_READ(VBLANK(i));
		error->pipe[i].vsync = I915_READ(VSYNC(i));
	}

	return error;
}

void
intel_display_print_error_state(struct seq_file *m,
				struct drm_device *dev,
				struct intel_display_error_state *error)
{
	int i;

	for (i = 0; i < 2; i++) {
		seq_printf(m, "Pipe [%d]:\n", i);
		seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
		seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
		seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
		seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
		seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
		seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
		seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
		seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);

		seq_printf(m, "Plane [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
		seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
		seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
		seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
		seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
		if (INTEL_INFO(dev)->gen >= 4) {
			seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
			seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
		}

		seq_printf(m, "Cursor [%d]:\n", i);
		seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
		seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
		seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
	}
}
#endif