amdgpu_drm.h 22.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
/* amdgpu_drm.h -- Public header for the amdgpu driver -*- linux-c -*-
 *
 * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
 * Copyright 2002 Tungsten Graphics, Inc., Cedar Park, Texas.
 * Copyright 2014 Advanced Micro Devices, Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *    Kevin E. Martin <martin@valinux.com>
 *    Gareth Hughes <gareth@valinux.com>
 *    Keith Whitwell <keith@tungstengraphics.com>
 */

#ifndef __AMDGPU_DRM_H__
#define __AMDGPU_DRM_H__

35
#include "drm.h"
36

37 38 39 40
#if defined(__cplusplus)
extern "C" {
#endif

41 42 43 44 45 46 47 48 49 50 51 52
#define DRM_AMDGPU_GEM_CREATE		0x00
#define DRM_AMDGPU_GEM_MMAP		0x01
#define DRM_AMDGPU_CTX			0x02
#define DRM_AMDGPU_BO_LIST		0x03
#define DRM_AMDGPU_CS			0x04
#define DRM_AMDGPU_INFO			0x05
#define DRM_AMDGPU_GEM_METADATA		0x06
#define DRM_AMDGPU_GEM_WAIT_IDLE	0x07
#define DRM_AMDGPU_GEM_VA		0x08
#define DRM_AMDGPU_WAIT_CS		0x09
#define DRM_AMDGPU_GEM_OP		0x10
#define DRM_AMDGPU_GEM_USERPTR		0x11
53
#define DRM_AMDGPU_WAIT_FENCES		0x12
54 55 56 57 58 59 60 61 62

#define DRM_IOCTL_AMDGPU_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
#define DRM_IOCTL_AMDGPU_GEM_MMAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
#define DRM_IOCTL_AMDGPU_CTX		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
#define DRM_IOCTL_AMDGPU_BO_LIST	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
#define DRM_IOCTL_AMDGPU_CS		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
#define DRM_IOCTL_AMDGPU_INFO		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
#define DRM_IOCTL_AMDGPU_GEM_METADATA	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
C
Christian König 已提交
63
#define DRM_IOCTL_AMDGPU_GEM_VA		DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
64 65 66
#define DRM_IOCTL_AMDGPU_WAIT_CS	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
#define DRM_IOCTL_AMDGPU_GEM_OP		DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
#define DRM_IOCTL_AMDGPU_GEM_USERPTR	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
67
#define DRM_IOCTL_AMDGPU_WAIT_FENCES	DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
68 69 70 71 72 73 74 75 76 77 78 79 80

#define AMDGPU_GEM_DOMAIN_CPU		0x1
#define AMDGPU_GEM_DOMAIN_GTT		0x2
#define AMDGPU_GEM_DOMAIN_VRAM		0x4
#define AMDGPU_GEM_DOMAIN_GDS		0x8
#define AMDGPU_GEM_DOMAIN_GWS		0x10
#define AMDGPU_GEM_DOMAIN_OA		0x20

/* Flag that CPU access will be required for the case of VRAM domain */
#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED	(1 << 0)
/* Flag that CPU access will not work, this VRAM domain is invisible */
#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS		(1 << 1)
/* Flag that USWC attributes should be used for GTT */
81
#define AMDGPU_GEM_CREATE_CPU_GTT_USWC		(1 << 2)
82 83
/* Flag that the memory should be in VRAM and cleared */
#define AMDGPU_GEM_CREATE_VRAM_CLEARED		(1 << 3)
84 85
/* Flag that create shadow bo(GTT) while allocating vram bo */
#define AMDGPU_GEM_CREATE_SHADOW		(1 << 4)
86 87
/* Flag that allocating the BO should use linear VRAM */
#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS	(1 << 5)
88 89 90

struct drm_amdgpu_gem_create_in  {
	/** the requested memory size */
91
	__u64 bo_size;
92
	/** physical start_addr alignment in bytes for some HW requirements */
93
	__u64 alignment;
94
	/** the requested memory domains */
95
	__u64 domains;
96
	/** allocation flags */
97
	__u64 domain_flags;
98 99 100 101
};

struct drm_amdgpu_gem_create_out  {
	/** returned GEM object handle */
102 103
	__u32 handle;
	__u32 _pad;
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
};

union drm_amdgpu_gem_create {
	struct drm_amdgpu_gem_create_in		in;
	struct drm_amdgpu_gem_create_out	out;
};

/** Opcode to create new residency list.  */
#define AMDGPU_BO_LIST_OP_CREATE	0
/** Opcode to destroy previously created residency list */
#define AMDGPU_BO_LIST_OP_DESTROY	1
/** Opcode to update resource information in the list */
#define AMDGPU_BO_LIST_OP_UPDATE	2

struct drm_amdgpu_bo_list_in {
	/** Type of operation */
120
	__u32 operation;
121
	/** Handle of list or 0 if we want to create one */
122
	__u32 list_handle;
123
	/** Number of BOs in list  */
124
	__u32 bo_number;
125
	/** Size of each element describing BO */
126
	__u32 bo_info_size;
127
	/** Pointer to array describing BOs */
128
	__u64 bo_info_ptr;
129 130 131 132
};

struct drm_amdgpu_bo_list_entry {
	/** Handle of BO */
133
	__u32 bo_handle;
134
	/** New (if specified) BO priority to be used during migration */
135
	__u32 bo_priority;
136 137 138 139
};

struct drm_amdgpu_bo_list_out {
	/** Handle of resource list  */
140 141
	__u32 list_handle;
	__u32 _pad;
142 143 144 145 146 147 148 149 150 151 152 153
};

union drm_amdgpu_bo_list {
	struct drm_amdgpu_bo_list_in in;
	struct drm_amdgpu_bo_list_out out;
};

/* context related */
#define AMDGPU_CTX_OP_ALLOC_CTX	1
#define AMDGPU_CTX_OP_FREE_CTX	2
#define AMDGPU_CTX_OP_QUERY_STATE	3

154 155
/* GPU reset status */
#define AMDGPU_CTX_NO_RESET		0
156 157 158 159 160 161
/* this the context caused it */
#define AMDGPU_CTX_GUILTY_RESET		1
/* some other context caused it */
#define AMDGPU_CTX_INNOCENT_RESET	2
/* unknown cause */
#define AMDGPU_CTX_UNKNOWN_RESET	3
162

163
struct drm_amdgpu_ctx_in {
164
	/** AMDGPU_CTX_OP_* */
165
	__u32	op;
166
	/** For future use, no flags defined so far */
167 168 169
	__u32	flags;
	__u32	ctx_id;
	__u32	_pad;
170 171 172 173
};

union drm_amdgpu_ctx_out {
		struct {
174 175
			__u32	ctx_id;
			__u32	_pad;
176 177 178
		} alloc;

		struct {
179
			/** For future use, no flags defined so far */
180
			__u64	flags;
181
			/** Number of resets caused by this context so far. */
182
			__u32	hangs;
183
			/** Reset status since the last call of the ioctl. */
184
			__u32	reset_status;
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
		} state;
};

union drm_amdgpu_ctx {
	struct drm_amdgpu_ctx_in in;
	union drm_amdgpu_ctx_out out;
};

/*
 * This is not a reliable API and you should expect it to fail for any
 * number of reasons and have fallback path that do not use userptr to
 * perform any operation.
 */
#define AMDGPU_GEM_USERPTR_READONLY	(1 << 0)
#define AMDGPU_GEM_USERPTR_ANONONLY	(1 << 1)
#define AMDGPU_GEM_USERPTR_VALIDATE	(1 << 2)
#define AMDGPU_GEM_USERPTR_REGISTER	(1 << 3)

struct drm_amdgpu_gem_userptr {
204 205
	__u64		addr;
	__u64		size;
206
	/* AMDGPU_GEM_USERPTR_* */
207
	__u32		flags;
208
	/* Resulting GEM handle */
209
	__u32		handle;
210 211
};

212
/* SI-CI-VI: */
M
Marek Olšák 已提交
213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
/* same meaning as the GB_TILE_MODE and GL_MACRO_TILE_MODE fields */
#define AMDGPU_TILING_ARRAY_MODE_SHIFT			0
#define AMDGPU_TILING_ARRAY_MODE_MASK			0xf
#define AMDGPU_TILING_PIPE_CONFIG_SHIFT			4
#define AMDGPU_TILING_PIPE_CONFIG_MASK			0x1f
#define AMDGPU_TILING_TILE_SPLIT_SHIFT			9
#define AMDGPU_TILING_TILE_SPLIT_MASK			0x7
#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT		12
#define AMDGPU_TILING_MICRO_TILE_MODE_MASK		0x7
#define AMDGPU_TILING_BANK_WIDTH_SHIFT			15
#define AMDGPU_TILING_BANK_WIDTH_MASK			0x3
#define AMDGPU_TILING_BANK_HEIGHT_SHIFT			17
#define AMDGPU_TILING_BANK_HEIGHT_MASK			0x3
#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT		19
#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK		0x3
#define AMDGPU_TILING_NUM_BANKS_SHIFT			21
#define AMDGPU_TILING_NUM_BANKS_MASK			0x3

231 232 233 234 235
/* GFX9 and later: */
#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT		0
#define AMDGPU_TILING_SWIZZLE_MODE_MASK			0x1f

/* Set/Get helpers for tiling flags. */
M
Marek Olšák 已提交
236
#define AMDGPU_TILING_SET(field, value) \
237
	(((__u64)(value) & AMDGPU_TILING_##field##_MASK) << AMDGPU_TILING_##field##_SHIFT)
M
Marek Olšák 已提交
238
#define AMDGPU_TILING_GET(value, field) \
239
	(((__u64)(value) >> AMDGPU_TILING_##field##_SHIFT) & AMDGPU_TILING_##field##_MASK)
240 241 242 243 244 245

#define AMDGPU_GEM_METADATA_OP_SET_METADATA                  1
#define AMDGPU_GEM_METADATA_OP_GET_METADATA                  2

/** The same structure is shared for input/output */
struct drm_amdgpu_gem_metadata {
246
	/** GEM Object handle */
247
	__u32	handle;
248
	/** Do we want get or set metadata */
249
	__u32	op;
250
	struct {
251
		/** For future use, no flags defined so far */
252
		__u64	flags;
253
		/** family specific tiling info */
254 255 256
		__u64	tiling_info;
		__u32	data_size_bytes;
		__u32	data[64];
257 258 259 260
	} data;
};

struct drm_amdgpu_gem_mmap_in {
261
	/** the GEM object handle */
262 263
	__u32 handle;
	__u32 _pad;
264 265 266
};

struct drm_amdgpu_gem_mmap_out {
267
	/** mmap offset from the vma offset manager */
268
	__u64 addr_ptr;
269 270 271 272 273 274 275 276
};

union drm_amdgpu_gem_mmap {
	struct drm_amdgpu_gem_mmap_in   in;
	struct drm_amdgpu_gem_mmap_out out;
};

struct drm_amdgpu_gem_wait_idle_in {
277
	/** GEM object handle */
278
	__u32 handle;
279
	/** For future use, no flags defined so far */
280
	__u32 flags;
281
	/** Absolute timeout to wait */
282
	__u64 timeout;
283 284 285
};

struct drm_amdgpu_gem_wait_idle_out {
286
	/** BO status:  0 - BO is idle, 1 - BO is busy */
287
	__u32 status;
288
	/** Returned current memory domain */
289
	__u32 domain;
290 291 292 293 294 295 296 297
};

union drm_amdgpu_gem_wait_idle {
	struct drm_amdgpu_gem_wait_idle_in  in;
	struct drm_amdgpu_gem_wait_idle_out out;
};

struct drm_amdgpu_wait_cs_in {
298
	/** Command submission handle */
299
	__u64 handle;
300
	/** Absolute timeout to wait */
301 302 303 304 305
	__u64 timeout;
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
306 307 308
};

struct drm_amdgpu_wait_cs_out {
309
	/** CS status:  0 - CS completed, 1 - CS still busy */
310
	__u64 status;
311 312 313 314 315 316 317
};

union drm_amdgpu_wait_cs {
	struct drm_amdgpu_wait_cs_in in;
	struct drm_amdgpu_wait_cs_out out;
};

318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
struct drm_amdgpu_fence {
	__u32 ctx_id;
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u64 seq_no;
};

struct drm_amdgpu_wait_fences_in {
	/** This points to uint64_t * which points to fences */
	__u64 fences;
	__u32 fence_count;
	__u32 wait_all;
	__u64 timeout_ns;
};

struct drm_amdgpu_wait_fences_out {
	__u32 status;
	__u32 first_signaled;
};

union drm_amdgpu_wait_fences {
	struct drm_amdgpu_wait_fences_in in;
	struct drm_amdgpu_wait_fences_out out;
};

344 345 346
#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO	0
#define AMDGPU_GEM_OP_SET_PLACEMENT		1

347 348
/* Sets or returns a value associated with a buffer. */
struct drm_amdgpu_gem_op {
349
	/** GEM object handle */
350
	__u32	handle;
351
	/** AMDGPU_GEM_OP_* */
352
	__u32	op;
353
	/** Input or return value */
354
	__u64	value;
355 356 357 358
};

#define AMDGPU_VA_OP_MAP			1
#define AMDGPU_VA_OP_UNMAP			2
359
#define AMDGPU_VA_OP_CLEAR			3
360
#define AMDGPU_VA_OP_REPLACE			4
361

362 363 364
/* Delay the page table update till the next CS */
#define AMDGPU_VM_DELAY_UPDATE		(1 << 0)

365 366 367 368 369 370 371
/* Mapping flags */
/* readable mapping */
#define AMDGPU_VM_PAGE_READABLE		(1 << 1)
/* writable mapping */
#define AMDGPU_VM_PAGE_WRITEABLE	(1 << 2)
/* executable mapping, new for VI */
#define AMDGPU_VM_PAGE_EXECUTABLE	(1 << 3)
372 373
/* partially resident texture */
#define AMDGPU_VM_PAGE_PRT		(1 << 4)
374 375 376 377 378 379 380 381 382 383 384 385
/* MTYPE flags use bit 5 to 8 */
#define AMDGPU_VM_MTYPE_MASK		(0xf << 5)
/* Default MTYPE. Pre-AI must use this.  Recommended for newer ASICs. */
#define AMDGPU_VM_MTYPE_DEFAULT		(0 << 5)
/* Use NC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_NC		(1 << 5)
/* Use WC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_WC		(2 << 5)
/* Use CC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_CC		(3 << 5)
/* Use UC MTYPE instead of default MTYPE */
#define AMDGPU_VM_MTYPE_UC		(4 << 5)
386

C
Christian König 已提交
387
struct drm_amdgpu_gem_va {
388
	/** GEM object handle */
389 390
	__u32 handle;
	__u32 _pad;
391
	/** AMDGPU_VA_OP_* */
392
	__u32 operation;
393
	/** AMDGPU_VM_PAGE_* */
394
	__u32 flags;
395
	/** va address to assign . Must be correctly aligned.*/
396
	__u64 va_address;
397
	/** Specify offset inside of BO to assign. Must be correctly aligned.*/
398
	__u64 offset_in_bo;
399
	/** Specify mapping size. Must be correctly aligned. */
400
	__u64 map_size;
401 402 403 404 405 406 407
};

#define AMDGPU_HW_IP_GFX          0
#define AMDGPU_HW_IP_COMPUTE      1
#define AMDGPU_HW_IP_DMA          2
#define AMDGPU_HW_IP_UVD          3
#define AMDGPU_HW_IP_VCE          4
L
Leo Liu 已提交
408 409
#define AMDGPU_HW_IP_UVD_ENC      5
#define AMDGPU_HW_IP_NUM          6
410 411 412 413 414

#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1

#define AMDGPU_CHUNK_ID_IB		0x01
#define AMDGPU_CHUNK_ID_FENCE		0x02
415
#define AMDGPU_CHUNK_ID_DEPENDENCIES	0x03
416

417
struct drm_amdgpu_cs_chunk {
418 419 420
	__u32		chunk_id;
	__u32		length_dw;
	__u64		chunk_data;
421 422 423 424
};

struct drm_amdgpu_cs_in {
	/** Rendering context id */
425
	__u32		ctx_id;
426
	/**  Handle of resource list associated with CS */
427 428 429 430 431
	__u32		bo_list_handle;
	__u32		num_chunks;
	__u32		_pad;
	/** this points to __u64 * which point to cs chunks */
	__u64		chunks;
432 433 434
};

struct drm_amdgpu_cs_out {
435
	__u64 handle;
436 437 438
};

union drm_amdgpu_cs {
439 440
	struct drm_amdgpu_cs_in in;
	struct drm_amdgpu_cs_out out;
441 442 443 444 445 446 447
};

/* Specify flags to be used for IB */

/* This IB should be submitted to CE */
#define AMDGPU_IB_FLAG_CE	(1<<0)

J
Jammy Zhou 已提交
448
/* CE Preamble */
449
#define AMDGPU_IB_FLAG_PREAMBLE (1<<1)
J
Jammy Zhou 已提交
450

451
struct drm_amdgpu_cs_chunk_ib {
452
	__u32 _pad;
453
	/** AMDGPU_IB_FLAG_* */
454
	__u32 flags;
455
	/** Virtual address to begin IB execution */
456
	__u64 va_start;
457
	/** Size of submission */
458
	__u32 ib_bytes;
459
	/** HW IP to submit to */
460
	__u32 ip_type;
461
	/** HW IP index of the same type to submit to  */
462
	__u32 ip_instance;
463
	/** Ring index to submit to */
464
	__u32 ring;
465 466
};

467
struct drm_amdgpu_cs_chunk_dep {
468 469 470 471 472
	__u32 ip_type;
	__u32 ip_instance;
	__u32 ring;
	__u32 ctx_id;
	__u64 handle;
473 474
};

475
struct drm_amdgpu_cs_chunk_fence {
476 477
	__u32 handle;
	__u32 offset;
478 479 480 481 482 483 484 485 486 487 488 489 490 491
};

struct drm_amdgpu_cs_chunk_data {
	union {
		struct drm_amdgpu_cs_chunk_ib		ib_data;
		struct drm_amdgpu_cs_chunk_fence	fence_data;
	};
};

/**
 *  Query h/w info: Flag that this is integrated (a.h.a. fusion) GPU
 *
 */
#define AMDGPU_IDS_FLAGS_FUSION         0x1
M
Monk Liu 已提交
492
#define AMDGPU_IDS_FLAGS_PREEMPTION     0x2
493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541

/* indicate if acceleration can be working */
#define AMDGPU_INFO_ACCEL_WORKING		0x00
/* get the crtc_id from the mode object id? */
#define AMDGPU_INFO_CRTC_FROM_ID		0x01
/* query hw IP info */
#define AMDGPU_INFO_HW_IP_INFO			0x02
/* query hw IP instance count for the specified type */
#define AMDGPU_INFO_HW_IP_COUNT			0x03
/* timestamp for GL_ARB_timer_query */
#define AMDGPU_INFO_TIMESTAMP			0x05
/* Query the firmware version */
#define AMDGPU_INFO_FW_VERSION			0x0e
	/* Subquery id: Query VCE firmware version */
	#define AMDGPU_INFO_FW_VCE		0x1
	/* Subquery id: Query UVD firmware version */
	#define AMDGPU_INFO_FW_UVD		0x2
	/* Subquery id: Query GMC firmware version */
	#define AMDGPU_INFO_FW_GMC		0x03
	/* Subquery id: Query GFX ME firmware version */
	#define AMDGPU_INFO_FW_GFX_ME		0x04
	/* Subquery id: Query GFX PFP firmware version */
	#define AMDGPU_INFO_FW_GFX_PFP		0x05
	/* Subquery id: Query GFX CE firmware version */
	#define AMDGPU_INFO_FW_GFX_CE		0x06
	/* Subquery id: Query GFX RLC firmware version */
	#define AMDGPU_INFO_FW_GFX_RLC		0x07
	/* Subquery id: Query GFX MEC firmware version */
	#define AMDGPU_INFO_FW_GFX_MEC		0x08
	/* Subquery id: Query SMC firmware version */
	#define AMDGPU_INFO_FW_SMC		0x0a
	/* Subquery id: Query SDMA firmware version */
	#define AMDGPU_INFO_FW_SDMA		0x0b
/* number of bytes moved for TTM migration */
#define AMDGPU_INFO_NUM_BYTES_MOVED		0x0f
/* the used VRAM size */
#define AMDGPU_INFO_VRAM_USAGE			0x10
/* the used GTT size */
#define AMDGPU_INFO_GTT_USAGE			0x11
/* Information about GDS, etc. resource configuration */
#define AMDGPU_INFO_GDS_CONFIG			0x13
/* Query information about VRAM and GTT domains */
#define AMDGPU_INFO_VRAM_GTT			0x14
/* Query information about register in MMR address space*/
#define AMDGPU_INFO_READ_MMR_REG		0x15
/* Query information about device: rev id, family, etc. */
#define AMDGPU_INFO_DEV_INFO			0x16
/* visible vram usage */
#define AMDGPU_INFO_VIS_VRAM_USAGE		0x17
542 543
/* number of TTM buffer evictions */
#define AMDGPU_INFO_NUM_EVICTIONS		0x18
544 545
/* Query memory about VRAM and GTT domains */
#define AMDGPU_INFO_MEMORY			0x19
546 547
/* Query vce clock table */
#define AMDGPU_INFO_VCE_CLOCK_TABLE		0x1A
548 549 550 551 552 553
/* Query vbios related information */
#define AMDGPU_INFO_VBIOS			0x1B
	/* Subquery id: Query vbios size */
	#define AMDGPU_INFO_VBIOS_SIZE		0x1
	/* Subquery id: Query vbios image */
	#define AMDGPU_INFO_VBIOS_IMAGE		0x2
554 555
/* Query UVD handles */
#define AMDGPU_INFO_NUM_HANDLES			0x1C
556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571
/* Query sensor related information */
#define AMDGPU_INFO_SENSOR			0x1D
	/* Subquery id: Query GPU shader clock */
	#define AMDGPU_INFO_SENSOR_GFX_SCLK		0x1
	/* Subquery id: Query GPU memory clock */
	#define AMDGPU_INFO_SENSOR_GFX_MCLK		0x2
	/* Subquery id: Query GPU temperature */
	#define AMDGPU_INFO_SENSOR_GPU_TEMP		0x3
	/* Subquery id: Query GPU load */
	#define AMDGPU_INFO_SENSOR_GPU_LOAD		0x4
	/* Subquery id: Query average GPU power	*/
	#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER	0x5
	/* Subquery id: Query northbridge voltage */
	#define AMDGPU_INFO_SENSOR_VDDNB		0x6
	/* Subquery id: Query graphics voltage */
	#define AMDGPU_INFO_SENSOR_VDDGFX		0x7
572 573 574 575 576 577

#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT	0
#define AMDGPU_INFO_MMR_SE_INDEX_MASK	0xff
#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT	8
#define AMDGPU_INFO_MMR_SH_INDEX_MASK	0xff

578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593
struct drm_amdgpu_query_fw {
	/** AMDGPU_INFO_FW_* */
	__u32 fw_type;
	/**
	 * Index of the IP if there are more IPs of
	 * the same type.
	 */
	__u32 ip_instance;
	/**
	 * Index of the engine. Whether this is used depends
	 * on the firmware type. (e.g. MEC, SDMA)
	 */
	__u32 index;
	__u32 _pad;
};

594 595 596
/* Input structure for the INFO ioctl */
struct drm_amdgpu_info {
	/* Where the return value will be stored */
597
	__u64 return_pointer;
598 599
	/* The size of the return value. Just like "size" in "snprintf",
	 * it limits how many bytes the kernel can write. */
600
	__u32 return_size;
601
	/* The query request id. */
602
	__u32 query;
603 604 605

	union {
		struct {
606 607
			__u32 id;
			__u32 _pad;
608 609 610 611
		} mode_crtc;

		struct {
			/** AMDGPU_HW_IP_* */
612
			__u32 type;
613
			/**
614 615
			 * Index of the IP if there are more IPs of the same
			 * type. Ignored by AMDGPU_INFO_HW_IP_COUNT.
616
			 */
617
			__u32 ip_instance;
618 619 620
		} query_hw_ip;

		struct {
621
			__u32 dword_offset;
622
			/** number of registers to read */
623 624
			__u32 count;
			__u32 instance;
625
			/** For future use, no flags defined so far */
626
			__u32 flags;
627 628
		} read_mmr_reg;

629
		struct drm_amdgpu_query_fw query_fw;
630 631 632 633 634

		struct {
			__u32 type;
			__u32 offset;
		} vbios_info;
635 636 637 638

		struct {
			__u32 type;
		} sensor_info;
639 640 641 642 643
	};
};

struct drm_amdgpu_info_gds {
	/** GDS GFX partition size */
644
	__u32 gds_gfx_partition_size;
645
	/** GDS compute partition size */
646
	__u32 compute_partition_size;
647
	/** total GDS memory size */
648
	__u32 gds_total_size;
649
	/** GWS size per GFX partition */
650
	__u32 gws_per_gfx_partition;
651
	/** GSW size per compute partition */
652
	__u32 gws_per_compute_partition;
653
	/** OA size per GFX partition */
654
	__u32 oa_per_gfx_partition;
655
	/** OA size per compute partition */
656 657
	__u32 oa_per_compute_partition;
	__u32 _pad;
658 659 660
};

struct drm_amdgpu_info_vram_gtt {
661 662 663
	__u64 vram_size;
	__u64 vram_cpu_accessible_size;
	__u64 gtt_size;
664 665
};

666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685
struct drm_amdgpu_heap_info {
	/** max. physical memory */
	__u64 total_heap_size;

	/** Theoretical max. available memory in the given heap */
	__u64 usable_heap_size;

	/**
	 * Number of bytes allocated in the heap. This includes all processes
	 * and private allocations in the kernel. It changes when new buffers
	 * are allocated, freed, and moved. It cannot be larger than
	 * heap_size.
	 */
	__u64 heap_usage;

	/**
	 * Theoretical possible max. size of buffer which
	 * could be allocated in the given heap
	 */
	__u64 max_allocation;
686 687
};

688 689 690 691
struct drm_amdgpu_memory_info {
	struct drm_amdgpu_heap_info vram;
	struct drm_amdgpu_heap_info cpu_accessible_vram;
	struct drm_amdgpu_heap_info gtt;
692 693
};

694
struct drm_amdgpu_info_firmware {
695 696
	__u32 ver;
	__u32 feature;
697 698
};

699 700 701 702 703 704 705 706 707
#define AMDGPU_VRAM_TYPE_UNKNOWN 0
#define AMDGPU_VRAM_TYPE_GDDR1 1
#define AMDGPU_VRAM_TYPE_DDR2  2
#define AMDGPU_VRAM_TYPE_GDDR3 3
#define AMDGPU_VRAM_TYPE_GDDR4 4
#define AMDGPU_VRAM_TYPE_GDDR5 5
#define AMDGPU_VRAM_TYPE_HBM   6
#define AMDGPU_VRAM_TYPE_DDR3  7

708 709
struct drm_amdgpu_info_device {
	/** PCI Device ID */
710
	__u32 device_id;
711
	/** Internal chip revision: A0, A1, etc.) */
712 713
	__u32 chip_rev;
	__u32 external_rev;
714
	/** Revision id in PCI Config space */
715 716 717 718
	__u32 pci_rev;
	__u32 family;
	__u32 num_shader_engines;
	__u32 num_shader_arrays_per_engine;
719
	/* in KHz */
720 721 722
	__u32 gpu_counter_freq;
	__u64 max_engine_clock;
	__u64 max_memory_clock;
723
	/* cu information */
724 725 726
	__u32 cu_active_number;
	__u32 cu_ao_mask;
	__u32 cu_bitmap[4][4];
727
	/** Render backend pipe mask. One render backend is CB+DB. */
728 729 730 731 732
	__u32 enabled_rb_pipes_mask;
	__u32 num_rb_pipes;
	__u32 num_hw_gfx_contexts;
	__u32 _pad;
	__u64 ids_flags;
733
	/** Starting virtual address for UMDs. */
734
	__u64 virtual_address_offset;
735
	/** The maximum virtual address */
736
	__u64 virtual_address_max;
737
	/** Required alignment of virtual addresses. */
738
	__u32 virtual_address_alignment;
739
	/** Page table entry - fragment size */
740 741
	__u32 pte_fragment_size;
	__u32 gart_page_size;
742
	/** constant engine ram size*/
743
	__u32 ce_ram_size;
744
	/** video memory type info*/
745
	__u32 vram_type;
746
	/** video memory bit width*/
747
	__u32 vram_bit_width;
748
	/* vce harvesting instance */
749
	__u32 vce_harvest_config;
750 751
	/* gfx double offchip LDS buffers */
	__u32 gc_double_offchip_lds_buf;
A
Alex Deucher 已提交
752 753 754 755 756 757 758 759
	/* NGG Primitive Buffer */
	__u64 prim_buf_gpu_addr;
	/* NGG Position Buffer */
	__u64 pos_buf_gpu_addr;
	/* NGG Control Sideband */
	__u64 cntl_sb_buf_gpu_addr;
	/* NGG Parameter Cache */
	__u64 param_buf_gpu_addr;
760 761 762 763
};

struct drm_amdgpu_info_hw_ip {
	/** Version of h/w IP */
764 765
	__u32  hw_ip_version_major;
	__u32  hw_ip_version_minor;
766
	/** Capabilities */
767
	__u64  capabilities_flags;
768
	/** command buffer address start alignment*/
769
	__u32  ib_start_alignment;
770
	/** command buffer size alignment*/
771
	__u32  ib_size_alignment;
772
	/** Bitmask of available rings. Bit 0 means ring 0, etc. */
773 774
	__u32  available_rings;
	__u32  _pad;
775 776
};

777 778 779 780 781 782 783
struct drm_amdgpu_info_num_handles {
	/** Max handles as supported by firmware for UVD */
	__u32  uvd_max_handles;
	/** Handles currently in use for UVD */
	__u32  uvd_used_handles;
};

784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES		6

struct drm_amdgpu_info_vce_clock_table_entry {
	/** System clock */
	__u32 sclk;
	/** Memory clock */
	__u32 mclk;
	/** VCE clock */
	__u32 eclk;
	__u32 pad;
};

struct drm_amdgpu_info_vce_clock_table {
	struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
	__u32 num_valid_entries;
	__u32 pad;
};

802 803 804 805
/*
 * Supported GPU families
 */
#define AMDGPU_FAMILY_UNKNOWN			0
K
Ken Wang 已提交
806
#define AMDGPU_FAMILY_SI			110 /* Hainan, Oland, Verde, Pitcairn, Tahiti */
807 808 809
#define AMDGPU_FAMILY_CI			120 /* Bonaire, Hawaii */
#define AMDGPU_FAMILY_KV			125 /* Kaveri, Kabini, Mullins */
#define AMDGPU_FAMILY_VI			130 /* Iceland, Tonga */
810
#define AMDGPU_FAMILY_CZ			135 /* Carrizo, Stoney */
811
#define AMDGPU_FAMILY_AI			141 /* Vega10 */
812

813 814 815 816
#if defined(__cplusplus)
}
#endif

817
#endif