dss.c 32.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

23
#include <linux/debugfs.h>
24
#include <linux/dma-mapping.h>
25
#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/pinctrl/consumer.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/gfp.h>
37
#include <linux/sizes.h>
38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
40
#include <linux/of.h>
41
#include <linux/of_device.h>
42
#include <linux/of_graph.h>
43
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
44
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
45
#include <linux/component.h>
46
#include <linux/sys_soc.h>
47

48
#include "omapdss.h"
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70
#include "dss.h"

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

71 72 73 74 75 76
struct dss_ops {
	int (*dpi_select_source)(int port, enum omap_channel channel);
	int (*select_lcd_source)(enum omap_channel channel,
		enum dss_clk_source clk_src);
};

77
struct dss_features {
78
	enum dss_model model;
79
	u8 fck_div_max;
80
	unsigned int fck_freq_max;
81
	u8 dss_fck_multiplier;
82
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
83
	const enum omap_display_type *ports;
84
	int num_ports;
85
	const enum omap_dss_output_id *outputs;
86
	const struct dss_ops *ops;
87
	struct dss_reg_field dispc_clk_switch;
88
	bool has_lcd_clk_src;
89 90
};

91
static struct dss_device dss;
92

93
static const char * const dss_generic_clk_source_names[] = {
94 95 96
	[DSS_CLK_SRC_FCK]	= "FCK",
	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
97
	[DSS_CLK_SRC_PLL1_3]	= "PLL1:3",
98 99
	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
100 101
	[DSS_CLK_SRC_PLL2_3]	= "PLL2:3",
	[DSS_CLK_SRC_HDMI_PLL]	= "HDMI PLL",
102 103
};

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

119
static void dss_save_context(void)
120
{
121
	DSSDBG("dss_save_context\n");
122 123 124

	SR(CONTROL);

125
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
126 127 128
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
129 130 131 132

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
133 134
}

135
static void dss_restore_context(void)
136
{
137
	DSSDBG("dss_restore_context\n");
138

139 140 141
	if (!dss.ctx_valid)
		return;

142 143
	RR(CONTROL);

144
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
145 146 147
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
148 149

	DSSDBG("context restored\n");
150 151 152 153 154
}

#undef SR
#undef RR

155 156
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
157 158
	unsigned int shift;
	unsigned int val;
159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

184
static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
185 186
	enum omap_channel channel)
{
187
	unsigned int shift, val;
188 189

	if (!dss.syscon_pll_ctrl)
190
		return -EINVAL;
191 192 193 194 195

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

196 197
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_1:
198
			val = 0; break;
199
		case DSS_CLK_SRC_HDMI_PLL:
200 201 202
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
203
			return -EINVAL;
204 205 206 207 208 209
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

210 211
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_3:
212
			val = 0; break;
213
		case DSS_CLK_SRC_PLL2_3:
214
			val = 1; break;
215
		case DSS_CLK_SRC_HDMI_PLL:
216 217 218
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
219
			return -EINVAL;
220 221 222 223 224 225
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

226 227
		switch (clk_src) {
		case DSS_CLK_SRC_PLL2_1:
228
			val = 0; break;
229 230 231
		case DSS_CLK_SRC_PLL1_3:
			val = 1; break;
		case DSS_CLK_SRC_HDMI_PLL:
232 233 234
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
235
			return -EINVAL;
236 237 238 239 240
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
241
		return -EINVAL;
242 243 244 245
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
246 247

	return 0;
248 249
}

250
void dss_sdi_init(int datapairs)
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

337
const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
338
{
339
	return dss_generic_clk_source_names[clk_src];
340 341
}

342 343
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
static void dss_dump_clocks(struct seq_file *s)
344
{
345
	const char *fclk_name;
346
	unsigned long fclk_rate;
347

348 349
	if (dss_runtime_get())
		return;
350 351 352

	seq_printf(s, "- DSS -\n");

353
	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
354
	fclk_rate = clk_get_rate(dss.dss_clk);
355

356 357
	seq_printf(s, "%s = %lu\n",
			fclk_name,
T
Tomi Valkeinen 已提交
358
			fclk_rate);
359

360
	dss_runtime_put();
361
}
362
#endif
363

364
static void dss_dump_regs(struct seq_file *s)
365 366 367
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

368 369
	if (dss_runtime_get())
		return;
370 371 372 373 374

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
375

376
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
377 378 379 380
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
381

382
	dss_runtime_put();
383 384 385
#undef DUMPREG
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
static int dss_get_channel_index(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return 0;
	case OMAP_DSS_CHANNEL_LCD2:
		return 1;
	case OMAP_DSS_CHANNEL_LCD3:
		return 2;
	default:
		WARN_ON(1);
		return 0;
	}
}

401
static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
402 403 404
{
	int b;

405 406 407 408
	/*
	 * We always use PRCM clock as the DISPC func clock, except on DSS3,
	 * where we don't have separate DISPC and LCD clock sources.
	 */
409
	if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
410 411
		return;

412
	switch (clk_src) {
413
	case DSS_CLK_SRC_FCK:
414 415
		b = 0;
		break;
416
	case DSS_CLK_SRC_PLL1_1:
417 418
		b = 1;
		break;
419
	case DSS_CLK_SRC_PLL2_1:
420 421
		b = 2;
		break;
422 423
	default:
		BUG();
424
		return;
425
	}
426

427 428 429
	REG_FLD_MOD(DSS_CONTROL, b,			/* DISPC_CLK_SWITCH */
		    dss.feat->dispc_clk_switch.start,
		    dss.feat->dispc_clk_switch.end);
430 431 432 433

	dss.dispc_clk_source = clk_src;
}

434
void dss_select_dsi_clk_source(int dsi_module,
435
		enum dss_clk_source clk_src)
436
{
437
	int b, pos;
438

439
	switch (clk_src) {
440
	case DSS_CLK_SRC_FCK:
441 442
		b = 0;
		break;
443
	case DSS_CLK_SRC_PLL1_2:
444
		BUG_ON(dsi_module != 0);
445 446
		b = 1;
		break;
447
	case DSS_CLK_SRC_PLL2_2:
448 449 450
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
451 452
	default:
		BUG();
453
		return;
454
	}
455

456 457
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
458

459
	dss.dsi_clk_source[dsi_module] = clk_src;
460 461
}

462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};

	u8 ctrl_bit = ctrl_bits[channel];
	int r;

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	r = dss_ctrl_pll_set_control_mux(clk_src, channel);
	if (r)
		return r;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
		[OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return 0;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

547
void dss_select_lcd_clk_source(enum omap_channel channel,
548
		enum dss_clk_source clk_src)
549
{
550 551
	int idx = dss_get_channel_index(channel);
	int r;
552

553
	if (!dss.feat->has_lcd_clk_src) {
554
		dss_select_dispc_clk_source(clk_src);
555
		dss.lcd_clk_source[idx] = clk_src;
556
		return;
557
	}
558

559
	r = dss.feat->ops->select_lcd_source(channel, clk_src);
560
	if (r)
561
		return;
562

563
	dss.lcd_clk_source[idx] = clk_src;
564 565
}

566
enum dss_clk_source dss_get_dispc_clk_source(void)
567
{
568
	return dss.dispc_clk_source;
569 570
}

571
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
572
{
573
	return dss.dsi_clk_source[dsi_module];
574 575
}

576
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
577
{
578
	if (dss.feat->has_lcd_clk_src) {
579 580
		int idx = dss_get_channel_index(channel);
		return dss.lcd_clk_source[idx];
581 582 583 584 585
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
586 587
}

588 589
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
590 591 592 593 594 595
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
596
	unsigned int m;
597

598
	fck_hw_max = dss.feat->fck_freq_max;
599

600
	if (dss.parent_clk == NULL) {
601
		unsigned int pckd;
602 603 604 605 606 607 608

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

609
		return func(fck, data);
610 611 612 613
	}

	fckd_hw_max = dss.feat->fck_div_max;

614
	m = dss.feat->dss_fck_multiplier;
615
	prate = clk_get_rate(dss.parent_clk);
616 617 618

	fck_min = fck_min ? fck_min : 1;

619 620
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
621 622

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
623
		fck = DIV_ROUND_UP(prate, fckd) * m;
624

625
		if (func(fck, data))
626 627 628 629 630 631
			return true;
	}

	return false;
}

632
int dss_set_fck_rate(unsigned long rate)
633
{
634
	int r;
635

636
	DSSDBG("set fck to %lu\n", rate);
637

638 639 640
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
641

642 643
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

644
	WARN_ONCE(dss.dss_clk_rate != rate,
645
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
646
			rate);
647 648 649 650

	return 0;
}

651 652 653 654 655
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

656 657 658 659 660
unsigned long dss_get_max_fck_rate(void)
{
	return dss.feat->fck_freq_max;
}

661 662 663 664 665
enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel)
{
	return dss.feat->outputs[channel];
}

T
Tomi Valkeinen 已提交
666 667 668
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
669
	unsigned long fck;
670
	unsigned int fck_div;
T
Tomi Valkeinen 已提交
671 672
	int r;

673
	max_dss_fck = dss.feat->fck_freq_max;
T
Tomi Valkeinen 已提交
674

675 676 677 678
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
679

680 681
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
682
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
683
	}
T
Tomi Valkeinen 已提交
684

685
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
686 687 688 689 690 691
	if (r)
		return r;

	return 0;
}

692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

712
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
713
{
714 715
	enum omap_dss_output_id outputs;

716
	outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
717 718

	/* Complain about invalid selections */
719 720
	WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
721 722

	/* Select only if we have options */
723 724
	if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
	    (outputs & OMAP_DSS_OUTPUT_HDMI))
725
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
726 727
}

728
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
729 730 731 732 733 734 735
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

736
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

756
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

802
int dss_dpi_select_source(int port, enum omap_channel channel)
803
{
804
	return dss.feat->ops->dpi_select_source(port, channel);
805 806
}

807 808
static int dss_get_clocks(void)
{
809
	struct clk *clk;
810

A
Archit Taneja 已提交
811
	clk = devm_clk_get(&dss.pdev->dev, "fck");
812 813
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
814
		return PTR_ERR(clk);
815
	}
816

817
	dss.dss_clk = clk;
818

819 820
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
821
		if (IS_ERR(clk)) {
822
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
823
			return PTR_ERR(clk);
824 825 826
		}
	} else {
		clk = NULL;
827 828
	}

829
	dss.parent_clk = clk;
830

831 832 833 834 835
	return 0;
}

static void dss_put_clocks(void)
{
836 837
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
838 839
}

840
int dss_runtime_get(void)
841
{
842
	int r;
843

844
	DSSDBG("dss_runtime_get\n");
845

846 847 848
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
849 850
}

851
void dss_runtime_put(void)
852
{
853
	int r;
854

855
	DSSDBG("dss_runtime_put\n");
856

857
	r = pm_runtime_put_sync(&dss.pdev->dev);
858
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
859 860 861
}

/* DEBUGFS */
862
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
863
static void dss_debug_dump_clocks(struct seq_file *s)
864 865 866 867 868 869 870 871
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}

872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
static int dss_debug_show(struct seq_file *s, void *unused)
{
	void (*func)(struct seq_file *) = s->private;

	func(s);
	return 0;
}

static int dss_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, dss_debug_show, inode->i_private);
}

static const struct file_operations dss_debug_fops = {
	.open           = dss_debug_open,
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

static struct dentry *dss_debugfs_dir;

static int dss_initialize_debugfs(void)
{
	dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
	if (IS_ERR(dss_debugfs_dir)) {
		int err = PTR_ERR(dss_debugfs_dir);

		dss_debugfs_dir = NULL;
		return err;
	}

	debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
			&dss_debug_dump_clocks, &dss_debug_fops);

	return 0;
}

static void dss_uninitialize_debugfs(void)
{
	if (dss_debugfs_dir)
		debugfs_remove_recursive(dss_debugfs_dir);
}

int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
{
	struct dentry *d;

	d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
			write, &dss_debug_fops);

	return PTR_ERR_OR_ZERO(d);
}
#else /* CONFIG_OMAP2_DSS_DEBUGFS */
static inline int dss_initialize_debugfs(void)
{
	return 0;
}
static inline void dss_uninitialize_debugfs(void)
{
}
#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
934

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953
static const struct dss_ops dss_ops_omap2_omap3 = {
	.dpi_select_source = &dss_dpi_select_source_omap2_omap3,
};

static const struct dss_ops dss_ops_omap4 = {
	.dpi_select_source = &dss_dpi_select_source_omap4,
	.select_lcd_source = &dss_lcd_clk_mux_omap4,
};

static const struct dss_ops dss_ops_omap5 = {
	.dpi_select_source = &dss_dpi_select_source_omap5,
	.select_lcd_source = &dss_lcd_clk_mux_omap5,
};

static const struct dss_ops dss_ops_dra7 = {
	.dpi_select_source = &dss_dpi_select_source_dra7xx,
	.select_lcd_source = &dss_lcd_clk_mux_dra7,
};

T
Tomi Valkeinen 已提交
954
static const enum omap_display_type omap2plus_ports[] = {
955 956 957
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
958
static const enum omap_display_type omap34xx_ports[] = {
959 960 961 962
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

963 964 965 966 967 968
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
};

static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,

	/* OMAP_DSS_CHANNEL_LCD2 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI2,
};

static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_HDMI,

	/* OMAP_DSS_CHANNEL_LCD2 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_LCD3 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI2,
};

1029
static const struct dss_features omap24xx_dss_feats = {
1030
	.model			=	DSS_MODEL_OMAP2,
1031 1032 1033 1034 1035
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
1036
	.fck_freq_max		=	133000000,
1037
	.dss_fck_multiplier	=	2,
1038
	.parent_clk_name	=	"core_ck",
1039 1040
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1041
	.outputs		=	omap2_dss_supported_outputs,
1042
	.ops			=	&dss_ops_omap2_omap3,
1043
	.dispc_clk_switch	=	{ 0, 0 },
1044
	.has_lcd_clk_src	=	false,
1045 1046
};

1047
static const struct dss_features omap34xx_dss_feats = {
1048
	.model			=	DSS_MODEL_OMAP3,
1049
	.fck_div_max		=	16,
1050
	.fck_freq_max		=	173000000,
1051
	.dss_fck_multiplier	=	2,
1052
	.parent_clk_name	=	"dpll4_ck",
1053
	.ports			=	omap34xx_ports,
1054
	.outputs		=	omap3430_dss_supported_outputs,
1055
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
1056
	.ops			=	&dss_ops_omap2_omap3,
1057
	.dispc_clk_switch	=	{ 0, 0 },
1058
	.has_lcd_clk_src	=	false,
1059 1060
};

1061
static const struct dss_features omap3630_dss_feats = {
1062
	.model			=	DSS_MODEL_OMAP3,
1063
	.fck_div_max		=	32,
1064
	.fck_freq_max		=	173000000,
1065
	.dss_fck_multiplier	=	1,
1066
	.parent_clk_name	=	"dpll4_ck",
1067 1068
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1069
	.outputs		=	omap3630_dss_supported_outputs,
1070
	.ops			=	&dss_ops_omap2_omap3,
1071
	.dispc_clk_switch	=	{ 0, 0 },
1072
	.has_lcd_clk_src	=	false,
1073 1074
};

1075
static const struct dss_features omap44xx_dss_feats = {
1076
	.model			=	DSS_MODEL_OMAP4,
1077
	.fck_div_max		=	32,
1078
	.fck_freq_max		=	186000000,
1079
	.dss_fck_multiplier	=	1,
1080
	.parent_clk_name	=	"dpll_per_x2_ck",
1081 1082
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1083
	.outputs		=	omap4_dss_supported_outputs,
1084
	.ops			=	&dss_ops_omap4,
1085
	.dispc_clk_switch	=	{ 9, 8 },
1086
	.has_lcd_clk_src	=	true,
1087 1088
};

1089
static const struct dss_features omap54xx_dss_feats = {
1090
	.model			=	DSS_MODEL_OMAP5,
1091
	.fck_div_max		=	64,
1092
	.fck_freq_max		=	209250000,
1093
	.dss_fck_multiplier	=	1,
1094
	.parent_clk_name	=	"dpll_per_x2_ck",
1095 1096
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1097
	.outputs		=	omap5_dss_supported_outputs,
1098
	.ops			=	&dss_ops_omap5,
1099
	.dispc_clk_switch	=	{ 9, 7 },
1100
	.has_lcd_clk_src	=	true,
1101 1102
};

1103
static const struct dss_features am43xx_dss_feats = {
1104
	.model			=	DSS_MODEL_OMAP3,
1105
	.fck_div_max		=	0,
1106
	.fck_freq_max		=	200000000,
1107 1108
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
1109 1110
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1111
	.outputs		=	am43xx_dss_supported_outputs,
1112
	.ops			=	&dss_ops_omap2_omap3,
1113
	.dispc_clk_switch	=	{ 0, 0 },
1114
	.has_lcd_clk_src	=	true,
1115 1116
};

1117
static const struct dss_features dra7xx_dss_feats = {
1118
	.model			=	DSS_MODEL_DRA7,
1119
	.fck_div_max		=	64,
1120
	.fck_freq_max		=	209250000,
1121 1122 1123 1124
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
1125
	.outputs		=	omap5_dss_supported_outputs,
1126
	.ops			=	&dss_ops_dra7,
1127
	.dispc_clk_switch	=	{ 9, 7 },
1128
	.has_lcd_clk_src	=	true,
1129 1130
};

1131
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1132 1133 1134
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1135
	int i;
T
Tomi Valkeinen 已提交
1136

1137 1138 1139
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1140
			continue;
T
Tomi Valkeinen 已提交
1141

1142
		switch (dss.feat->ports[i]) {
1143
		case OMAP_DISPLAY_TYPE_DPI:
1144
			dpi_init_port(pdev, port, dss.feat->model);
1145 1146 1147 1148 1149 1150 1151
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
1152
	}
T
Tomi Valkeinen 已提交
1153 1154 1155 1156

	return 0;
}

1157
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1158
{
1159 1160
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1161
	int i;
1162

1163 1164 1165
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1166 1167
			continue;

1168
		switch (dss.feat->ports[i]) {
1169 1170 1171 1172 1173 1174 1175 1176 1177
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
1178
	}
T
Tomi Valkeinen 已提交
1179 1180
}

1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1242
/* DSS HW IP initialisation */
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
	{ .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
	{ .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
	{ .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
	{ .compatible = "ti,dra7-dss",  .data = &dra7xx_dss_feats },
	{},
};
MODULE_DEVICE_TABLE(of, dss_of_match);

static const struct soc_device_attribute dss_soc_devices[] = {
	{ .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
	{ .machine = "AM35??",        .data = &omap34xx_dss_feats },
	{ .family  = "AM43xx",        .data = &am43xx_dss_feats },
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
1260
static int dss_bind(struct device *dev)
1261 1262 1263
{
	int r;

1264
	r = component_bind_all(dev, NULL);
1265
	if (r)
1266
		return r;
1267

T
Tomi Valkeinen 已提交
1268 1269
	pm_set_vt_switch(0);

1270
	omapdss_gather_components(dev);
1271
	omapdss_set_is_initialized(true);
1272

1273
	return 0;
1274 1275
}

T
Tomi Valkeinen 已提交
1276
static void dss_unbind(struct device *dev)
1277
{
T
Tomi Valkeinen 已提交
1278 1279
	struct platform_device *pdev = to_platform_device(dev);

1280
	omapdss_set_is_initialized(false);
1281

T
Tomi Valkeinen 已提交
1282 1283 1284 1285 1286 1287 1288
	component_unbind_all(&pdev->dev, NULL);
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1289

T
Tomi Valkeinen 已提交
1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1300 1301 1302 1303 1304 1305 1306 1307 1308
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1309 1310 1311 1312 1313
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
static int dss_probe_hardware(void)
{
	u32 rev;
	int r;

	r = dss_runtime_get();
	if (r)
		return r;

	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

	dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);

#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
	dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;

	rev = dss_read_reg(DSS_REVISION);
	pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

	dss_runtime_put();

	return 0;
}

T
Tomi Valkeinen 已提交
1349 1350
static int dss_probe(struct platform_device *pdev)
{
1351
	const struct soc_device_attribute *soc;
T
Tomi Valkeinen 已提交
1352
	struct component_match *match = NULL;
1353
	struct resource *dss_mem;
T
Tomi Valkeinen 已提交
1354 1355
	int r;

1356 1357
	dss.pdev = pdev;

1358 1359 1360 1361 1362 1363
	r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
	if (r) {
		dev_err(&pdev->dev, "Failed to set the DMA mask\n");
		return r;
	}

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
	/*
	 * The various OMAP3-based SoCs can't be told apart using the compatible
	 * string, use SoC device matching.
	 */
	soc = soc_device_match(dss_soc_devices);
	if (soc)
		dss.feat = soc->data;
	else
		dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;

1374 1375 1376 1377 1378 1379 1380
	/* Map I/O registers, get and setup clocks. */
	dss_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
	if (IS_ERR(dss.base))
		return PTR_ERR(dss.base);

	r = dss_get_clocks();
1381 1382 1383
	if (r)
		return r;

1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
	r = dss_setup_default_clock();
	if (r)
		goto err_put_clocks;

	/* Setup the video PLLs and the DPI and SDI ports. */
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_put_clocks;

	r = dss_init_ports(pdev);
	if (r)
		goto err_uninit_plls;

	/* Enable runtime PM and probe the hardware. */
	pm_runtime_enable(&pdev->dev);

	r = dss_probe_hardware();
	if (r)
		goto err_pm_runtime_disable;

	/* Initialize debugfs. */
	r = dss_initialize_debugfs();
	if (r)
		goto err_pm_runtime_disable;

	dss_debugfs_create_file("dss", dss_dump_regs);

	/* Add all the child devices as components. */
T
Tomi Valkeinen 已提交
1412 1413 1414
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1415 1416
	if (r)
		goto err_uninit_debugfs;
T
Tomi Valkeinen 已提交
1417 1418

	return 0;
1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436

err_uninit_debugfs:
	dss_uninitialize_debugfs();

err_pm_runtime_disable:
	pm_runtime_disable(&pdev->dev);
	dss_uninit_ports(pdev);

err_uninit_plls:
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);
	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

err_put_clocks:
	dss_put_clocks();

	return r;
T
Tomi Valkeinen 已提交
1437 1438 1439 1440 1441
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1442 1443 1444

	dss_uninitialize_debugfs();

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
	pm_runtime_disable(&pdev->dev);

	dss_uninit_ports(pdev);

	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

	dss_put_clocks();

1457 1458 1459
	return 0;
}

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
static void dss_shutdown(struct platform_device *pdev)
{
	struct omap_dss_device *dssdev = NULL;

	DSSDBG("shutdown\n");

	for_each_dss_dev(dssdev) {
		if (!dssdev->driver)
			continue;

		if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
			dssdev->driver->disable(dssdev);
	}
}

1475 1476 1477
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1478
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1479 1480 1481

	pinctrl_pm_select_sleep_state(dev);

1482 1483 1484 1485 1486
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1487
	int r;
D
Dave Gerlach 已提交
1488 1489 1490

	pinctrl_pm_select_default_state(dev);

1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1502
	dss_restore_context();
1503 1504 1505 1506 1507 1508 1509 1510
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

1511
struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1512 1513
	.probe		= dss_probe,
	.remove		= dss_remove,
1514
	.shutdown	= dss_shutdown,
1515 1516
	.driver         = {
		.name   = "omapdss_dss",
1517
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1518
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1519
		.suppress_bind_attrs = true,
1520 1521
	},
};