dss.c 33.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DSS"

23
#include <linux/debugfs.h>
24
#include <linux/dma-mapping.h>
25
#include <linux/kernel.h>
T
Tomi Valkeinen 已提交
26
#include <linux/module.h>
27
#include <linux/io.h>
28
#include <linux/export.h>
29 30 31 32
#include <linux/err.h>
#include <linux/delay.h>
#include <linux/seq_file.h>
#include <linux/clk.h>
33
#include <linux/pinctrl/consumer.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/gfp.h>
37
#include <linux/sizes.h>
38 39
#include <linux/mfd/syscon.h>
#include <linux/regmap.h>
T
Tomi Valkeinen 已提交
40
#include <linux/of.h>
41
#include <linux/of_device.h>
42
#include <linux/of_graph.h>
43
#include <linux/regulator/consumer.h>
T
Tomi Valkeinen 已提交
44
#include <linux/suspend.h>
T
Tomi Valkeinen 已提交
45
#include <linux/component.h>
46
#include <linux/sys_soc.h>
47

48
#include "omapdss.h"
49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
#include "dss.h"

#define DSS_SZ_REGS			SZ_512

struct dss_reg {
	u16 idx;
};

#define DSS_REG(idx)			((const struct dss_reg) { idx })

#define DSS_REVISION			DSS_REG(0x0000)
#define DSS_SYSCONFIG			DSS_REG(0x0010)
#define DSS_SYSSTATUS			DSS_REG(0x0014)
#define DSS_CONTROL			DSS_REG(0x0040)
#define DSS_SDI_CONTROL			DSS_REG(0x0044)
#define DSS_PLL_CONTROL			DSS_REG(0x0048)
#define DSS_SDI_STATUS			DSS_REG(0x005C)

#define REG_GET(idx, start, end) \
	FLD_GET(dss_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end) \
	dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))

73 74 75 76 77 78
struct dss_ops {
	int (*dpi_select_source)(int port, enum omap_channel channel);
	int (*select_lcd_source)(enum omap_channel channel,
		enum dss_clk_source clk_src);
};

79
struct dss_features {
80
	enum dss_model model;
81
	u8 fck_div_max;
82
	unsigned int fck_freq_max;
83
	u8 dss_fck_multiplier;
84
	const char *parent_clk_name;
T
Tomi Valkeinen 已提交
85
	const enum omap_display_type *ports;
86
	int num_ports;
87
	const enum omap_dss_output_id *outputs;
88
	const struct dss_ops *ops;
89
	struct dss_reg_field dispc_clk_switch;
90
	bool has_lcd_clk_src;
91 92
};

93
static struct {
94
	struct platform_device *pdev;
95
	void __iomem    *base;
96 97
	struct regmap	*syscon_pll_ctrl;
	u32		syscon_pll_ctrl_offset;
98

99
	struct clk	*parent_clk;
100
	struct clk	*dss_clk;
101
	unsigned long	dss_clk_rate;
102 103 104 105 106

	unsigned long	cache_req_pck;
	unsigned long	cache_prate;
	struct dispc_clock_info cache_dispc_cinfo;

107 108 109
	enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
	enum dss_clk_source dispc_clk_source;
	enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
110

111
	bool		ctx_valid;
112
	u32		ctx[DSS_SZ_REGS / sizeof(u32)];
113 114

	const struct dss_features *feat;
115 116 117

	struct dss_pll	*video1_pll;
	struct dss_pll	*video2_pll;
118 119
} dss;

120
static const char * const dss_generic_clk_source_names[] = {
121 122 123
	[DSS_CLK_SRC_FCK]	= "FCK",
	[DSS_CLK_SRC_PLL1_1]	= "PLL1:1",
	[DSS_CLK_SRC_PLL1_2]	= "PLL1:2",
124
	[DSS_CLK_SRC_PLL1_3]	= "PLL1:3",
125 126
	[DSS_CLK_SRC_PLL2_1]	= "PLL2:1",
	[DSS_CLK_SRC_PLL2_2]	= "PLL2:2",
127 128
	[DSS_CLK_SRC_PLL2_3]	= "PLL2:3",
	[DSS_CLK_SRC_HDMI_PLL]	= "HDMI PLL",
129 130
};

131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
static inline void dss_write_reg(const struct dss_reg idx, u32 val)
{
	__raw_writel(val, dss.base + idx.idx);
}

static inline u32 dss_read_reg(const struct dss_reg idx)
{
	return __raw_readl(dss.base + idx.idx);
}

#define SR(reg) \
	dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
#define RR(reg) \
	dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])

146
static void dss_save_context(void)
147
{
148
	DSSDBG("dss_save_context\n");
149 150 151

	SR(CONTROL);

152
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
153 154 155
		SR(SDI_CONTROL);
		SR(PLL_CONTROL);
	}
156 157 158 159

	dss.ctx_valid = true;

	DSSDBG("context saved\n");
160 161
}

162
static void dss_restore_context(void)
163
{
164
	DSSDBG("dss_restore_context\n");
165

166 167 168
	if (!dss.ctx_valid)
		return;

169 170
	RR(CONTROL);

171
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
172 173 174
		RR(SDI_CONTROL);
		RR(PLL_CONTROL);
	}
175 176

	DSSDBG("context restored\n");
177 178 179 180 181
}

#undef SR
#undef RR

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
{
	unsigned shift;
	unsigned val;

	if (!dss.syscon_pll_ctrl)
		return;

	val = !enable;

	switch (pll_id) {
	case DSS_PLL_VIDEO1:
		shift = 0;
		break;
	case DSS_PLL_VIDEO2:
		shift = 1;
		break;
	case DSS_PLL_HDMI:
		shift = 2;
		break;
	default:
		DSSERR("illegal DSS PLL ID %d\n", pll_id);
		return;
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		1 << shift, val << shift);
}

211
static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
212 213 214 215 216
	enum omap_channel channel)
{
	unsigned shift, val;

	if (!dss.syscon_pll_ctrl)
217
		return -EINVAL;
218 219 220 221 222

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		shift = 3;

223 224
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_1:
225
			val = 0; break;
226
		case DSS_CLK_SRC_HDMI_PLL:
227 228 229
			val = 1; break;
		default:
			DSSERR("error in PLL mux config for LCD\n");
230
			return -EINVAL;
231 232 233 234 235 236
		}

		break;
	case OMAP_DSS_CHANNEL_LCD2:
		shift = 5;

237 238
		switch (clk_src) {
		case DSS_CLK_SRC_PLL1_3:
239
			val = 0; break;
240
		case DSS_CLK_SRC_PLL2_3:
241
			val = 1; break;
242
		case DSS_CLK_SRC_HDMI_PLL:
243 244 245
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD2\n");
246
			return -EINVAL;
247 248 249 250 251 252
		}

		break;
	case OMAP_DSS_CHANNEL_LCD3:
		shift = 7;

253 254
		switch (clk_src) {
		case DSS_CLK_SRC_PLL2_1:
255
			val = 0; break;
256 257 258
		case DSS_CLK_SRC_PLL1_3:
			val = 1; break;
		case DSS_CLK_SRC_HDMI_PLL:
259 260 261
			val = 2; break;
		default:
			DSSERR("error in PLL mux config for LCD3\n");
262
			return -EINVAL;
263 264 265 266 267
		}

		break;
	default:
		DSSERR("error in PLL mux config\n");
268
		return -EINVAL;
269 270 271 272
	}

	regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
		0x3 << shift, val << shift);
273 274

	return 0;
275 276
}

277
void dss_sdi_init(int datapairs)
278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363
{
	u32 l;

	BUG_ON(datapairs > 3 || datapairs < 1);

	l = dss_read_reg(DSS_SDI_CONTROL);
	l = FLD_MOD(l, 0xf, 19, 15);		/* SDI_PDIV */
	l = FLD_MOD(l, datapairs-1, 3, 2);	/* SDI_PRSEL */
	l = FLD_MOD(l, 2, 1, 0);		/* SDI_BWSEL */
	dss_write_reg(DSS_SDI_CONTROL, l);

	l = dss_read_reg(DSS_PLL_CONTROL);
	l = FLD_MOD(l, 0x7, 25, 22);	/* SDI_PLL_FREQSEL */
	l = FLD_MOD(l, 0xb, 16, 11);	/* SDI_PLL_REGN */
	l = FLD_MOD(l, 0xb4, 10, 1);	/* SDI_PLL_REGM */
	dss_write_reg(DSS_PLL_CONTROL, l);
}

int dss_sdi_enable(void)
{
	unsigned long timeout;

	dispc_pck_free_enable(1);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
	udelay(1);	/* wait 2x PCLK */

	/* Lock SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */

	/* Waiting for PLL lock request to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock request timed out\n");
			goto err1;
		}
	}

	/* Clearing PLL_GO bit */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);

	/* Waiting for PLL to lock */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("PLL lock timed out\n");
			goto err1;
		}
	}

	dispc_lcd_enable_signal(1);

	/* Waiting for SDI reset to complete */
	timeout = jiffies + msecs_to_jiffies(500);
	while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
		if (time_after_eq(jiffies, timeout)) {
			DSSERR("SDI reset timed out\n");
			goto err2;
		}
	}

	return 0;

 err2:
	dispc_lcd_enable_signal(0);
 err1:
	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */

	dispc_pck_free_enable(0);

	return -ETIMEDOUT;
}

void dss_sdi_disable(void)
{
	dispc_lcd_enable_signal(0);

	dispc_pck_free_enable(0);

	/* Reset SDI PLL */
	REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
}

364
const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
365
{
366
	return dss_generic_clk_source_names[clk_src];
367 368
}

369 370
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
static void dss_dump_clocks(struct seq_file *s)
371
{
372
	const char *fclk_name;
373
	unsigned long fclk_rate;
374

375 376
	if (dss_runtime_get())
		return;
377 378 379

	seq_printf(s, "- DSS -\n");

380
	fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
381
	fclk_rate = clk_get_rate(dss.dss_clk);
382

383 384
	seq_printf(s, "%s = %lu\n",
			fclk_name,
T
Tomi Valkeinen 已提交
385
			fclk_rate);
386

387
	dss_runtime_put();
388
}
389
#endif
390

391
static void dss_dump_regs(struct seq_file *s)
392 393 394
{
#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))

395 396
	if (dss_runtime_get())
		return;
397 398 399 400 401

	DUMPREG(DSS_REVISION);
	DUMPREG(DSS_SYSCONFIG);
	DUMPREG(DSS_SYSSTATUS);
	DUMPREG(DSS_CONTROL);
402

403
	if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
404 405 406 407
		DUMPREG(DSS_SDI_CONTROL);
		DUMPREG(DSS_PLL_CONTROL);
		DUMPREG(DSS_SDI_STATUS);
	}
408

409
	dss_runtime_put();
410 411 412
#undef DUMPREG
}

413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
static int dss_get_channel_index(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return 0;
	case OMAP_DSS_CHANNEL_LCD2:
		return 1;
	case OMAP_DSS_CHANNEL_LCD3:
		return 2;
	default:
		WARN_ON(1);
		return 0;
	}
}

428
static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
429 430 431
{
	int b;

432 433 434 435
	/*
	 * We always use PRCM clock as the DISPC func clock, except on DSS3,
	 * where we don't have separate DISPC and LCD clock sources.
	 */
436
	if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
437 438
		return;

439
	switch (clk_src) {
440
	case DSS_CLK_SRC_FCK:
441 442
		b = 0;
		break;
443
	case DSS_CLK_SRC_PLL1_1:
444 445
		b = 1;
		break;
446
	case DSS_CLK_SRC_PLL2_1:
447 448
		b = 2;
		break;
449 450
	default:
		BUG();
451
		return;
452
	}
453

454 455 456
	REG_FLD_MOD(DSS_CONTROL, b,			/* DISPC_CLK_SWITCH */
		    dss.feat->dispc_clk_switch.start,
		    dss.feat->dispc_clk_switch.end);
457 458 459 460

	dss.dispc_clk_source = clk_src;
}

461
void dss_select_dsi_clk_source(int dsi_module,
462
		enum dss_clk_source clk_src)
463
{
464
	int b, pos;
465

466
	switch (clk_src) {
467
	case DSS_CLK_SRC_FCK:
468 469
		b = 0;
		break;
470
	case DSS_CLK_SRC_PLL1_2:
471
		BUG_ON(dsi_module != 0);
472 473
		b = 1;
		break;
474
	case DSS_CLK_SRC_PLL2_2:
475 476 477
		BUG_ON(dsi_module != 1);
		b = 1;
		break;
478 479
	default:
		BUG();
480
		return;
481
	}
482

483 484
	pos = dsi_module == 0 ? 1 : 10;
	REG_FLD_MOD(DSS_CONTROL, b, pos, pos);	/* DSIx_CLK_SWITCH */
485

486
	dss.dsi_clk_source[dsi_module] = clk_src;
487 488
}

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};

	u8 ctrl_bit = ctrl_bits[channel];
	int r;

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	r = dss_ctrl_pll_set_control_mux(clk_src, channel);
	if (r)
		return r;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
		[OMAP_DSS_CHANNEL_LCD3] = 19,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
		[OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return -EINVAL;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
	enum dss_clk_source clk_src)
{
	const u8 ctrl_bits[] = {
		[OMAP_DSS_CHANNEL_LCD] = 0,
		[OMAP_DSS_CHANNEL_LCD2] = 12,
	};
	const enum dss_clk_source allowed_plls[] = {
		[OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
		[OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
	};

	u8 ctrl_bit = ctrl_bits[channel];

	if (clk_src == DSS_CLK_SRC_FCK) {
		/* LCDx_CLK_SWITCH */
		REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
		return 0;
	}

	if (WARN_ON(allowed_plls[channel] != clk_src))
		return -EINVAL;

	REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);

	return 0;
}

574
void dss_select_lcd_clk_source(enum omap_channel channel,
575
		enum dss_clk_source clk_src)
576
{
577 578
	int idx = dss_get_channel_index(channel);
	int r;
579

580
	if (!dss.feat->has_lcd_clk_src) {
581
		dss_select_dispc_clk_source(clk_src);
582
		dss.lcd_clk_source[idx] = clk_src;
583
		return;
584
	}
585

586
	r = dss.feat->ops->select_lcd_source(channel, clk_src);
587
	if (r)
588
		return;
589

590
	dss.lcd_clk_source[idx] = clk_src;
591 592
}

593
enum dss_clk_source dss_get_dispc_clk_source(void)
594
{
595
	return dss.dispc_clk_source;
596 597
}

598
enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
599
{
600
	return dss.dsi_clk_source[dsi_module];
601 602
}

603
enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
604
{
605
	if (dss.feat->has_lcd_clk_src) {
606 607
		int idx = dss_get_channel_index(channel);
		return dss.lcd_clk_source[idx];
608 609 610 611 612
	} else {
		/* LCD_CLK source is the same as DISPC_FCLK source for
		 * OMAP2 and OMAP3 */
		return dss.dispc_clk_source;
	}
613 614
}

615 616
bool dss_div_calc(unsigned long pck, unsigned long fck_min,
		dss_div_calc_func func, void *data)
617 618 619 620 621 622
{
	int fckd, fckd_start, fckd_stop;
	unsigned long fck;
	unsigned long fck_hw_max;
	unsigned long fckd_hw_max;
	unsigned long prate;
623
	unsigned m;
624

625
	fck_hw_max = dss.feat->fck_freq_max;
626

627
	if (dss.parent_clk == NULL) {
628 629 630 631 632 633 634 635
		unsigned pckd;

		pckd = fck_hw_max / pck;

		fck = pck * pckd;

		fck = clk_round_rate(dss.dss_clk, fck);

636
		return func(fck, data);
637 638 639 640
	}

	fckd_hw_max = dss.feat->fck_div_max;

641
	m = dss.feat->dss_fck_multiplier;
642
	prate = clk_get_rate(dss.parent_clk);
643 644 645

	fck_min = fck_min ? fck_min : 1;

646 647
	fckd_start = min(prate * m / fck_min, fckd_hw_max);
	fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
648 649

	for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
650
		fck = DIV_ROUND_UP(prate, fckd) * m;
651

652
		if (func(fck, data))
653 654 655 656 657 658
			return true;
	}

	return false;
}

659
int dss_set_fck_rate(unsigned long rate)
660
{
661
	int r;
662

663
	DSSDBG("set fck to %lu\n", rate);
664

665 666 667
	r = clk_set_rate(dss.dss_clk, rate);
	if (r)
		return r;
668

669 670
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

671
	WARN_ONCE(dss.dss_clk_rate != rate,
672
			"clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
673
			rate);
674 675 676 677

	return 0;
}

678 679 680 681 682
unsigned long dss_get_dispc_clk_rate(void)
{
	return dss.dss_clk_rate;
}

683 684 685 686 687
unsigned long dss_get_max_fck_rate(void)
{
	return dss.feat->fck_freq_max;
}

688 689 690 691 692
enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel)
{
	return dss.feat->outputs[channel];
}

T
Tomi Valkeinen 已提交
693 694 695
static int dss_setup_default_clock(void)
{
	unsigned long max_dss_fck, prate;
696
	unsigned long fck;
T
Tomi Valkeinen 已提交
697 698 699
	unsigned fck_div;
	int r;

700
	max_dss_fck = dss.feat->fck_freq_max;
T
Tomi Valkeinen 已提交
701

702 703 704 705
	if (dss.parent_clk == NULL) {
		fck = clk_round_rate(dss.dss_clk, max_dss_fck);
	} else {
		prate = clk_get_rate(dss.parent_clk);
T
Tomi Valkeinen 已提交
706

707 708
		fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
				max_dss_fck);
709
		fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
710
	}
T
Tomi Valkeinen 已提交
711

712
	r = dss_set_fck_rate(fck);
T
Tomi Valkeinen 已提交
713 714 715 716 717 718
	if (r)
		return r;

	return 0;
}

719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738
void dss_set_venc_output(enum omap_dss_venc_type type)
{
	int l = 0;

	if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
		l = 0;
	else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
		l = 1;
	else
		BUG();

	/* venc out selection. 0 = comp, 1 = svideo */
	REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
}

void dss_set_dac_pwrdn_bgz(bool enable)
{
	REG_FLD_MOD(DSS_CONTROL, enable, 5, 5);	/* DAC Power-Down Control */
}

739
void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
740
{
741 742
	enum omap_dss_output_id outputs;

743
	outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
744 745

	/* Complain about invalid selections */
746 747
	WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
	WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
748 749

	/* Select only if we have options */
750 751
	if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
	    (outputs & OMAP_DSS_OUTPUT_HDMI))
752
		REG_FLD_MOD(DSS_CONTROL, src, 15, 15);	/* VENC_HDMI_SWITCH */
753 754
}

755 756
enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
{
757
	enum omap_dss_output_id outputs;
758

759
	outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
760
	if ((outputs & OMAP_DSS_OUTPUT_HDMI) == 0)
761 762
		return DSS_VENC_TV_CLK;

763
	if ((outputs & OMAP_DSS_OUTPUT_VENC) == 0)
764 765
		return DSS_HDMI_M_PCLK;

766 767 768
	return REG_GET(DSS_CONTROL, 15, 15);
}

769
static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
770 771 772 773 774 775 776
{
	if (channel != OMAP_DSS_CHANNEL_LCD)
		return -EINVAL;

	return 0;
}

777
static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD2:
		val = 0;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 1;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 17);

	return 0;
}

797
static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
{
	int val;

	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		val = 1;
		break;
	case OMAP_DSS_CHANNEL_LCD2:
		val = 2;
		break;
	case OMAP_DSS_CHANNEL_LCD3:
		val = 3;
		break;
	case OMAP_DSS_CHANNEL_DIGIT:
		val = 0;
		break;
	default:
		return -EINVAL;
	}

	REG_FLD_MOD(DSS_CONTROL, val, 17, 16);

	return 0;
}

823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
{
	switch (port) {
	case 0:
		return dss_dpi_select_source_omap5(port, channel);
	case 1:
		if (channel != OMAP_DSS_CHANNEL_LCD2)
			return -EINVAL;
		break;
	case 2:
		if (channel != OMAP_DSS_CHANNEL_LCD3)
			return -EINVAL;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

843
int dss_dpi_select_source(int port, enum omap_channel channel)
844
{
845
	return dss.feat->ops->dpi_select_source(port, channel);
846 847
}

848 849
static int dss_get_clocks(void)
{
850
	struct clk *clk;
851

A
Archit Taneja 已提交
852
	clk = devm_clk_get(&dss.pdev->dev, "fck");
853 854
	if (IS_ERR(clk)) {
		DSSERR("can't get clock fck\n");
A
Archit Taneja 已提交
855
		return PTR_ERR(clk);
856
	}
857

858
	dss.dss_clk = clk;
859

860 861
	if (dss.feat->parent_clk_name) {
		clk = clk_get(NULL, dss.feat->parent_clk_name);
862
		if (IS_ERR(clk)) {
863
			DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
A
Archit Taneja 已提交
864
			return PTR_ERR(clk);
865 866 867
		}
	} else {
		clk = NULL;
868 869
	}

870
	dss.parent_clk = clk;
871

872 873 874 875 876
	return 0;
}

static void dss_put_clocks(void)
{
877 878
	if (dss.parent_clk)
		clk_put(dss.parent_clk);
879 880
}

881
int dss_runtime_get(void)
882
{
883
	int r;
884

885
	DSSDBG("dss_runtime_get\n");
886

887 888 889
	r = pm_runtime_get_sync(&dss.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
890 891
}

892
void dss_runtime_put(void)
893
{
894
	int r;
895

896
	DSSDBG("dss_runtime_put\n");
897

898
	r = pm_runtime_put_sync(&dss.pdev->dev);
899
	WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
900 901 902
}

/* DEBUGFS */
903
#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
904
static void dss_debug_dump_clocks(struct seq_file *s)
905 906 907 908 909 910 911 912
{
	dss_dump_clocks(s);
	dispc_dump_clocks(s);
#ifdef CONFIG_OMAP2_DSS_DSI
	dsi_dump_clocks(s);
#endif
}

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
static int dss_debug_show(struct seq_file *s, void *unused)
{
	void (*func)(struct seq_file *) = s->private;

	func(s);
	return 0;
}

static int dss_debug_open(struct inode *inode, struct file *file)
{
	return single_open(file, dss_debug_show, inode->i_private);
}

static const struct file_operations dss_debug_fops = {
	.open           = dss_debug_open,
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

static struct dentry *dss_debugfs_dir;

static int dss_initialize_debugfs(void)
{
	dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
	if (IS_ERR(dss_debugfs_dir)) {
		int err = PTR_ERR(dss_debugfs_dir);

		dss_debugfs_dir = NULL;
		return err;
	}

	debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
			&dss_debug_dump_clocks, &dss_debug_fops);

	return 0;
}

static void dss_uninitialize_debugfs(void)
{
	if (dss_debugfs_dir)
		debugfs_remove_recursive(dss_debugfs_dir);
}

int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
{
	struct dentry *d;

	d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
			write, &dss_debug_fops);

	return PTR_ERR_OR_ZERO(d);
}
#else /* CONFIG_OMAP2_DSS_DEBUGFS */
static inline int dss_initialize_debugfs(void)
{
	return 0;
}
static inline void dss_uninitialize_debugfs(void)
{
}
#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
975

976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994
static const struct dss_ops dss_ops_omap2_omap3 = {
	.dpi_select_source = &dss_dpi_select_source_omap2_omap3,
};

static const struct dss_ops dss_ops_omap4 = {
	.dpi_select_source = &dss_dpi_select_source_omap4,
	.select_lcd_source = &dss_lcd_clk_mux_omap4,
};

static const struct dss_ops dss_ops_omap5 = {
	.dpi_select_source = &dss_dpi_select_source_omap5,
	.select_lcd_source = &dss_lcd_clk_mux_omap5,
};

static const struct dss_ops dss_ops_dra7 = {
	.dpi_select_source = &dss_dpi_select_source_dra7xx,
	.select_lcd_source = &dss_lcd_clk_mux_dra7,
};

T
Tomi Valkeinen 已提交
995
static const enum omap_display_type omap2plus_ports[] = {
996 997 998
	OMAP_DISPLAY_TYPE_DPI,
};

T
Tomi Valkeinen 已提交
999
static const enum omap_display_type omap34xx_ports[] = {
1000 1001 1002 1003
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_SDI,
};

1004 1005 1006 1007 1008 1009
static const enum omap_display_type dra7xx_ports[] = {
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
	OMAP_DISPLAY_TYPE_DPI,
};

1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069
static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC,
};

static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
};

static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,

	/* OMAP_DSS_CHANNEL_LCD2 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI2,
};

static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
	/* OMAP_DSS_CHANNEL_LCD */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,

	/* OMAP_DSS_CHANNEL_DIGIT */
	OMAP_DSS_OUTPUT_HDMI,

	/* OMAP_DSS_CHANNEL_LCD2 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI1,

	/* OMAP_DSS_CHANNEL_LCD3 */
	OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
	OMAP_DSS_OUTPUT_DSI2,
};

1070
static const struct dss_features omap24xx_dss_feats = {
1071
	.model			=	DSS_MODEL_OMAP2,
1072 1073 1074 1075 1076
	/*
	 * fck div max is really 16, but the divider range has gaps. The range
	 * from 1 to 6 has no gaps, so let's use that as a max.
	 */
	.fck_div_max		=	6,
1077
	.fck_freq_max		=	133000000,
1078
	.dss_fck_multiplier	=	2,
1079
	.parent_clk_name	=	"core_ck",
1080 1081
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1082
	.outputs		=	omap2_dss_supported_outputs,
1083
	.ops			=	&dss_ops_omap2_omap3,
1084
	.dispc_clk_switch	=	{ 0, 0 },
1085
	.has_lcd_clk_src	=	false,
1086 1087
};

1088
static const struct dss_features omap34xx_dss_feats = {
1089
	.model			=	DSS_MODEL_OMAP3,
1090
	.fck_div_max		=	16,
1091
	.fck_freq_max		=	173000000,
1092
	.dss_fck_multiplier	=	2,
1093
	.parent_clk_name	=	"dpll4_ck",
1094
	.ports			=	omap34xx_ports,
1095
	.outputs		=	omap3430_dss_supported_outputs,
1096
	.num_ports		=	ARRAY_SIZE(omap34xx_ports),
1097
	.ops			=	&dss_ops_omap2_omap3,
1098
	.dispc_clk_switch	=	{ 0, 0 },
1099
	.has_lcd_clk_src	=	false,
1100 1101
};

1102
static const struct dss_features omap3630_dss_feats = {
1103
	.model			=	DSS_MODEL_OMAP3,
1104
	.fck_div_max		=	32,
1105
	.fck_freq_max		=	173000000,
1106
	.dss_fck_multiplier	=	1,
1107
	.parent_clk_name	=	"dpll4_ck",
1108 1109
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1110
	.outputs		=	omap3630_dss_supported_outputs,
1111
	.ops			=	&dss_ops_omap2_omap3,
1112
	.dispc_clk_switch	=	{ 0, 0 },
1113
	.has_lcd_clk_src	=	false,
1114 1115
};

1116
static const struct dss_features omap44xx_dss_feats = {
1117
	.model			=	DSS_MODEL_OMAP4,
1118
	.fck_div_max		=	32,
1119
	.fck_freq_max		=	186000000,
1120
	.dss_fck_multiplier	=	1,
1121
	.parent_clk_name	=	"dpll_per_x2_ck",
1122 1123
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1124
	.outputs		=	omap4_dss_supported_outputs,
1125
	.ops			=	&dss_ops_omap4,
1126
	.dispc_clk_switch	=	{ 9, 8 },
1127
	.has_lcd_clk_src	=	true,
1128 1129
};

1130
static const struct dss_features omap54xx_dss_feats = {
1131
	.model			=	DSS_MODEL_OMAP5,
1132
	.fck_div_max		=	64,
1133
	.fck_freq_max		=	209250000,
1134
	.dss_fck_multiplier	=	1,
1135
	.parent_clk_name	=	"dpll_per_x2_ck",
1136 1137
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1138
	.outputs		=	omap5_dss_supported_outputs,
1139
	.ops			=	&dss_ops_omap5,
1140
	.dispc_clk_switch	=	{ 9, 7 },
1141
	.has_lcd_clk_src	=	true,
1142 1143
};

1144
static const struct dss_features am43xx_dss_feats = {
1145
	.model			=	DSS_MODEL_OMAP3,
1146
	.fck_div_max		=	0,
1147
	.fck_freq_max		=	200000000,
1148 1149
	.dss_fck_multiplier	=	0,
	.parent_clk_name	=	NULL,
1150 1151
	.ports			=	omap2plus_ports,
	.num_ports		=	ARRAY_SIZE(omap2plus_ports),
1152
	.outputs		=	am43xx_dss_supported_outputs,
1153
	.ops			=	&dss_ops_omap2_omap3,
1154
	.dispc_clk_switch	=	{ 0, 0 },
1155
	.has_lcd_clk_src	=	true,
1156 1157
};

1158
static const struct dss_features dra7xx_dss_feats = {
1159
	.model			=	DSS_MODEL_DRA7,
1160
	.fck_div_max		=	64,
1161
	.fck_freq_max		=	209250000,
1162 1163 1164 1165
	.dss_fck_multiplier	=	1,
	.parent_clk_name	=	"dpll_per_x2_ck",
	.ports			=	dra7xx_ports,
	.num_ports		=	ARRAY_SIZE(dra7xx_ports),
1166
	.outputs		=	omap5_dss_supported_outputs,
1167
	.ops			=	&dss_ops_dra7,
1168
	.dispc_clk_switch	=	{ 9, 7 },
1169
	.has_lcd_clk_src	=	true,
1170 1171
};

1172
static int dss_init_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1173 1174 1175
{
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1176
	int i;
T
Tomi Valkeinen 已提交
1177

1178 1179 1180
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1181
			continue;
T
Tomi Valkeinen 已提交
1182

1183
		switch (dss.feat->ports[i]) {
1184
		case OMAP_DISPLAY_TYPE_DPI:
1185
			dpi_init_port(pdev, port, dss.feat->model);
1186 1187 1188 1189 1190 1191 1192
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_init_port(pdev, port);
			break;
		default:
			break;
		}
1193
	}
T
Tomi Valkeinen 已提交
1194 1195 1196 1197

	return 0;
}

1198
static void dss_uninit_ports(struct platform_device *pdev)
T
Tomi Valkeinen 已提交
1199
{
1200 1201
	struct device_node *parent = pdev->dev.of_node;
	struct device_node *port;
1202
	int i;
1203

1204 1205 1206
	for (i = 0; i < dss.feat->num_ports; i++) {
		port = of_graph_get_port_by_id(parent, i);
		if (!port)
1207 1208
			continue;

1209
		switch (dss.feat->ports[i]) {
1210 1211 1212 1213 1214 1215 1216 1217 1218
		case OMAP_DISPLAY_TYPE_DPI:
			dpi_uninit_port(port);
			break;
		case OMAP_DISPLAY_TYPE_SDI:
			sdi_uninit_port(port);
			break;
		default:
			break;
		}
1219
	}
T
Tomi Valkeinen 已提交
1220 1221
}

1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
static int dss_video_pll_probe(struct platform_device *pdev)
{
	struct device_node *np = pdev->dev.of_node;
	struct regulator *pll_regulator;
	int r;

	if (!np)
		return 0;

	if (of_property_read_bool(np, "syscon-pll-ctrl")) {
		dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
			"syscon-pll-ctrl");
		if (IS_ERR(dss.syscon_pll_ctrl)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl regmap\n");
			return PTR_ERR(dss.syscon_pll_ctrl);
		}

		if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
				&dss.syscon_pll_ctrl_offset)) {
			dev_err(&pdev->dev,
				"failed to get syscon-pll-ctrl offset\n");
			return -EINVAL;
		}
	}

	pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
	if (IS_ERR(pll_regulator)) {
		r = PTR_ERR(pll_regulator);

		switch (r) {
		case -ENOENT:
			pll_regulator = NULL;
			break;

		case -EPROBE_DEFER:
			return -EPROBE_DEFER;

		default:
			DSSERR("can't get DPLL VDDA regulator\n");
			return r;
		}
	}

	if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
		dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
		if (IS_ERR(dss.video1_pll))
			return PTR_ERR(dss.video1_pll);
	}

	if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
		dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
		if (IS_ERR(dss.video2_pll)) {
			dss_video_pll_uninit(dss.video1_pll);
			return PTR_ERR(dss.video2_pll);
		}
	}

	return 0;
}

1283
/* DSS HW IP initialisation */
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
static const struct of_device_id dss_of_match[] = {
	{ .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
	{ .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
	{ .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
	{ .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
	{ .compatible = "ti,dra7-dss",  .data = &dra7xx_dss_feats },
	{},
};
MODULE_DEVICE_TABLE(of, dss_of_match);

static const struct soc_device_attribute dss_soc_devices[] = {
	{ .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
	{ .machine = "AM35??",        .data = &omap34xx_dss_feats },
	{ .family  = "AM43xx",        .data = &am43xx_dss_feats },
	{ /* sentinel */ }
};

T
Tomi Valkeinen 已提交
1301
static int dss_bind(struct device *dev)
1302
{
T
Tomi Valkeinen 已提交
1303
	struct platform_device *pdev = to_platform_device(dev);
1304 1305
	struct resource *dss_mem;
	u32 rev;
1306 1307
	int r;

1308
	dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
1309 1310 1311
	dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
	if (IS_ERR(dss.base))
		return PTR_ERR(dss.base);
1312

1313 1314
	r = dss_get_clocks();
	if (r)
1315
		return r;
1316

T
Tomi Valkeinen 已提交
1317 1318 1319 1320
	r = dss_setup_default_clock();
	if (r)
		goto err_setup_clocks;

1321 1322 1323 1324
	r = dss_video_pll_probe(pdev);
	if (r)
		goto err_pll_init;

1325 1326 1327 1328
	r = dss_init_ports(pdev);
	if (r)
		goto err_init_ports;

1329
	pm_runtime_enable(&pdev->dev);
1330

1331 1332 1333
	r = dss_runtime_get();
	if (r)
		goto err_runtime_get;
1334

1335 1336
	dss.dss_clk_rate = clk_get_rate(dss.dss_clk);

1337 1338 1339
	/* Select DPLL */
	REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);

1340
	dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
1341

1342 1343 1344 1345 1346
#ifdef CONFIG_OMAP2_DSS_VENC
	REG_FLD_MOD(DSS_CONTROL, 1, 4, 4);	/* venc dac demen */
	REG_FLD_MOD(DSS_CONTROL, 1, 3, 3);	/* venc clock 4x enable */
	REG_FLD_MOD(DSS_CONTROL, 0, 2, 2);	/* venc clock mode = normal */
#endif
1347 1348 1349 1350 1351
	dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
	dss.dispc_clk_source = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
	dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
1352

1353
	rev = dss_read_reg(DSS_REVISION);
1354
	pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1355

1356
	dss_runtime_put();
1357

T
Tomi Valkeinen 已提交
1358 1359 1360 1361
	r = component_bind_all(&pdev->dev, NULL);
	if (r)
		goto err_component;

1362 1363
	dss_debugfs_create_file("dss", dss_dump_regs);

T
Tomi Valkeinen 已提交
1364 1365
	pm_set_vt_switch(0);

1366
	omapdss_gather_components(dev);
1367
	omapdss_set_is_initialized(true);
1368

1369
	return 0;
1370

T
Tomi Valkeinen 已提交
1371
err_component:
1372 1373
err_runtime_get:
	pm_runtime_disable(&pdev->dev);
1374 1375
	dss_uninit_ports(pdev);
err_init_ports:
1376 1377 1378 1379 1380
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);
1381
err_pll_init:
T
Tomi Valkeinen 已提交
1382
err_setup_clocks:
1383
	dss_put_clocks();
1384 1385 1386
	return r;
}

T
Tomi Valkeinen 已提交
1387
static void dss_unbind(struct device *dev)
1388
{
T
Tomi Valkeinen 已提交
1389 1390
	struct platform_device *pdev = to_platform_device(dev);

1391
	omapdss_set_is_initialized(false);
1392

T
Tomi Valkeinen 已提交
1393 1394
	component_unbind_all(&pdev->dev, NULL);

1395 1396 1397 1398 1399 1400
	if (dss.video1_pll)
		dss_video_pll_uninit(dss.video1_pll);

	if (dss.video2_pll)
		dss_video_pll_uninit(dss.video2_pll);

A
Archit Taneja 已提交
1401
	dss_uninit_ports(pdev);
T
Tomi Valkeinen 已提交
1402

1403
	pm_runtime_disable(&pdev->dev);
1404 1405

	dss_put_clocks();
T
Tomi Valkeinen 已提交
1406 1407 1408 1409 1410 1411
}

static const struct component_master_ops dss_component_ops = {
	.bind = dss_bind,
	.unbind = dss_unbind,
};
1412

T
Tomi Valkeinen 已提交
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
static int dss_component_compare(struct device *dev, void *data)
{
	struct device *child = data;
	return dev == child;
}

static int dss_add_child_component(struct device *dev, void *data)
{
	struct component_match **match = data;

1423 1424 1425 1426 1427 1428 1429 1430 1431
	/*
	 * HACK
	 * We don't have a working driver for rfbi, so skip it here always.
	 * Otherwise dss will never get probed successfully, as it will wait
	 * for rfbi to get probed.
	 */
	if (strstr(dev_name(dev), "rfbi"))
		return 0;

T
Tomi Valkeinen 已提交
1432 1433 1434 1435 1436 1437 1438
	component_match_add(dev->parent, match, dss_component_compare, dev);

	return 0;
}

static int dss_probe(struct platform_device *pdev)
{
1439
	const struct soc_device_attribute *soc;
T
Tomi Valkeinen 已提交
1440 1441 1442
	struct component_match *match = NULL;
	int r;

1443 1444
	dss.pdev = pdev;

1445 1446 1447 1448 1449 1450
	r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
	if (r) {
		dev_err(&pdev->dev, "Failed to set the DMA mask\n");
		return r;
	}

1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	/*
	 * The various OMAP3-based SoCs can't be told apart using the compatible
	 * string, use SoC device matching.
	 */
	soc = soc_device_match(dss_soc_devices);
	if (soc)
		dss.feat = soc->data;
	else
		dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;

1461 1462 1463 1464
	r = dss_initialize_debugfs();
	if (r)
		return r;

T
Tomi Valkeinen 已提交
1465 1466 1467 1468
	/* add all the child devices as components */
	device_for_each_child(&pdev->dev, &match, dss_add_child_component);

	r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
1469 1470
	if (r) {
		dss_uninitialize_debugfs();
T
Tomi Valkeinen 已提交
1471
		return r;
1472
	}
T
Tomi Valkeinen 已提交
1473 1474 1475 1476 1477 1478 1479

	return 0;
}

static int dss_remove(struct platform_device *pdev)
{
	component_master_del(&pdev->dev, &dss_component_ops);
1480 1481 1482

	dss_uninitialize_debugfs();

1483 1484 1485
	return 0;
}

1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500
static void dss_shutdown(struct platform_device *pdev)
{
	struct omap_dss_device *dssdev = NULL;

	DSSDBG("shutdown\n");

	for_each_dss_dev(dssdev) {
		if (!dssdev->driver)
			continue;

		if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
			dssdev->driver->disable(dssdev);
	}
}

1501 1502 1503
static int dss_runtime_suspend(struct device *dev)
{
	dss_save_context();
1504
	dss_set_min_bus_tput(dev, 0);
D
Dave Gerlach 已提交
1505 1506 1507

	pinctrl_pm_select_sleep_state(dev);

1508 1509 1510 1511 1512
	return 0;
}

static int dss_runtime_resume(struct device *dev)
{
1513
	int r;
D
Dave Gerlach 已提交
1514 1515 1516

	pinctrl_pm_select_default_state(dev);

1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	/*
	 * Set an arbitrarily high tput request to ensure OPP100.
	 * What we should really do is to make a request to stay in OPP100,
	 * without any tput requirements, but that is not currently possible
	 * via the PM layer.
	 */

	r = dss_set_min_bus_tput(dev, 1000000000);
	if (r)
		return r;

1528
	dss_restore_context();
1529 1530 1531 1532 1533 1534 1535 1536
	return 0;
}

static const struct dev_pm_ops dss_pm_ops = {
	.runtime_suspend = dss_runtime_suspend,
	.runtime_resume = dss_runtime_resume,
};

1537
static struct platform_driver omap_dsshw_driver = {
T
Tomi Valkeinen 已提交
1538 1539
	.probe		= dss_probe,
	.remove		= dss_remove,
1540
	.shutdown	= dss_shutdown,
1541 1542
	.driver         = {
		.name   = "omapdss_dss",
1543
		.pm	= &dss_pm_ops,
T
Tomi Valkeinen 已提交
1544
		.of_match_table = dss_of_match,
T
Tomi Valkeinen 已提交
1545
		.suppress_bind_attrs = true,
1546 1547 1548
	},
};

T
Tomi Valkeinen 已提交
1549
int __init dss_init_platform_driver(void)
1550
{
T
Tomi Valkeinen 已提交
1551
	return platform_driver_register(&omap_dsshw_driver);
1552 1553 1554 1555
}

void dss_uninit_platform_driver(void)
{
1556
	platform_driver_unregister(&omap_dsshw_driver);
1557
}