lapic.c 51.9 KB
Newer Older
E
Eddie Dong 已提交
1 2 3 4 5 6 7

/*
 * Local APIC virtualization
 *
 * Copyright (C) 2006 Qumranet, Inc.
 * Copyright (C) 2007 Novell
 * Copyright (C) 2007 Intel
N
Nicolas Kaiser 已提交
8
 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
E
Eddie Dong 已提交
9 10 11 12 13 14 15 16 17 18 19 20
 *
 * Authors:
 *   Dor Laor <dor.laor@qumranet.com>
 *   Gregory Haskins <ghaskins@novell.com>
 *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
 *
 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 */

21
#include <linux/kvm_host.h>
E
Eddie Dong 已提交
22 23 24 25 26 27 28
#include <linux/kvm.h>
#include <linux/mm.h>
#include <linux/highmem.h>
#include <linux/smp.h>
#include <linux/hrtimer.h>
#include <linux/io.h>
#include <linux/module.h>
R
Roman Zippel 已提交
29
#include <linux/math64.h>
30
#include <linux/slab.h>
E
Eddie Dong 已提交
31 32 33 34 35
#include <asm/processor.h>
#include <asm/msr.h>
#include <asm/page.h>
#include <asm/current.h>
#include <asm/apicdef.h>
36
#include <asm/delay.h>
A
Arun Sharma 已提交
37
#include <linux/atomic.h>
38
#include <linux/jump_label.h>
39
#include "kvm_cache_regs.h"
E
Eddie Dong 已提交
40
#include "irq.h"
41
#include "trace.h"
42
#include "x86.h"
A
Avi Kivity 已提交
43
#include "cpuid.h"
E
Eddie Dong 已提交
44

45 46 47 48 49 50
#ifndef CONFIG_X86_64
#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
#else
#define mod_64(x, y) ((x) % (y))
#endif

E
Eddie Dong 已提交
51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69
#define PRId64 "d"
#define PRIx64 "llx"
#define PRIu64 "u"
#define PRIo64 "o"

#define APIC_BUS_CYCLE_NS 1

/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
#define apic_debug(fmt, arg...)

#define APIC_LVT_NUM			6
/* 14 is the version for Xeon and Pentium 8.4.8*/
#define APIC_VERSION			(0x14UL | ((APIC_LVT_NUM - 1) << 16))
#define LAPIC_MMIO_LENGTH		(1 << 12)
/* followed define is not in apicdef.h */
#define APIC_SHORT_MASK			0xc0000
#define APIC_DEST_NOSHORT		0x0
#define APIC_DEST_MASK			0x800
#define MAX_APIC_VECTOR			256
70
#define APIC_VECTORS_PER_REG		32
E
Eddie Dong 已提交
71

72 73 74
#define APIC_BROADCAST			0xFF
#define X2APIC_BROADCAST		0xFFFFFFFFul

E
Eddie Dong 已提交
75 76
#define VEC_POS(v) ((v) & (32 - 1))
#define REG_POS(v) (((v) >> 5) << 4)
77

E
Eddie Dong 已提交
78 79 80 81 82
static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
{
	*((u32 *) (apic->regs + reg_off)) = val;
}

M
Michael S. Tsirkin 已提交
83 84 85 86 87
static inline int apic_test_vector(int vec, void *bitmap)
{
	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

88 89 90 91 92 93 94 95
bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
		apic_test_vector(vector, apic->regs + APIC_IRR);
}

E
Eddie Dong 已提交
96 97 98 99 100 101 102 103 104 105
static inline void apic_set_vector(int vec, void *bitmap)
{
	set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline void apic_clear_vector(int vec, void *bitmap)
{
	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

M
Michael S. Tsirkin 已提交
106 107 108 109 110 111 112 113 114 115
static inline int __apic_test_and_set_vector(int vec, void *bitmap)
{
	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
{
	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
}

116
struct static_key_deferred apic_hw_disabled __read_mostly;
117 118
struct static_key_deferred apic_sw_disabled __read_mostly;

E
Eddie Dong 已提交
119 120
static inline int apic_enabled(struct kvm_lapic *apic)
{
121
	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
122 123
}

E
Eddie Dong 已提交
124 125 126 127 128 129 130 131 132
#define LVT_MASK	\
	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)

#define LINT_MASK	\
	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)

static inline int kvm_apic_id(struct kvm_lapic *apic)
{
133
	return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
E
Eddie Dong 已提交
134 135
}

136 137 138 139 140 141 142 143
/* The logical map is definitely wrong if we have multiple
 * modes at the same time.  (Physical map is always right.)
 */
static inline bool kvm_apic_logical_map_valid(struct kvm_apic_map *map)
{
	return !(map->mode & (map->mode - 1));
}

144 145 146 147 148 149 150 151 152 153 154 155 156 157
static inline void
apic_logical_id(struct kvm_apic_map *map, u32 dest_id, u16 *cid, u16 *lid)
{
	unsigned lid_bits;

	BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_CLUSTER !=  4);
	BUILD_BUG_ON(KVM_APIC_MODE_XAPIC_FLAT    !=  8);
	BUILD_BUG_ON(KVM_APIC_MODE_X2APIC        != 16);
	lid_bits = map->mode;

	*cid = dest_id >> lid_bits;
	*lid = dest_id & ((1 << lid_bits) - 1);
}

158 159 160 161 162 163 164 165 166 167 168 169 170
static void recalculate_apic_map(struct kvm *kvm)
{
	struct kvm_apic_map *new, *old = NULL;
	struct kvm_vcpu *vcpu;
	int i;

	new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);

	mutex_lock(&kvm->arch.apic_map_lock);

	if (!new)
		goto out;

171 172 173
	kvm_for_each_vcpu(i, vcpu, kvm) {
		struct kvm_lapic *apic = vcpu->arch.apic;
		u16 cid, lid;
174
		u32 ldr, aid;
175

176 177 178
		if (!kvm_apic_present(vcpu))
			continue;

179
		aid = kvm_apic_id(apic);
180 181
		ldr = kvm_apic_get_reg(apic, APIC_LDR);

182 183
		if (aid < ARRAY_SIZE(new->phys_map))
			new->phys_map[aid] = apic;
184

185 186 187 188 189 190 191 192 193 194 195
		if (apic_x2apic_mode(apic)) {
			new->mode |= KVM_APIC_MODE_X2APIC;
		} else if (ldr) {
			ldr = GET_APIC_LOGICAL_ID(ldr);
			if (kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_FLAT)
				new->mode |= KVM_APIC_MODE_XAPIC_FLAT;
			else
				new->mode |= KVM_APIC_MODE_XAPIC_CLUSTER;
		}

		if (!kvm_apic_logical_map_valid(new))
196 197
			continue;

198 199
		apic_logical_id(new, ldr, &cid, &lid);

200
		if (lid && cid < ARRAY_SIZE(new->logical_map))
201 202 203 204 205 206 207 208 209 210
			new->logical_map[cid][ffs(lid) - 1] = apic;
	}
out:
	old = rcu_dereference_protected(kvm->arch.apic_map,
			lockdep_is_held(&kvm->arch.apic_map_lock));
	rcu_assign_pointer(kvm->arch.apic_map, new);
	mutex_unlock(&kvm->arch.apic_map_lock);

	if (old)
		kfree_rcu(old, rcu);
211

212
	kvm_vcpu_request_scan_ioapic(kvm);
213 214
}

215 216
static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
{
217
	bool enabled = val & APIC_SPIV_APIC_ENABLED;
218 219

	apic_set_reg(apic, APIC_SPIV, val);
220 221 222 223

	if (enabled != apic->sw_enabled) {
		apic->sw_enabled = enabled;
		if (enabled) {
224 225 226 227 228 229 230
			static_key_slow_dec_deferred(&apic_sw_disabled);
			recalculate_apic_map(apic->vcpu->kvm);
		} else
			static_key_slow_inc(&apic_sw_disabled.key);
	}
}

231 232 233 234 235 236 237 238 239 240 241 242
static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
{
	apic_set_reg(apic, APIC_ID, id << 24);
	recalculate_apic_map(apic->vcpu->kvm);
}

static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
{
	apic_set_reg(apic, APIC_LDR, id);
	recalculate_apic_map(apic->vcpu->kvm);
}

243 244 245 246 247 248 249 250 251
static inline void kvm_apic_set_x2apic_id(struct kvm_lapic *apic, u8 id)
{
	u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));

	apic_set_reg(apic, APIC_ID, id << 24);
	apic_set_reg(apic, APIC_LDR, ldr);
	recalculate_apic_map(apic->vcpu->kvm);
}

E
Eddie Dong 已提交
252 253
static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
{
254
	return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
E
Eddie Dong 已提交
255 256 257 258
}

static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
{
259
	return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
E
Eddie Dong 已提交
260 261
}

262 263
static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
{
264
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
265 266
}

E
Eddie Dong 已提交
267 268
static inline int apic_lvtt_period(struct kvm_lapic *apic)
{
269
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
270 271 272 273
}

static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
{
274
	return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
E
Eddie Dong 已提交
275 276
}

277 278 279 280 281
static inline int apic_lvt_nmi_mode(u32 lvt_val)
{
	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
}

282 283 284 285 286 287
void kvm_apic_set_version(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	struct kvm_cpuid_entry2 *feat;
	u32 v = APIC_VERSION;

288
	if (!kvm_vcpu_has_lapic(vcpu))
289 290 291 292 293 294 295 296
		return;

	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
		v |= APIC_LVR_DIRECTED_EOI;
	apic_set_reg(apic, APIC_LVR, v);
}

M
Mathias Krause 已提交
297
static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
298
	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
E
Eddie Dong 已提交
299 300 301 302 303 304 305 306
	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
	LINT_MASK, LINT_MASK,	/* LVT0-1 */
	LVT_MASK		/* LVTERR */
};

static int find_highest_vector(void *bitmap)
{
307 308
	int vec;
	u32 *reg;
E
Eddie Dong 已提交
309

310 311 312 313 314 315
	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		if (*reg)
			return fls(*reg) - 1 + vec;
	}
E
Eddie Dong 已提交
316

317
	return -1;
E
Eddie Dong 已提交
318 319
}

M
Michael S. Tsirkin 已提交
320 321
static u8 count_vectors(void *bitmap)
{
322 323
	int vec;
	u32 *reg;
M
Michael S. Tsirkin 已提交
324
	u8 count = 0;
325 326 327 328 329 330

	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
		reg = bitmap + REG_POS(vec);
		count += hweight32(*reg);
	}

M
Michael S. Tsirkin 已提交
331 332 333
	return count;
}

334
void __kvm_apic_update_irr(u32 *pir, void *regs)
335 336 337 338 339 340
{
	u32 i, pir_val;

	for (i = 0; i <= 7; i++) {
		pir_val = xchg(&pir[i], 0);
		if (pir_val)
341
			*((u32 *)(regs + APIC_IRR + i * 0x10)) |= pir_val;
342 343
	}
}
344 345 346 347 348 349 350 351
EXPORT_SYMBOL_GPL(__kvm_apic_update_irr);

void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	__kvm_apic_update_irr(pir, apic->regs);
}
352 353
EXPORT_SYMBOL_GPL(kvm_apic_update_irr);

354
static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
E
Eddie Dong 已提交
355
{
356
	apic_set_vector(vec, apic->regs + APIC_IRR);
357 358 359 360 361
	/*
	 * irr_pending must be true if any interrupt is pending; set it after
	 * APIC_IRR to avoid race with apic_clear_irr
	 */
	apic->irr_pending = true;
E
Eddie Dong 已提交
362 363
}

364
static inline int apic_search_irr(struct kvm_lapic *apic)
E
Eddie Dong 已提交
365
{
366
	return find_highest_vector(apic->regs + APIC_IRR);
E
Eddie Dong 已提交
367 368 369 370 371 372
}

static inline int apic_find_highest_irr(struct kvm_lapic *apic)
{
	int result;

373 374 375 376
	/*
	 * Note that irr_pending is just a hint. It will be always
	 * true with virtual interrupt delivery enabled.
	 */
377 378 379
	if (!apic->irr_pending)
		return -1;

380
	kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
381
	result = apic_search_irr(apic);
E
Eddie Dong 已提交
382 383 384 385 386
	ASSERT(result == -1 || result >= 16);

	return result;
}

387 388
static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
{
389 390 391 392
	struct kvm_vcpu *vcpu;

	vcpu = apic->vcpu;

393
	if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
394
		/* try to update RVI */
395
		apic_clear_vector(vec, apic->regs + APIC_IRR);
396
		kvm_make_request(KVM_REQ_EVENT, vcpu);
397 398 399 400 401
	} else {
		apic->irr_pending = false;
		apic_clear_vector(vec, apic->regs + APIC_IRR);
		if (apic_search_irr(apic) != -1)
			apic->irr_pending = true;
402
	}
403 404
}

M
Michael S. Tsirkin 已提交
405 406
static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
{
407 408 409 410 411 412
	struct kvm_vcpu *vcpu;

	if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;
413

M
Michael S. Tsirkin 已提交
414
	/*
415 416 417
	 * With APIC virtualization enabled, all caching is disabled
	 * because the processor can modify ISR under the hood.  Instead
	 * just set SVI.
M
Michael S. Tsirkin 已提交
418
	 */
419
	if (unlikely(kvm_x86_ops->hwapic_isr_update))
420 421 422 423 424 425 426 427 428 429 430
		kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
	else {
		++apic->isr_count;
		BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
		/*
		 * ISR (in service register) bit is set when injecting an interrupt.
		 * The highest vector is injected. Thus the latest bit set matches
		 * the highest bit in ISR.
		 */
		apic->highest_isr_cache = vec;
	}
M
Michael S. Tsirkin 已提交
431 432
}

433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static inline int apic_find_highest_isr(struct kvm_lapic *apic)
{
	int result;

	/*
	 * Note that isr_count is always 1, and highest_isr_cache
	 * is always -1, with APIC virtualization enabled.
	 */
	if (!apic->isr_count)
		return -1;
	if (likely(apic->highest_isr_cache != -1))
		return apic->highest_isr_cache;

	result = find_highest_vector(apic->regs + APIC_ISR);
	ASSERT(result == -1 || result >= 16);

	return result;
}

M
Michael S. Tsirkin 已提交
452 453
static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
{
454 455 456 457 458 459 460 461 462 463 464 465 466
	struct kvm_vcpu *vcpu;
	if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
		return;

	vcpu = apic->vcpu;

	/*
	 * We do get here for APIC virtualization enabled if the guest
	 * uses the Hyper-V APIC enlightenment.  In this case we may need
	 * to trigger a new interrupt delivery by writing the SVI field;
	 * on the other hand isr_count and highest_isr_cache are unused
	 * and must be left alone.
	 */
467
	if (unlikely(kvm_x86_ops->hwapic_isr_update))
468 469 470
		kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
					       apic_find_highest_isr(apic));
	else {
M
Michael S. Tsirkin 已提交
471
		--apic->isr_count;
472 473 474
		BUG_ON(apic->isr_count < 0);
		apic->highest_isr_cache = -1;
	}
M
Michael S. Tsirkin 已提交
475 476
}

477 478 479 480
int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
{
	int highest_irr;

481 482 483 484 485
	/* This may race with setting of irr in __apic_accept_irq() and
	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
	 * will cause vmexit immediately and the value will be recalculated
	 * on the next vmentry.
	 */
486
	if (!kvm_vcpu_has_lapic(vcpu))
487
		return 0;
488
	highest_irr = apic_find_highest_irr(vcpu->arch.apic);
489 490 491 492

	return highest_irr;
}

493
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
494 495
			     int vector, int level, int trig_mode,
			     unsigned long *dest_map);
496

497 498
int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
		unsigned long *dest_map)
E
Eddie Dong 已提交
499
{
500
	struct kvm_lapic *apic = vcpu->arch.apic;
501

502
	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
503
			irq->level, irq->trig_mode, dest_map);
E
Eddie Dong 已提交
504 505
}

506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529
static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
{

	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
				      sizeof(val));
}

static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
{

	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
				      sizeof(*val));
}

static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
}

static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
{
	u8 val;
	if (pv_eoi_get_user(vcpu, &val) < 0)
		apic_debug("Can't read EOI MSR value: 0x%llx\n",
530
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
531 532 533 534 535 536 537
	return val & 0x1;
}

static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
		apic_debug("Can't set EOI MSR value: 0x%llx\n",
538
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
539 540 541 542 543 544 545 546 547
		return;
	}
	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
{
	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
548
			   (unsigned long long)vcpu->arch.pv_eoi.msr_val);
549 550 551 552 553
		return;
	}
	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
}

554 555 556 557 558 559 560 561 562
void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	int i;

	for (i = 0; i < 8; i++)
		apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
}

E
Eddie Dong 已提交
563 564
static void apic_update_ppr(struct kvm_lapic *apic)
{
565
	u32 tpr, isrv, ppr, old_ppr;
E
Eddie Dong 已提交
566 567
	int isr;

568 569
	old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
	tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
E
Eddie Dong 已提交
570 571 572 573 574 575 576 577 578 579 580
	isr = apic_find_highest_isr(apic);
	isrv = (isr != -1) ? isr : 0;

	if ((tpr & 0xf0) >= (isrv & 0xf0))
		ppr = tpr & 0xff;
	else
		ppr = isrv & 0xf0;

	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
		   apic, ppr, isr, isrv);

581 582
	if (old_ppr != ppr) {
		apic_set_reg(apic, APIC_PROCPRI, ppr);
583 584
		if (ppr < old_ppr)
			kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
585
	}
E
Eddie Dong 已提交
586 587 588 589 590 591 592 593
}

static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
{
	apic_set_reg(apic, APIC_TASKPRI, tpr);
	apic_update_ppr(apic);
}

594
static bool kvm_apic_broadcast(struct kvm_lapic *apic, u32 mda)
595
{
596 597 598 599
	if (apic_x2apic_mode(apic))
		return mda == X2APIC_BROADCAST;

	return GET_APIC_DEST_FIELD(mda) == APIC_BROADCAST;
600 601
}

602
static bool kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
603
{
604 605 606 607 608 609 610
	if (kvm_apic_broadcast(apic, mda))
		return true;

	if (apic_x2apic_mode(apic))
		return mda == kvm_apic_id(apic);

	return mda == SET_APIC_DEST_FIELD(kvm_apic_id(apic));
E
Eddie Dong 已提交
611 612
}

613
static bool kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
E
Eddie Dong 已提交
614
{
G
Gleb Natapov 已提交
615 616
	u32 logical_id;

617
	if (kvm_apic_broadcast(apic, mda))
618
		return true;
619

620
	logical_id = kvm_apic_get_reg(apic, APIC_LDR);
E
Eddie Dong 已提交
621

622
	if (apic_x2apic_mode(apic))
623 624
		return ((logical_id >> 16) == (mda >> 16))
		       && (logical_id & mda & 0xffff) != 0;
E
Eddie Dong 已提交
625

626
	logical_id = GET_APIC_LOGICAL_ID(logical_id);
627
	mda = GET_APIC_DEST_FIELD(mda);
E
Eddie Dong 已提交
628

629
	switch (kvm_apic_get_reg(apic, APIC_DFR)) {
E
Eddie Dong 已提交
630
	case APIC_DFR_FLAT:
631
		return (logical_id & mda) != 0;
E
Eddie Dong 已提交
632
	case APIC_DFR_CLUSTER:
633 634
		return ((logical_id >> 4) == (mda >> 4))
		       && (logical_id & mda & 0xf) != 0;
E
Eddie Dong 已提交
635
	default:
636
		apic_debug("Bad DFR vcpu %d: %08x\n",
637
			   apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
638
		return false;
E
Eddie Dong 已提交
639 640 641
	}
}

642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
/* KVM APIC implementation has two quirks
 *  - dest always begins at 0 while xAPIC MDA has offset 24,
 *  - IOxAPIC messages have to be delivered (directly) to x2APIC.
 */
static u32 kvm_apic_mda(unsigned int dest_id, struct kvm_lapic *source,
                                              struct kvm_lapic *target)
{
	bool ipi = source != NULL;
	bool x2apic_mda = apic_x2apic_mode(ipi ? source : target);

	if (!ipi && dest_id == APIC_BROADCAST && x2apic_mda)
		return X2APIC_BROADCAST;

	return x2apic_mda ? dest_id : SET_APIC_DEST_FIELD(dest_id);
}

658
bool kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
659
			   int short_hand, unsigned int dest, int dest_mode)
E
Eddie Dong 已提交
660
{
661
	struct kvm_lapic *target = vcpu->arch.apic;
662
	u32 mda = kvm_apic_mda(dest, source, target);
E
Eddie Dong 已提交
663 664

	apic_debug("target %p, source %p, dest 0x%x, "
665
		   "dest_mode 0x%x, short_hand 0x%x\n",
E
Eddie Dong 已提交
666 667
		   target, source, dest, dest_mode, short_hand);

Z
Zachary Amsden 已提交
668
	ASSERT(target);
E
Eddie Dong 已提交
669 670
	switch (short_hand) {
	case APIC_DEST_NOSHORT:
671
		if (dest_mode == APIC_DEST_PHYSICAL)
672
			return kvm_apic_match_physical_addr(target, mda);
673
		else
674
			return kvm_apic_match_logical_addr(target, mda);
E
Eddie Dong 已提交
675
	case APIC_DEST_SELF:
676
		return target == source;
E
Eddie Dong 已提交
677
	case APIC_DEST_ALLINC:
678
		return true;
E
Eddie Dong 已提交
679
	case APIC_DEST_ALLBUT:
680
		return target != source;
E
Eddie Dong 已提交
681
	default:
682 683
		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
			   short_hand);
684
		return false;
E
Eddie Dong 已提交
685 686 687
	}
}

688
bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
689
		struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
690 691 692 693 694
{
	struct kvm_apic_map *map;
	unsigned long bitmap = 1;
	struct kvm_lapic **dst;
	int i;
695
	bool ret, x2apic_ipi;
696 697 698 699

	*r = -1;

	if (irq->shorthand == APIC_DEST_SELF) {
700
		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
701 702 703 704 705 706
		return true;
	}

	if (irq->shorthand)
		return false;

707
	x2apic_ipi = src && apic_x2apic_mode(src);
708 709 710
	if (irq->dest_id == (x2apic_ipi ? X2APIC_BROADCAST : APIC_BROADCAST))
		return false;

711
	ret = true;
712 713 714
	rcu_read_lock();
	map = rcu_dereference(kvm->arch.apic_map);

715 716
	if (!map) {
		ret = false;
717
		goto out;
718
	}
719

720
	if (irq->dest_mode == APIC_DEST_PHYSICAL) {
721 722 723 724
		if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
			goto out;

		dst = &map->phys_map[irq->dest_id];
725
	} else {
726 727 728 729 730 731 732
		u16 cid;

		if (!kvm_apic_logical_map_valid(map)) {
			ret = false;
			goto out;
		}

733
		apic_logical_id(map, irq->dest_id, &cid, (u16 *)&bitmap);
734 735 736

		if (cid >= ARRAY_SIZE(map->logical_map))
			goto out;
737

738
		dst = map->logical_map[cid];
739

740
		if (kvm_lowest_prio_delivery(irq)) {
741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
			int l = -1;
			for_each_set_bit(i, &bitmap, 16) {
				if (!dst[i])
					continue;
				if (l < 0)
					l = i;
				else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
					l = i;
			}

			bitmap = (l >= 0) ? 1 << l : 0;
		}
	}

	for_each_set_bit(i, &bitmap, 16) {
		if (!dst[i])
			continue;
		if (*r < 0)
			*r = 0;
760
		*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
761 762 763 764 765 766
	}
out:
	rcu_read_unlock();
	return ret;
}

E
Eddie Dong 已提交
767 768 769 770 771
/*
 * Add a pending IRQ into lapic.
 * Return 1 if successfully added and 0 if discarded.
 */
static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
772 773
			     int vector, int level, int trig_mode,
			     unsigned long *dest_map)
E
Eddie Dong 已提交
774
{
775
	int result = 0;
776
	struct kvm_vcpu *vcpu = apic->vcpu;
E
Eddie Dong 已提交
777

778 779
	trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
				  trig_mode, vector);
E
Eddie Dong 已提交
780 781
	switch (delivery_mode) {
	case APIC_DM_LOWEST:
782 783
		vcpu->arch.apic_arb_prio++;
	case APIC_DM_FIXED:
E
Eddie Dong 已提交
784 785 786 787
		/* FIXME add logic for vcpu on reset */
		if (unlikely(!apic_enabled(apic)))
			break;

788 789
		result = 1;

790 791
		if (dest_map)
			__set_bit(vcpu->vcpu_id, dest_map);
792

793
		if (kvm_x86_ops->deliver_posted_interrupt)
794
			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
795 796
		else {
			apic_set_irr(vector, apic);
797 798 799 800

			kvm_make_request(KVM_REQ_EVENT, vcpu);
			kvm_vcpu_kick(vcpu);
		}
E
Eddie Dong 已提交
801 802 803
		break;

	case APIC_DM_REMRD:
804 805 806 807
		result = 1;
		vcpu->arch.pv.pv_unhalted = 1;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
808 809 810
		break;

	case APIC_DM_SMI:
P
Paolo Bonzini 已提交
811 812 813
		result = 1;
		kvm_make_request(KVM_REQ_SMI, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
814
		break;
815

E
Eddie Dong 已提交
816
	case APIC_DM_NMI:
817
		result = 1;
818
		kvm_inject_nmi(vcpu);
J
Jan Kiszka 已提交
819
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
820 821 822
		break;

	case APIC_DM_INIT:
823
		if (!trig_mode || level) {
824
			result = 1;
825 826 827 828 829
			/* assumes that there are only KVM_APIC_INIT/SIPI */
			apic->pending_events = (1UL << KVM_APIC_INIT);
			/* make sure pending_events is visible before sending
			 * the request */
			smp_wmb();
830
			kvm_make_request(KVM_REQ_EVENT, vcpu);
831 832
			kvm_vcpu_kick(vcpu);
		} else {
833 834
			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
				   vcpu->vcpu_id);
835
		}
E
Eddie Dong 已提交
836 837 838
		break;

	case APIC_DM_STARTUP:
839 840
		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
			   vcpu->vcpu_id, vector);
841 842 843 844 845 846 847
		result = 1;
		apic->sipi_vector = vector;
		/* make sure sipi_vector is visible for the receiver */
		smp_wmb();
		set_bit(KVM_APIC_SIPI, &apic->pending_events);
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		kvm_vcpu_kick(vcpu);
E
Eddie Dong 已提交
848 849
		break;

850 851 852 853 854 855 856 857
	case APIC_DM_EXTINT:
		/*
		 * Should only be called by kvm_apic_local_deliver() with LVT0,
		 * before NMI watchdog was enabled. Already handled by
		 * kvm_apic_accept_pic_intr().
		 */
		break;

E
Eddie Dong 已提交
858 859 860 861 862 863 864 865
	default:
		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
		       delivery_mode);
		break;
	}
	return result;
}

866
int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
867
{
868
	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
869 870
}

871 872
static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
{
873
	if (kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
874 875 876 877 878
		int trigger_mode;
		if (apic_test_vector(vector, apic->regs + APIC_TMR))
			trigger_mode = IOAPIC_LEVEL_TRIG;
		else
			trigger_mode = IOAPIC_EDGE_TRIG;
879
		kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
880 881 882
	}
}

883
static int apic_set_eoi(struct kvm_lapic *apic)
E
Eddie Dong 已提交
884 885
{
	int vector = apic_find_highest_isr(apic);
886 887 888

	trace_kvm_eoi(apic, vector);

E
Eddie Dong 已提交
889 890 891 892 893
	/*
	 * Not every write EOI will has corresponding ISR,
	 * one example is when Kernel check timer on setup_IO_APIC
	 */
	if (vector == -1)
894
		return vector;
E
Eddie Dong 已提交
895

M
Michael S. Tsirkin 已提交
896
	apic_clear_isr(vector, apic);
E
Eddie Dong 已提交
897 898
	apic_update_ppr(apic);

899
	kvm_ioapic_send_eoi(apic, vector);
900
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
901
	return vector;
E
Eddie Dong 已提交
902 903
}

904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
/*
 * this interface assumes a trap-like exit, which has already finished
 * desired side effect including vISR and vPPR update.
 */
void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

	trace_kvm_eoi(apic, vector);

	kvm_ioapic_send_eoi(apic, vector);
	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
}
EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);

E
Eddie Dong 已提交
919 920
static void apic_send_ipi(struct kvm_lapic *apic)
{
921 922
	u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
	u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
923
	struct kvm_lapic_irq irq;
E
Eddie Dong 已提交
924

925 926 927
	irq.vector = icr_low & APIC_VECTOR_MASK;
	irq.delivery_mode = icr_low & APIC_MODE_MASK;
	irq.dest_mode = icr_low & APIC_DEST_MASK;
928
	irq.level = (icr_low & APIC_INT_ASSERT) != 0;
929 930
	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
	irq.shorthand = icr_low & APIC_SHORT_MASK;
931
	irq.msi_redir_hint = false;
G
Gleb Natapov 已提交
932 933 934 935
	if (apic_x2apic_mode(apic))
		irq.dest_id = icr_high;
	else
		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
E
Eddie Dong 已提交
936

937 938
	trace_kvm_apic_ipi(icr_low, irq.dest_id);

E
Eddie Dong 已提交
939 940
	apic_debug("icr_high 0x%x, icr_low 0x%x, "
		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
941 942
		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x, "
		   "msi_redir_hint 0x%x\n",
G
Glauber Costa 已提交
943
		   icr_high, icr_low, irq.shorthand, irq.dest_id,
944
		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
945
		   irq.vector, irq.msi_redir_hint);
946

947
	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
E
Eddie Dong 已提交
948 949 950 951
}

static u32 apic_get_tmcct(struct kvm_lapic *apic)
{
952 953
	ktime_t remaining;
	s64 ns;
954
	u32 tmcct;
E
Eddie Dong 已提交
955 956 957

	ASSERT(apic != NULL);

958
	/* if initial count is 0, current count should also be 0 */
959 960
	if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
		apic->lapic_timer.period == 0)
961 962
		return 0;

963
	remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
964 965 966
	if (ktime_to_ns(remaining) < 0)
		remaining = ktime_set(0, 0);

967 968 969
	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
	tmcct = div64_u64(ns,
			 (APIC_BUS_CYCLE_NS * apic->divide_count));
E
Eddie Dong 已提交
970 971 972 973

	return tmcct;
}

974 975 976 977 978
static void __report_tpr_access(struct kvm_lapic *apic, bool write)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	struct kvm_run *run = vcpu->run;

979
	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
980
	run->tpr_access.rip = kvm_rip_read(vcpu);
981 982 983 984 985 986 987 988 989
	run->tpr_access.is_write = write;
}

static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
{
	if (apic->vcpu->arch.tpr_access_reporting)
		__report_tpr_access(apic, write);
}

E
Eddie Dong 已提交
990 991 992 993 994 995 996 997
static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
{
	u32 val = 0;

	if (offset >= LAPIC_MMIO_LENGTH)
		return 0;

	switch (offset) {
G
Gleb Natapov 已提交
998 999 1000 1001 1002 1003
	case APIC_ID:
		if (apic_x2apic_mode(apic))
			val = kvm_apic_id(apic);
		else
			val = kvm_apic_id(apic) << 24;
		break;
E
Eddie Dong 已提交
1004
	case APIC_ARBPRI:
1005
		apic_debug("Access APIC ARBPRI register which is for P6\n");
E
Eddie Dong 已提交
1006 1007 1008
		break;

	case APIC_TMCCT:	/* Timer CCR */
1009 1010 1011
		if (apic_lvtt_tscdeadline(apic))
			return 0;

E
Eddie Dong 已提交
1012 1013
		val = apic_get_tmcct(apic);
		break;
1014 1015
	case APIC_PROCPRI:
		apic_update_ppr(apic);
1016
		val = kvm_apic_get_reg(apic, offset);
1017
		break;
1018 1019 1020
	case APIC_TASKPRI:
		report_tpr_access(apic, false);
		/* fall thru */
E
Eddie Dong 已提交
1021
	default:
1022
		val = kvm_apic_get_reg(apic, offset);
E
Eddie Dong 已提交
1023 1024 1025 1026 1027 1028
		break;
	}

	return val;
}

G
Gregory Haskins 已提交
1029 1030 1031 1032 1033
static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
{
	return container_of(dev, struct kvm_lapic, dev);
}

G
Gleb Natapov 已提交
1034 1035
static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
		void *data)
E
Eddie Dong 已提交
1036 1037 1038
{
	unsigned char alignment = offset & 0xf;
	u32 result;
G
Guo Chao 已提交
1039
	/* this bitmask has a bit cleared for each reserved register */
G
Gleb Natapov 已提交
1040
	static const u64 rmask = 0x43ff01ffffffe70cULL;
E
Eddie Dong 已提交
1041 1042

	if ((alignment + len) > 4) {
1043 1044
		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
			   offset, len);
G
Gleb Natapov 已提交
1045
		return 1;
E
Eddie Dong 已提交
1046
	}
G
Gleb Natapov 已提交
1047 1048

	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
1049 1050
		apic_debug("KVM_APIC_READ: read reserved register %x\n",
			   offset);
G
Gleb Natapov 已提交
1051 1052 1053
		return 1;
	}

E
Eddie Dong 已提交
1054 1055
	result = __apic_read(apic, offset & ~0xf);

1056 1057
	trace_kvm_apic_read(offset, result);

E
Eddie Dong 已提交
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	switch (len) {
	case 1:
	case 2:
	case 4:
		memcpy(data, (char *)&result + alignment, len);
		break;
	default:
		printk(KERN_ERR "Local APIC read with len = %x, "
		       "should be 1,2, or 4 instead\n", len);
		break;
	}
1069
	return 0;
E
Eddie Dong 已提交
1070 1071
}

G
Gleb Natapov 已提交
1072 1073
static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
{
1074
	return kvm_apic_hw_enabled(apic) &&
G
Gleb Natapov 已提交
1075 1076 1077 1078
	    addr >= apic->base_address &&
	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
}

1079
static int apic_mmio_read(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092
			   gpa_t address, int len, void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	u32 offset = address - apic->base_address;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	apic_reg_read(apic, offset, len, data);

	return 0;
}

E
Eddie Dong 已提交
1093 1094 1095 1096
static void update_divide_count(struct kvm_lapic *apic)
{
	u32 tmp1, tmp2, tdcr;

1097
	tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
E
Eddie Dong 已提交
1098 1099
	tmp1 = tdcr & 0xf;
	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
1100
	apic->divide_count = 0x1 << (tmp2 & 0x7);
E
Eddie Dong 已提交
1101 1102

	apic_debug("timer divide count is 0x%x\n",
G
Glauber Costa 已提交
1103
				   apic->divide_count);
E
Eddie Dong 已提交
1104 1105
}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
static void apic_update_lvtt(struct kvm_lapic *apic)
{
	u32 timer_mode = kvm_apic_get_reg(apic, APIC_LVTT) &
			apic->lapic_timer.timer_mode_mask;

	if (apic->lapic_timer.timer_mode != timer_mode) {
		apic->lapic_timer.timer_mode = timer_mode;
		hrtimer_cancel(&apic->lapic_timer.timer);
	}
}

1117 1118 1119 1120
static void apic_timer_expired(struct kvm_lapic *apic)
{
	struct kvm_vcpu *vcpu = apic->vcpu;
	wait_queue_head_t *q = &vcpu->wq;
1121
	struct kvm_timer *ktimer = &apic->lapic_timer;
1122 1123 1124 1125 1126

	if (atomic_read(&apic->lapic_timer.pending))
		return;

	atomic_inc(&apic->lapic_timer.pending);
1127
	kvm_set_pending_timer(vcpu);
1128 1129 1130

	if (waitqueue_active(q))
		wake_up_interruptible(q);
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147

	if (apic_lvtt_tscdeadline(apic))
		ktimer->expired_tscdeadline = ktimer->tscdeadline;
}

/*
 * On APICv, this test will cause a busy wait
 * during a higher-priority task.
 */

static bool lapic_timer_int_injected(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = kvm_apic_get_reg(apic, APIC_LVTT);

	if (kvm_apic_hw_enabled(apic)) {
		int vec = reg & APIC_VECTOR_MASK;
1148
		void *bitmap = apic->regs + APIC_ISR;
1149

1150 1151 1152 1153 1154
		if (kvm_x86_ops->deliver_posted_interrupt)
			bitmap = apic->regs + APIC_IRR;

		if (apic_test_vector(vec, bitmap))
			return true;
1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
	}
	return false;
}

void wait_lapic_expire(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u64 guest_tsc, tsc_deadline;

	if (!kvm_vcpu_has_lapic(vcpu))
		return;

	if (apic->lapic_timer.expired_tscdeadline == 0)
		return;

	if (!lapic_timer_int_injected(vcpu))
		return;

	tsc_deadline = apic->lapic_timer.expired_tscdeadline;
	apic->lapic_timer.expired_tscdeadline = 0;
	guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1176
	trace_kvm_wait_lapic_expire(vcpu->vcpu_id, guest_tsc - tsc_deadline);
1177 1178 1179 1180

	/* __delay is delay_tsc whenever the hardware has TSC, thus always.  */
	if (guest_tsc < tsc_deadline)
		__delay(tsc_deadline - guest_tsc);
1181 1182
}

E
Eddie Dong 已提交
1183 1184
static void start_apic_timer(struct kvm_lapic *apic)
{
1185
	ktime_t now;
1186

1187
	atomic_set(&apic->lapic_timer.pending, 0);
1188

1189
	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
G
Guo Chao 已提交
1190
		/* lapic timer in oneshot or periodic mode */
1191
		now = apic->lapic_timer.timer.base->get_time();
1192
		apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212
			    * APIC_BUS_CYCLE_NS * apic->divide_count;

		if (!apic->lapic_timer.period)
			return;
		/*
		 * Do not allow the guest to program periodic timers with small
		 * interval, since the hrtimers are not throttled by the host
		 * scheduler.
		 */
		if (apic_lvtt_period(apic)) {
			s64 min_period = min_timer_period_us * 1000LL;

			if (apic->lapic_timer.period < min_period) {
				pr_info_ratelimited(
				    "kvm: vcpu %i: requested %lld ns "
				    "lapic timer period limited to %lld ns\n",
				    apic->vcpu->vcpu_id,
				    apic->lapic_timer.period, min_period);
				apic->lapic_timer.period = min_period;
			}
1213
		}
1214

1215 1216 1217
		hrtimer_start(&apic->lapic_timer.timer,
			      ktime_add_ns(now, apic->lapic_timer.period),
			      HRTIMER_MODE_ABS);
E
Eddie Dong 已提交
1218

1219
		apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
E
Eddie Dong 已提交
1220 1221
			   PRIx64 ", "
			   "timer initial count 0x%x, period %lldns, "
1222
			   "expire @ 0x%016" PRIx64 ".\n", __func__,
E
Eddie Dong 已提交
1223
			   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1224
			   kvm_apic_get_reg(apic, APIC_TMICT),
1225
			   apic->lapic_timer.period,
E
Eddie Dong 已提交
1226
			   ktime_to_ns(ktime_add_ns(now,
1227
					apic->lapic_timer.period)));
1228 1229 1230 1231
	} else if (apic_lvtt_tscdeadline(apic)) {
		/* lapic timer in tsc deadline mode */
		u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
		u64 ns = 0;
1232
		ktime_t expire;
1233
		struct kvm_vcpu *vcpu = apic->vcpu;
1234
		unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1235 1236 1237 1238 1239 1240 1241 1242
		unsigned long flags;

		if (unlikely(!tscdeadline || !this_tsc_khz))
			return;

		local_irq_save(flags);

		now = apic->lapic_timer.timer.base->get_time();
1243
		guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1244 1245 1246
		if (likely(tscdeadline > guest_tsc)) {
			ns = (tscdeadline - guest_tsc) * 1000000ULL;
			do_div(ns, this_tsc_khz);
1247 1248
			expire = ktime_add_ns(now, ns);
			expire = ktime_sub_ns(expire, lapic_timer_advance_ns);
1249
			hrtimer_start(&apic->lapic_timer.timer,
1250
				      expire, HRTIMER_MODE_ABS);
1251 1252
		} else
			apic_timer_expired(apic);
1253 1254 1255

		local_irq_restore(flags);
	}
E
Eddie Dong 已提交
1256 1257
}

1258 1259
static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
{
1260
	bool lvt0_in_nmi_mode = apic_lvt_nmi_mode(lvt0_val);
1261

1262 1263 1264
	if (apic->lvt0_in_nmi_mode != lvt0_in_nmi_mode) {
		apic->lvt0_in_nmi_mode = lvt0_in_nmi_mode;
		if (lvt0_in_nmi_mode) {
1265 1266
			apic_debug("Receive NMI setting on APIC_LVT0 "
				   "for cpu %d\n", apic->vcpu->vcpu_id);
1267
			atomic_inc(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
1268 1269 1270
		} else
			atomic_dec(&apic->vcpu->kvm->arch.vapics_in_nmi_mode);
	}
1271 1272
}

G
Gleb Natapov 已提交
1273
static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
E
Eddie Dong 已提交
1274
{
G
Gleb Natapov 已提交
1275
	int ret = 0;
E
Eddie Dong 已提交
1276

G
Gleb Natapov 已提交
1277
	trace_kvm_apic_write(reg, val);
E
Eddie Dong 已提交
1278

G
Gleb Natapov 已提交
1279
	switch (reg) {
E
Eddie Dong 已提交
1280
	case APIC_ID:		/* Local APIC ID */
G
Gleb Natapov 已提交
1281
		if (!apic_x2apic_mode(apic))
1282
			kvm_apic_set_id(apic, val >> 24);
G
Gleb Natapov 已提交
1283 1284
		else
			ret = 1;
E
Eddie Dong 已提交
1285 1286 1287
		break;

	case APIC_TASKPRI:
1288
		report_tpr_access(apic, true);
E
Eddie Dong 已提交
1289 1290 1291 1292 1293 1294 1295 1296
		apic_set_tpr(apic, val & 0xff);
		break;

	case APIC_EOI:
		apic_set_eoi(apic);
		break;

	case APIC_LDR:
G
Gleb Natapov 已提交
1297
		if (!apic_x2apic_mode(apic))
1298
			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
G
Gleb Natapov 已提交
1299 1300
		else
			ret = 1;
E
Eddie Dong 已提交
1301 1302 1303
		break;

	case APIC_DFR:
1304
		if (!apic_x2apic_mode(apic)) {
G
Gleb Natapov 已提交
1305
			apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1306 1307
			recalculate_apic_map(apic->vcpu->kvm);
		} else
G
Gleb Natapov 已提交
1308
			ret = 1;
E
Eddie Dong 已提交
1309 1310
		break;

1311 1312
	case APIC_SPIV: {
		u32 mask = 0x3ff;
1313
		if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1314
			mask |= APIC_SPIV_DIRECTED_EOI;
1315
		apic_set_spiv(apic, val & mask);
E
Eddie Dong 已提交
1316 1317 1318 1319 1320
		if (!(val & APIC_SPIV_APIC_ENABLED)) {
			int i;
			u32 lvt_val;

			for (i = 0; i < APIC_LVT_NUM; i++) {
1321
				lvt_val = kvm_apic_get_reg(apic,
E
Eddie Dong 已提交
1322 1323 1324 1325
						       APIC_LVTT + 0x10 * i);
				apic_set_reg(apic, APIC_LVTT + 0x10 * i,
					     lvt_val | APIC_LVT_MASKED);
			}
1326
			apic_update_lvtt(apic);
1327
			atomic_set(&apic->lapic_timer.pending, 0);
E
Eddie Dong 已提交
1328 1329 1330

		}
		break;
1331
	}
E
Eddie Dong 已提交
1332 1333 1334 1335 1336 1337 1338
	case APIC_ICR:
		/* No delay here, so we always clear the pending bit */
		apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
		apic_send_ipi(apic);
		break;

	case APIC_ICR2:
G
Gleb Natapov 已提交
1339 1340 1341
		if (!apic_x2apic_mode(apic))
			val &= 0xff000000;
		apic_set_reg(apic, APIC_ICR2, val);
E
Eddie Dong 已提交
1342 1343
		break;

1344
	case APIC_LVT0:
1345
		apic_manage_nmi_watchdog(apic, val);
E
Eddie Dong 已提交
1346 1347 1348 1349 1350
	case APIC_LVTTHMR:
	case APIC_LVTPC:
	case APIC_LVT1:
	case APIC_LVTERR:
		/* TODO: Check vector */
1351
		if (!kvm_apic_sw_enabled(apic))
E
Eddie Dong 已提交
1352 1353
			val |= APIC_LVT_MASKED;

G
Gleb Natapov 已提交
1354 1355
		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
		apic_set_reg(apic, reg, val);
E
Eddie Dong 已提交
1356 1357 1358

		break;

1359
	case APIC_LVTT:
1360
		if (!kvm_apic_sw_enabled(apic))
1361 1362 1363
			val |= APIC_LVT_MASKED;
		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
		apic_set_reg(apic, APIC_LVTT, val);
1364
		apic_update_lvtt(apic);
1365 1366
		break;

E
Eddie Dong 已提交
1367
	case APIC_TMICT:
1368 1369 1370
		if (apic_lvtt_tscdeadline(apic))
			break;

1371
		hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1372 1373
		apic_set_reg(apic, APIC_TMICT, val);
		start_apic_timer(apic);
G
Gleb Natapov 已提交
1374
		break;
E
Eddie Dong 已提交
1375 1376 1377

	case APIC_TDCR:
		if (val & 4)
1378
			apic_debug("KVM_WRITE:TDCR %x\n", val);
E
Eddie Dong 已提交
1379 1380 1381 1382
		apic_set_reg(apic, APIC_TDCR, val);
		update_divide_count(apic);
		break;

G
Gleb Natapov 已提交
1383 1384
	case APIC_ESR:
		if (apic_x2apic_mode(apic) && val != 0) {
1385
			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
G
Gleb Natapov 已提交
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
			ret = 1;
		}
		break;

	case APIC_SELF_IPI:
		if (apic_x2apic_mode(apic)) {
			apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
		} else
			ret = 1;
		break;
E
Eddie Dong 已提交
1396
	default:
G
Gleb Natapov 已提交
1397
		ret = 1;
E
Eddie Dong 已提交
1398 1399
		break;
	}
G
Gleb Natapov 已提交
1400 1401 1402 1403 1404
	if (ret)
		apic_debug("Local APIC Write to read-only register %x\n", reg);
	return ret;
}

1405
static int apic_mmio_write(struct kvm_vcpu *vcpu, struct kvm_io_device *this,
G
Gleb Natapov 已提交
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
			    gpa_t address, int len, const void *data)
{
	struct kvm_lapic *apic = to_lapic(this);
	unsigned int offset = address - apic->base_address;
	u32 val;

	if (!apic_mmio_in_range(apic, address))
		return -EOPNOTSUPP;

	/*
	 * APIC register must be aligned on 128-bits boundary.
	 * 32/64/128 bits registers must be accessed thru 32 bits.
	 * Refer SDM 8.4.1
	 */
	if (len != 4 || (offset & 0xf)) {
		/* Don't shout loud, $infamous_os would cause only noise. */
		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1423
		return 0;
G
Gleb Natapov 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434
	}

	val = *(u32*)data;

	/* too common printing */
	if (offset != APIC_EOI)
		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
			   "0x%x\n", __func__, offset, len, val);

	apic_reg_write(apic, offset & 0xff0, val);

1435
	return 0;
E
Eddie Dong 已提交
1436 1437
}

1438 1439
void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
{
1440
	if (kvm_vcpu_has_lapic(vcpu))
1441 1442 1443 1444
		apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
}
EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
/* emulate APIC access in a trap manner */
void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
{
	u32 val = 0;

	/* hw has done the conditional check and inst decode */
	offset &= 0xff0;

	apic_reg_read(vcpu->arch.apic, offset, 4, &val);

	/* TODO: optimize to just emulate side effect w/o one more write */
	apic_reg_write(vcpu->arch.apic, offset, val);
}
EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);

1460
void kvm_free_lapic(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
1461
{
1462 1463
	struct kvm_lapic *apic = vcpu->arch.apic;

1464
	if (!vcpu->arch.apic)
E
Eddie Dong 已提交
1465 1466
		return;

1467
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1468

1469 1470 1471
	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
		static_key_slow_dec_deferred(&apic_hw_disabled);

1472
	if (!apic->sw_enabled)
1473
		static_key_slow_dec_deferred(&apic_sw_disabled);
E
Eddie Dong 已提交
1474

1475 1476 1477 1478
	if (apic->regs)
		free_page((unsigned long)apic->regs);

	kfree(apic);
E
Eddie Dong 已提交
1479 1480 1481 1482 1483 1484 1485 1486
}

/*
 *----------------------------------------------------------------------
 * LAPIC interface
 *----------------------------------------------------------------------
 */

1487 1488 1489 1490
u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1491
	if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1492
			apic_lvtt_period(apic))
1493 1494 1495 1496 1497 1498 1499 1500 1501
		return 0;

	return apic->lapic_timer.tscdeadline;
}

void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

1502
	if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1503
			apic_lvtt_period(apic))
1504 1505 1506 1507 1508 1509 1510
		return;

	hrtimer_cancel(&apic->lapic_timer.timer);
	apic->lapic_timer.tscdeadline = data;
	start_apic_timer(apic);
}

E
Eddie Dong 已提交
1511 1512
void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
{
1513
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1514

1515
	if (!kvm_vcpu_has_lapic(vcpu))
E
Eddie Dong 已提交
1516
		return;
1517

A
Avi Kivity 已提交
1518
	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1519
		     | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
E
Eddie Dong 已提交
1520 1521 1522 1523 1524 1525
}

u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
{
	u64 tpr;

1526
	if (!kvm_vcpu_has_lapic(vcpu))
E
Eddie Dong 已提交
1527
		return 0;
1528

1529
	tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
E
Eddie Dong 已提交
1530 1531 1532 1533 1534 1535

	return (tpr & 0xf0) >> 4;
}

void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
{
1536
	u64 old_value = vcpu->arch.apic_base;
1537
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1538 1539 1540

	if (!apic) {
		value |= MSR_IA32_APICBASE_BSP;
1541
		vcpu->arch.apic_base = value;
E
Eddie Dong 已提交
1542 1543
		return;
	}
1544

1545 1546
	vcpu->arch.apic_base = value;

1547
	/* update jump label if enable bit changes */
1548
	if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
1549 1550 1551 1552
		if (value & MSR_IA32_APICBASE_ENABLE)
			static_key_slow_dec_deferred(&apic_hw_disabled);
		else
			static_key_slow_inc(&apic_hw_disabled.key);
1553
		recalculate_apic_map(vcpu->kvm);
1554 1555
	}

1556 1557
	if ((old_value ^ value) & X2APIC_ENABLE) {
		if (value & X2APIC_ENABLE) {
1558
			kvm_apic_set_x2apic_id(apic, vcpu->vcpu_id);
1559 1560 1561
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
		} else
			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
G
Gleb Natapov 已提交
1562
	}
1563

1564
	apic->base_address = apic->vcpu->arch.apic_base &
E
Eddie Dong 已提交
1565 1566
			     MSR_IA32_APICBASE_BASE;

1567 1568 1569 1570
	if ((value & MSR_IA32_APICBASE_ENABLE) &&
	     apic->base_address != APIC_DEFAULT_PHYS_BASE)
		pr_warn_once("APIC base relocation is unsupported by KVM");

E
Eddie Dong 已提交
1571 1572
	/* with FSB delivery interrupt, we can restart APIC functionality */
	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1573
		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1574 1575 1576

}

1577
void kvm_lapic_reset(struct kvm_vcpu *vcpu, bool init_event)
E
Eddie Dong 已提交
1578 1579 1580 1581
{
	struct kvm_lapic *apic;
	int i;

1582
	apic_debug("%s\n", __func__);
E
Eddie Dong 已提交
1583 1584

	ASSERT(vcpu);
1585
	apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1586 1587 1588
	ASSERT(apic != NULL);

	/* Stop the timer in case it's a reset to an active apic */
1589
	hrtimer_cancel(&apic->lapic_timer.timer);
E
Eddie Dong 已提交
1590

1591 1592
	if (!init_event)
		kvm_apic_set_id(apic, vcpu->vcpu_id);
1593
	kvm_apic_set_version(apic->vcpu);
E
Eddie Dong 已提交
1594 1595 1596

	for (i = 0; i < APIC_LVT_NUM; i++)
		apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1597
	apic_update_lvtt(apic);
1598
	if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_LINT0_REENABLED))
1599 1600
		apic_set_reg(apic, APIC_LVT0,
			     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1601
	apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
E
Eddie Dong 已提交
1602 1603

	apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1604
	apic_set_spiv(apic, 0xff);
E
Eddie Dong 已提交
1605
	apic_set_reg(apic, APIC_TASKPRI, 0);
1606 1607
	if (!apic_x2apic_mode(apic))
		kvm_apic_set_ldr(apic, 0);
E
Eddie Dong 已提交
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
	apic_set_reg(apic, APIC_ESR, 0);
	apic_set_reg(apic, APIC_ICR, 0);
	apic_set_reg(apic, APIC_ICR2, 0);
	apic_set_reg(apic, APIC_TDCR, 0);
	apic_set_reg(apic, APIC_TMICT, 0);
	for (i = 0; i < 8; i++) {
		apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
		apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
		apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
	}
1618
	apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1619
	apic->isr_count = kvm_x86_ops->hwapic_isr_update ? 1 : 0;
M
Michael S. Tsirkin 已提交
1620
	apic->highest_isr_cache = -1;
1621
	update_divide_count(apic);
1622
	atomic_set(&apic->lapic_timer.pending, 0);
1623
	if (kvm_vcpu_is_bsp(vcpu))
1624 1625
		kvm_lapic_set_base(vcpu,
				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1626
	vcpu->arch.pv_eoi.msr_val = 0;
E
Eddie Dong 已提交
1627 1628
	apic_update_ppr(apic);

1629
	vcpu->arch.apic_arb_prio = 0;
1630
	vcpu->arch.apic_attention = 0;
1631

N
Nadav Amit 已提交
1632
	apic_debug("%s: vcpu=%p, id=%d, base_msr="
1633
		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
E
Eddie Dong 已提交
1634
		   vcpu, kvm_apic_id(apic),
1635
		   vcpu->arch.apic_base, apic->base_address);
E
Eddie Dong 已提交
1636 1637 1638 1639 1640 1641 1642
}

/*
 *----------------------------------------------------------------------
 * timer interface
 *----------------------------------------------------------------------
 */
1643

A
Avi Kivity 已提交
1644
static bool lapic_is_periodic(struct kvm_lapic *apic)
E
Eddie Dong 已提交
1645
{
1646
	return apic_lvtt_period(apic);
E
Eddie Dong 已提交
1647 1648
}

1649 1650
int apic_has_pending_timer(struct kvm_vcpu *vcpu)
{
1651
	struct kvm_lapic *apic = vcpu->arch.apic;
1652

1653
	if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
1654 1655
			apic_lvt_enabled(apic, APIC_LVTT))
		return atomic_read(&apic->lapic_timer.pending);
1656 1657 1658 1659

	return 0;
}

A
Avi Kivity 已提交
1660
int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1661
{
1662
	u32 reg = kvm_apic_get_reg(apic, lvt_type);
1663 1664
	int vector, mode, trig_mode;

1665
	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1666 1667 1668
		vector = reg & APIC_VECTOR_MASK;
		mode = reg & APIC_MODE_MASK;
		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1669 1670
		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
					NULL);
1671 1672 1673
	}
	return 0;
}
1674

1675
void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1676
{
1677 1678 1679 1680
	struct kvm_lapic *apic = vcpu->arch.apic;

	if (apic)
		kvm_apic_local_deliver(apic, APIC_LVT0);
1681 1682
}

G
Gregory Haskins 已提交
1683 1684 1685 1686 1687
static const struct kvm_io_device_ops apic_mmio_ops = {
	.read     = apic_mmio_read,
	.write    = apic_mmio_write,
};

1688 1689 1690
static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
{
	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
A
Avi Kivity 已提交
1691
	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1692

1693
	apic_timer_expired(apic);
1694

A
Avi Kivity 已提交
1695
	if (lapic_is_periodic(apic)) {
1696 1697 1698 1699 1700 1701
		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
		return HRTIMER_RESTART;
	} else
		return HRTIMER_NORESTART;
}

E
Eddie Dong 已提交
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712
int kvm_create_lapic(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic;

	ASSERT(vcpu != NULL);
	apic_debug("apic_init %d\n", vcpu->vcpu_id);

	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
	if (!apic)
		goto nomem;

1713
	vcpu->arch.apic = apic;
E
Eddie Dong 已提交
1714

1715 1716
	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
	if (!apic->regs) {
E
Eddie Dong 已提交
1717 1718
		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
		       vcpu->vcpu_id);
1719
		goto nomem_free_apic;
E
Eddie Dong 已提交
1720 1721 1722
	}
	apic->vcpu = vcpu;

1723 1724
	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
		     HRTIMER_MODE_ABS);
1725
	apic->lapic_timer.timer.function = apic_timer_fn;
1726

1727 1728 1729 1730 1731
	/*
	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
	 * thinking that APIC satet has changed.
	 */
	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1732 1733
	kvm_lapic_set_base(vcpu,
			APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
E
Eddie Dong 已提交
1734

1735
	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1736
	kvm_lapic_reset(vcpu, false);
G
Gregory Haskins 已提交
1737
	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
E
Eddie Dong 已提交
1738 1739

	return 0;
1740 1741
nomem_free_apic:
	kfree(apic);
E
Eddie Dong 已提交
1742 1743 1744 1745 1746 1747
nomem:
	return -ENOMEM;
}

int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
{
1748
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1749 1750
	int highest_irr;

1751
	if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
E
Eddie Dong 已提交
1752 1753
		return -1;

1754
	apic_update_ppr(apic);
E
Eddie Dong 已提交
1755 1756
	highest_irr = apic_find_highest_irr(apic);
	if ((highest_irr == -1) ||
1757
	    ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
E
Eddie Dong 已提交
1758 1759 1760 1761
		return -1;
	return highest_irr;
}

Q
Qing He 已提交
1762 1763
int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
{
1764
	u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Q
Qing He 已提交
1765 1766
	int r = 0;

1767
	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1768 1769 1770 1771
		r = 1;
	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
		r = 1;
Q
Qing He 已提交
1772 1773 1774
	return r;
}

1775 1776
void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
{
1777
	struct kvm_lapic *apic = vcpu->arch.apic;
1778

1779
	if (!kvm_vcpu_has_lapic(vcpu))
1780 1781 1782
		return;

	if (atomic_read(&apic->lapic_timer.pending) > 0) {
1783
		kvm_apic_local_deliver(apic, APIC_LVTT);
1784 1785
		if (apic_lvtt_tscdeadline(apic))
			apic->lapic_timer.tscdeadline = 0;
1786
		atomic_set(&apic->lapic_timer.pending, 0);
1787 1788 1789
	}
}

E
Eddie Dong 已提交
1790 1791 1792
int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
{
	int vector = kvm_apic_has_interrupt(vcpu);
1793
	struct kvm_lapic *apic = vcpu->arch.apic;
E
Eddie Dong 已提交
1794 1795 1796 1797

	if (vector == -1)
		return -1;

1798 1799 1800 1801 1802 1803 1804
	/*
	 * We get here even with APIC virtualization enabled, if doing
	 * nested virtualization and L1 runs with the "acknowledge interrupt
	 * on exit" mode.  Then we cannot inject the interrupt via RVI,
	 * because the process would deliver it through the IDT.
	 */

M
Michael S. Tsirkin 已提交
1805
	apic_set_isr(vector, apic);
E
Eddie Dong 已提交
1806 1807 1808 1809
	apic_update_ppr(apic);
	apic_clear_irr(vector, apic);
	return vector;
}
1810

1811 1812
void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
		struct kvm_lapic_state *s)
1813
{
1814
	struct kvm_lapic *apic = vcpu->arch.apic;
1815

1816
	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1817 1818 1819
	/* set SPIV separately to get count of SW disabled APICs right */
	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
1820 1821
	/* call kvm_apic_set_id() to put apic into apic_map */
	kvm_apic_set_id(apic, kvm_apic_id(apic));
1822 1823
	kvm_apic_set_version(vcpu);

1824
	apic_update_ppr(apic);
1825
	hrtimer_cancel(&apic->lapic_timer.timer);
1826
	apic_update_lvtt(apic);
1827
	apic_manage_nmi_watchdog(apic, kvm_apic_get_reg(apic, APIC_LVT0));
1828 1829
	update_divide_count(apic);
	start_apic_timer(apic);
1830
	apic->irr_pending = true;
1831
	apic->isr_count = kvm_x86_ops->hwapic_isr_update ?
1832
				1 : count_vectors(apic->regs + APIC_ISR);
M
Michael S. Tsirkin 已提交
1833
	apic->highest_isr_cache = -1;
W
Wei Wang 已提交
1834 1835 1836
	if (kvm_x86_ops->hwapic_irr_update)
		kvm_x86_ops->hwapic_irr_update(vcpu,
				apic_find_highest_irr(apic));
1837 1838 1839
	if (unlikely(kvm_x86_ops->hwapic_isr_update))
		kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
				apic_find_highest_isr(apic));
1840
	kvm_make_request(KVM_REQ_EVENT, vcpu);
1841
	kvm_rtc_eoi_tracking_restore_one(vcpu);
1842
}
1843

1844
void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
1845 1846 1847
{
	struct hrtimer *timer;

1848
	if (!kvm_vcpu_has_lapic(vcpu))
1849 1850
		return;

1851
	timer = &vcpu->arch.apic->lapic_timer.timer;
1852
	if (hrtimer_cancel(timer))
1853
		hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
1854
}
A
Avi Kivity 已提交
1855

1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892
/*
 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
 *
 * Detect whether guest triggered PV EOI since the
 * last entry. If yes, set EOI on guests's behalf.
 * Clear PV EOI in guest memory in any case.
 */
static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	bool pending;
	int vector;
	/*
	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
	 *
	 * KVM_APIC_PV_EOI_PENDING is unset:
	 * 	-> host disabled PV EOI.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
	 * 	-> host enabled PV EOI, guest executed EOI.
	 */
	BUG_ON(!pv_eoi_enabled(vcpu));
	pending = pv_eoi_get_pending(vcpu);
	/*
	 * Clear pending bit in any case: it will be set again on vmentry.
	 * While this might not be ideal from performance point of view,
	 * this makes sure pv eoi is only enabled when we know it's safe.
	 */
	pv_eoi_clr_pending(vcpu);
	if (pending)
		return;
	vector = apic_set_eoi(apic);
	trace_kvm_pv_eoi(apic, vector);
}

A
Avi Kivity 已提交
1893 1894 1895 1896
void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
{
	u32 data;

1897 1898 1899
	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);

1900
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
1901 1902
		return;

1903 1904
	kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
1905 1906 1907 1908

	apic_set_tpr(vcpu->arch.apic, data & 0xff);
}

1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934
/*
 * apic_sync_pv_eoi_to_guest - called before vmentry
 *
 * Detect whether it's safe to enable PV EOI and
 * if yes do so.
 */
static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
					struct kvm_lapic *apic)
{
	if (!pv_eoi_enabled(vcpu) ||
	    /* IRR set or many bits in ISR: could be nested. */
	    apic->irr_pending ||
	    /* Cache not set: could be safe but we don't bother. */
	    apic->highest_isr_cache == -1 ||
	    /* Need EOI to update ioapic. */
	    kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
		/*
		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
		 * so we need not do anything here.
		 */
		return;
	}

	pv_eoi_set_pending(apic->vcpu);
}

A
Avi Kivity 已提交
1935 1936 1937 1938
void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
{
	u32 data, tpr;
	int max_irr, max_isr;
1939
	struct kvm_lapic *apic = vcpu->arch.apic;
A
Avi Kivity 已提交
1940

1941 1942
	apic_sync_pv_eoi_to_guest(vcpu, apic);

1943
	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
A
Avi Kivity 已提交
1944 1945
		return;

1946
	tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
A
Avi Kivity 已提交
1947 1948 1949 1950 1951 1952 1953 1954
	max_irr = apic_find_highest_irr(apic);
	if (max_irr < 0)
		max_irr = 0;
	max_isr = apic_find_highest_isr(apic);
	if (max_isr < 0)
		max_isr = 0;
	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);

1955 1956
	kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
				sizeof(u32));
A
Avi Kivity 已提交
1957 1958
}

1959
int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
A
Avi Kivity 已提交
1960
{
1961 1962 1963 1964 1965
	if (vapic_addr) {
		if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
					&vcpu->arch.apic->vapic_cache,
					vapic_addr, sizeof(u32)))
			return -EINVAL;
1966
		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1967
	} else {
1968
		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1969 1970 1971 1972
	}

	vcpu->arch.apic->vapic_addr = vapic_addr;
	return 0;
A
Avi Kivity 已提交
1973
}
G
Gleb Natapov 已提交
1974 1975 1976 1977 1978 1979 1980 1981 1982

int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4;

	if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
		return 1;

1983 1984 1985
	if (reg == APIC_ICR2)
		return 1;

G
Gleb Natapov 已提交
1986
	/* if this is ICR write vector before command */
1987
	if (reg == APIC_ICR)
G
Gleb Natapov 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
		apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return apic_reg_write(apic, reg, (u32)data);
}

int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;

	if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
		return 1;

2000 2001 2002 2003 2004 2005
	if (reg == APIC_DFR || reg == APIC_ICR2) {
		apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
			   reg);
		return 1;
	}

G
Gleb Natapov 已提交
2006 2007
	if (apic_reg_read(apic, reg, 4, &low))
		return 1;
2008
	if (reg == APIC_ICR)
G
Gleb Natapov 已提交
2009 2010 2011 2012 2013 2014
		apic_reg_read(apic, APIC_ICR2, 4, &high);

	*data = (((u64)high) << 32) | low;

	return 0;
}
G
Gleb Natapov 已提交
2015 2016 2017 2018 2019

int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;

2020
	if (!kvm_vcpu_has_lapic(vcpu))
G
Gleb Natapov 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
		return 1;

	/* if this is ICR write vector before command */
	if (reg == APIC_ICR)
		apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
	return apic_reg_write(apic, reg, (u32)data);
}

int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
	u32 low, high = 0;

2034
	if (!kvm_vcpu_has_lapic(vcpu))
G
Gleb Natapov 已提交
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
		return 1;

	if (apic_reg_read(apic, reg, 4, &low))
		return 1;
	if (reg == APIC_ICR)
		apic_reg_read(apic, APIC_ICR2, 4, &high);

	*data = (((u64)high) << 32) | low;

	return 0;
}
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056

int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
{
	u64 addr = data & ~KVM_MSR_ENABLED;
	if (!IS_ALIGNED(addr, 4))
		return 1;

	vcpu->arch.pv_eoi.msr_val = data;
	if (!pv_eoi_enabled(vcpu))
		return 0;
	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
2057
					 addr, sizeof(u8));
2058
}
2059

2060 2061 2062
void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
{
	struct kvm_lapic *apic = vcpu->arch.apic;
2063
	u8 sipi_vector;
2064
	unsigned long pe;
2065

2066
	if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
2067 2068
		return;

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	/*
	 * INITs are latched while in SMM.  Because an SMM CPU cannot
	 * be in KVM_MP_STATE_INIT_RECEIVED state, just eat SIPIs
	 * and delay processing of INIT until the next RSM.
	 */
	if (is_smm(vcpu)) {
		WARN_ON_ONCE(vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED);
		if (test_bit(KVM_APIC_SIPI, &apic->pending_events))
			clear_bit(KVM_APIC_SIPI, &apic->pending_events);
		return;
	}
2080

2081
	pe = xchg(&apic->pending_events, 0);
2082
	if (test_bit(KVM_APIC_INIT, &pe)) {
2083 2084
		kvm_lapic_reset(vcpu, true);
		kvm_vcpu_reset(vcpu, true);
2085 2086 2087 2088 2089
		if (kvm_vcpu_is_bsp(apic->vcpu))
			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
		else
			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
	}
2090
	if (test_bit(KVM_APIC_SIPI, &pe) &&
2091 2092 2093 2094
	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
		/* evaluate pending_events before reading the vector */
		smp_rmb();
		sipi_vector = apic->sipi_vector;
N
Nadav Amit 已提交
2095
		apic_debug("vcpu %d received sipi with vector # %x\n",
2096 2097 2098 2099 2100 2101
			 vcpu->vcpu_id, sipi_vector);
		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
	}
}

2102 2103 2104 2105
void kvm_lapic_init(void)
{
	/* do not patch jump label more than once per second */
	jump_label_rate_limit(&apic_hw_disabled, HZ);
2106
	jump_label_rate_limit(&apic_sw_disabled, HZ);
2107
}