forcedeth.c 177.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5
/*
 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
 *
 * Note: This driver is a cleanroom reimplementation based on reverse
 *      engineered documentation written by Carl-Daniel Hailfinger
A
Ayaz Abdulla 已提交
6
 *      and Andrew de Quincey.
L
Linus Torvalds 已提交
7 8 9 10 11
 *
 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
 * trademarks of NVIDIA Corporation in the United States and other
 * countries.
 *
12
 * Copyright (C) 2003,4,5 Manfred Spraul
L
Linus Torvalds 已提交
13 14 15
 * Copyright (C) 2004 Andrew de Quincey (wol support)
 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
 *		IRQ rate fixes, bigendian fixes, cleanups, verification)
16
 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
L
Linus Torvalds 已提交
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 * Known bugs:
 * We suspect that on some hardware no TX done interrupts are generated.
 * This means recovery from netif_stop_queue only happens if the hw timer
 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
 * If your hardware reliably generates tx done interrupts, then you can remove
 * DEV_NEED_TIMERIRQ from the driver_data flags.
 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
 * superfluous timer interrupts from the nic.
 */
J
Joe Perches 已提交
42 43 44

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

A
Ayaz Abdulla 已提交
45
#define FORCEDETH_VERSION		"0.64"
L
Linus Torvalds 已提交
46 47 48 49 50 51 52 53 54
#define DRV_NAME			"forcedeth"

#include <linux/module.h>
#include <linux/types.h>
#include <linux/pci.h>
#include <linux/interrupt.h>
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
55
#include <linux/sched.h>
L
Linus Torvalds 已提交
56 57 58 59 60 61 62
#include <linux/spinlock.h>
#include <linux/ethtool.h>
#include <linux/timer.h>
#include <linux/skbuff.h>
#include <linux/mii.h>
#include <linux/random.h>
#include <linux/init.h>
63
#include <linux/if_vlan.h>
64
#include <linux/dma-mapping.h>
65
#include <linux/slab.h>
66
#include <linux/uaccess.h>
67
#include <linux/prefetch.h>
68
#include  <linux/io.h>
L
Linus Torvalds 已提交
69 70 71 72

#include <asm/irq.h>
#include <asm/system.h>

73 74
#define TX_WORK_PER_LOOP  64
#define RX_WORK_PER_LOOP  64
L
Linus Torvalds 已提交
75 76 77 78 79

/*
 * Hardware access:
 */

80 81 82 83 84 85 86 87 88 89
#define DEV_NEED_TIMERIRQ          0x0000001  /* set the timer irq flag in the irq mask */
#define DEV_NEED_LINKTIMER         0x0000002  /* poll link settings. Relies on the timer irq */
#define DEV_HAS_LARGEDESC          0x0000004  /* device supports jumbo frames and needs packet format 2 */
#define DEV_HAS_HIGH_DMA           0x0000008  /* device supports 64bit dma */
#define DEV_HAS_CHECKSUM           0x0000010  /* device supports tx and rx checksum offloads */
#define DEV_HAS_VLAN               0x0000020  /* device supports vlan tagging and striping */
#define DEV_HAS_MSI                0x0000040  /* device supports MSI */
#define DEV_HAS_MSI_X              0x0000080  /* device supports MSI-X */
#define DEV_HAS_POWER_CNTRL        0x0000100  /* device supports power savings */
#define DEV_HAS_STATISTICS_V1      0x0000200  /* device supports hw statistics version 1 */
90 91 92 93
#define DEV_HAS_STATISTICS_V2      0x0000400  /* device supports hw statistics version 2 */
#define DEV_HAS_STATISTICS_V3      0x0000800  /* device supports hw statistics version 3 */
#define DEV_HAS_STATISTICS_V12     0x0000600  /* device supports hw statistics version 1 and 2 */
#define DEV_HAS_STATISTICS_V123    0x0000e00  /* device supports hw statistics version 1, 2, and 3 */
94 95 96 97 98 99 100 101 102 103 104 105 106
#define DEV_HAS_TEST_EXTENDED      0x0001000  /* device supports extended diagnostic test */
#define DEV_HAS_MGMT_UNIT          0x0002000  /* device supports management unit */
#define DEV_HAS_CORRECT_MACADDR    0x0004000  /* device supports correct mac address order */
#define DEV_HAS_COLLISION_FIX      0x0008000  /* device supports tx collision fix */
#define DEV_HAS_PAUSEFRAME_TX_V1   0x0010000  /* device supports tx pause frames version 1 */
#define DEV_HAS_PAUSEFRAME_TX_V2   0x0020000  /* device supports tx pause frames version 2 */
#define DEV_HAS_PAUSEFRAME_TX_V3   0x0040000  /* device supports tx pause frames version 3 */
#define DEV_NEED_TX_LIMIT          0x0080000  /* device needs to limit tx */
#define DEV_NEED_TX_LIMIT2         0x0180000  /* device needs to limit tx, expect for some revs */
#define DEV_HAS_GEAR_MODE          0x0200000  /* device supports gear mode */
#define DEV_NEED_PHY_INIT_FIX      0x0400000  /* device needs specific phy workaround */
#define DEV_NEED_LOW_POWER_FIX     0x0800000  /* device needs special power up workaround */
#define DEV_NEED_MSI_FIX           0x1000000  /* device needs msi workaround */
L
Linus Torvalds 已提交
107 108 109 110

enum {
	NvRegIrqStatus = 0x000,
#define NVREG_IRQSTAT_MIIEVENT	0x040
A
Ayaz Abdulla 已提交
111
#define NVREG_IRQSTAT_MASK		0x83ff
L
Linus Torvalds 已提交
112 113 114 115 116
	NvRegIrqMask = 0x004,
#define NVREG_IRQ_RX_ERROR		0x0001
#define NVREG_IRQ_RX			0x0002
#define NVREG_IRQ_RX_NOBUF		0x0004
#define NVREG_IRQ_TX_ERR		0x0008
117
#define NVREG_IRQ_TX_OK			0x0010
L
Linus Torvalds 已提交
118 119
#define NVREG_IRQ_TIMER			0x0020
#define NVREG_IRQ_LINK			0x0040
120 121
#define NVREG_IRQ_RX_FORCED		0x0080
#define NVREG_IRQ_TX_FORCED		0x0100
A
Ayaz Abdulla 已提交
122
#define NVREG_IRQ_RECOVER_ERROR		0x8200
123
#define NVREG_IRQMASK_THROUGHPUT	0x00df
A
Ayaz Abdulla 已提交
124
#define NVREG_IRQMASK_CPU		0x0060
125 126
#define NVREG_IRQ_TX_ALL		(NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
#define NVREG_IRQ_RX_ALL		(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
127
#define NVREG_IRQ_OTHER			(NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
128

L
Linus Torvalds 已提交
129 130 131 132 133 134 135 136
	NvRegUnknownSetupReg6 = 0x008,
#define NVREG_UNKSETUP6_VAL		3

/*
 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
 */
	NvRegPollingInterval = 0x00c,
A
Ayaz Abdulla 已提交
137
#define NVREG_POLL_DEFAULT_THROUGHPUT	65535 /* backup tx cleanup if loop max reached */
138
#define NVREG_POLL_DEFAULT_CPU	13
139 140 141 142
	NvRegMSIMap0 = 0x020,
	NvRegMSIMap1 = 0x024,
	NvRegMSIIrqMask = 0x030,
#define NVREG_MSI_VECTOR_0_ENABLED 0x01
L
Linus Torvalds 已提交
143
	NvRegMisc1 = 0x080,
144
#define NVREG_MISC1_PAUSE_TX	0x01
L
Linus Torvalds 已提交
145 146 147
#define NVREG_MISC1_HD		0x02
#define NVREG_MISC1_FORCE	0x3b0f3c

A
Ayaz Abdulla 已提交
148
	NvRegMacReset = 0x34,
149
#define NVREG_MAC_RESET_ASSERT	0x0F3
L
Linus Torvalds 已提交
150 151
	NvRegTransmitterControl = 0x084,
#define NVREG_XMITCTL_START	0x01
152 153 154 155 156 157 158 159 160
#define NVREG_XMITCTL_MGMT_ST	0x40000000
#define NVREG_XMITCTL_SYNC_MASK		0x000f0000
#define NVREG_XMITCTL_SYNC_NOT_READY	0x0
#define NVREG_XMITCTL_SYNC_PHY_INIT	0x00040000
#define NVREG_XMITCTL_MGMT_SEMA_MASK	0x00000f00
#define NVREG_XMITCTL_MGMT_SEMA_FREE	0x0
#define NVREG_XMITCTL_HOST_SEMA_MASK	0x0000f000
#define NVREG_XMITCTL_HOST_SEMA_ACQ	0x0000f000
#define NVREG_XMITCTL_HOST_LOADED	0x00004000
161
#define NVREG_XMITCTL_TX_PATH_EN	0x01000000
A
Ayaz Abdulla 已提交
162 163 164
#define NVREG_XMITCTL_DATA_START	0x00100000
#define NVREG_XMITCTL_DATA_READY	0x00010000
#define NVREG_XMITCTL_DATA_ERROR	0x00020000
L
Linus Torvalds 已提交
165 166 167 168
	NvRegTransmitterStatus = 0x088,
#define NVREG_XMITSTAT_BUSY	0x01

	NvRegPacketFilterFlags = 0x8c,
169 170
#define NVREG_PFF_PAUSE_RX	0x08
#define NVREG_PFF_ALWAYS	0x7F0000
L
Linus Torvalds 已提交
171 172
#define NVREG_PFF_PROMISC	0x80
#define NVREG_PFF_MYADDR	0x20
173
#define NVREG_PFF_LOOPBACK	0x10
L
Linus Torvalds 已提交
174 175 176 177 178 179

	NvRegOffloadConfig = 0x90,
#define NVREG_OFFLOAD_HOMEPHY	0x601
#define NVREG_OFFLOAD_NORMAL	RX_NIC_BUFSIZE
	NvRegReceiverControl = 0x094,
#define NVREG_RCVCTL_START	0x01
180
#define NVREG_RCVCTL_RX_PATH_EN	0x01000000
L
Linus Torvalds 已提交
181 182 183
	NvRegReceiverStatus = 0x98,
#define NVREG_RCVSTAT_BUSY	0x01

184 185 186
	NvRegSlotTime = 0x9c,
#define NVREG_SLOTTIME_LEGBF_ENABLED	0x80000000
#define NVREG_SLOTTIME_10_100_FULL	0x00007f00
187
#define NVREG_SLOTTIME_1000_FULL	0x0003ff00
188
#define NVREG_SLOTTIME_HALF		0x0000ff00
189
#define NVREG_SLOTTIME_DEFAULT		0x00007f00
190
#define NVREG_SLOTTIME_MASK		0x000000ff
L
Linus Torvalds 已提交
191

A
Ayaz Abdulla 已提交
192
	NvRegTxDeferral = 0xA0,
A
Ayaz Abdulla 已提交
193 194 195 196 197 198
#define NVREG_TX_DEFERRAL_DEFAULT		0x15050f
#define NVREG_TX_DEFERRAL_RGMII_10_100		0x16070f
#define NVREG_TX_DEFERRAL_RGMII_1000		0x14050f
#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10	0x16190f
#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100	0x16300f
#define NVREG_TX_DEFERRAL_MII_STRETCH		0x152000
A
Ayaz Abdulla 已提交
199 200
	NvRegRxDeferral = 0xA4,
#define NVREG_RX_DEFERRAL_DEFAULT	0x16
L
Linus Torvalds 已提交
201 202 203 204 205 206
	NvRegMacAddrA = 0xA8,
	NvRegMacAddrB = 0xAC,
	NvRegMulticastAddrA = 0xB0,
#define NVREG_MCASTADDRA_FORCE	0x01
	NvRegMulticastAddrB = 0xB4,
	NvRegMulticastMaskA = 0xB8,
A
Ayaz Abdulla 已提交
207
#define NVREG_MCASTMASKA_NONE		0xffffffff
L
Linus Torvalds 已提交
208
	NvRegMulticastMaskB = 0xBC,
A
Ayaz Abdulla 已提交
209
#define NVREG_MCASTMASKB_NONE		0xffff
L
Linus Torvalds 已提交
210 211 212

	NvRegPhyInterface = 0xC0,
#define PHY_RGMII		0x10000000
213 214 215 216 217
	NvRegBackOffControl = 0xC4,
#define NVREG_BKOFFCTRL_DEFAULT			0x70000000
#define NVREG_BKOFFCTRL_SEED_MASK		0x000003ff
#define NVREG_BKOFFCTRL_SELECT			24
#define NVREG_BKOFFCTRL_GEAR			12
L
Linus Torvalds 已提交
218 219 220 221 222 223

	NvRegTxRingPhysAddr = 0x100,
	NvRegRxRingPhysAddr = 0x104,
	NvRegRingSizes = 0x108,
#define NVREG_RINGSZ_TXSHIFT 0
#define NVREG_RINGSZ_RXSHIFT 16
224 225
	NvRegTransmitPoll = 0x10c,
#define NVREG_TRANSMITPOLL_MAC_ADDR_REV	0x00008000
L
Linus Torvalds 已提交
226 227 228 229 230 231 232 233
	NvRegLinkSpeed = 0x110,
#define NVREG_LINKSPEED_FORCE 0x10000
#define NVREG_LINKSPEED_10	1000
#define NVREG_LINKSPEED_100	100
#define NVREG_LINKSPEED_1000	50
#define NVREG_LINKSPEED_MASK	(0xFFF)
	NvRegUnknownSetupReg5 = 0x130,
#define NVREG_UNKSETUP5_BIT31	(1<<31)
234 235 236 237
	NvRegTxWatermark = 0x13c,
#define NVREG_TX_WM_DESC1_DEFAULT	0x0200010
#define NVREG_TX_WM_DESC2_3_DEFAULT	0x1e08000
#define NVREG_TX_WM_DESC2_3_1000	0xfe08000
L
Linus Torvalds 已提交
238 239 240 241 242 243 244
	NvRegTxRxControl = 0x144,
#define NVREG_TXRXCTL_KICK	0x0001
#define NVREG_TXRXCTL_BIT1	0x0002
#define NVREG_TXRXCTL_BIT2	0x0004
#define NVREG_TXRXCTL_IDLE	0x0008
#define NVREG_TXRXCTL_RESET	0x0010
#define NVREG_TXRXCTL_RXCHECK	0x0400
245
#define NVREG_TXRXCTL_DESC_1	0
A
Ayaz Abdulla 已提交
246 247
#define NVREG_TXRXCTL_DESC_2	0x002100
#define NVREG_TXRXCTL_DESC_3	0xc02200
248 249
#define NVREG_TXRXCTL_VLANSTRIP 0x00040
#define NVREG_TXRXCTL_VLANINS	0x00080
250 251
	NvRegTxRingPhysAddrHigh = 0x148,
	NvRegRxRingPhysAddrHigh = 0x14C,
252
	NvRegTxPauseFrame = 0x170,
A
Ayaz Abdulla 已提交
253 254 255 256
#define NVREG_TX_PAUSEFRAME_DISABLE	0x0fff0080
#define NVREG_TX_PAUSEFRAME_ENABLE_V1	0x01800010
#define NVREG_TX_PAUSEFRAME_ENABLE_V2	0x056003f0
#define NVREG_TX_PAUSEFRAME_ENABLE_V3	0x09f00880
A
Ayaz Abdulla 已提交
257 258
	NvRegTxPauseFrameLimit = 0x174,
#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE	0x00010000
L
Linus Torvalds 已提交
259 260 261
	NvRegMIIStatus = 0x180,
#define NVREG_MIISTAT_ERROR		0x0001
#define NVREG_MIISTAT_LINKCHANGE	0x0008
A
Ayaz Abdulla 已提交
262 263
#define NVREG_MIISTAT_MASK_RW		0x0007
#define NVREG_MIISTAT_MASK_ALL		0x000f
264 265
	NvRegMIIMask = 0x184,
#define NVREG_MII_LINKCHANGE		0x0008
L
Linus Torvalds 已提交
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280

	NvRegAdapterControl = 0x188,
#define NVREG_ADAPTCTL_START	0x02
#define NVREG_ADAPTCTL_LINKUP	0x04
#define NVREG_ADAPTCTL_PHYVALID	0x40000
#define NVREG_ADAPTCTL_RUNNING	0x100000
#define NVREG_ADAPTCTL_PHYSHIFT	24
	NvRegMIISpeed = 0x18c,
#define NVREG_MIISPEED_BIT8	(1<<8)
#define NVREG_MIIDELAY	5
	NvRegMIIControl = 0x190,
#define NVREG_MIICTL_INUSE	0x08000
#define NVREG_MIICTL_WRITE	0x00400
#define NVREG_MIICTL_ADDRSHIFT	5
	NvRegMIIData = 0x194,
281 282 283
	NvRegTxUnicast = 0x1a0,
	NvRegTxMulticast = 0x1a4,
	NvRegTxBroadcast = 0x1a8,
L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291 292 293 294 295 296
	NvRegWakeUpFlags = 0x200,
#define NVREG_WAKEUPFLAGS_VAL		0x7770
#define NVREG_WAKEUPFLAGS_BUSYSHIFT	24
#define NVREG_WAKEUPFLAGS_ENABLESHIFT	16
#define NVREG_WAKEUPFLAGS_D3SHIFT	12
#define NVREG_WAKEUPFLAGS_D2SHIFT	8
#define NVREG_WAKEUPFLAGS_D1SHIFT	4
#define NVREG_WAKEUPFLAGS_D0SHIFT	0
#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT		0x01
#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT	0x02
#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE	0x04
#define NVREG_WAKEUPFLAGS_ENABLE	0x1111

A
Ayaz Abdulla 已提交
297
	NvRegMgmtUnitGetVersion = 0x204,
298
#define NVREG_MGMTUNITGETVERSION	0x01
A
Ayaz Abdulla 已提交
299 300
	NvRegMgmtUnitVersion = 0x208,
#define NVREG_MGMTUNITVERSION		0x08
L
Linus Torvalds 已提交
301 302 303 304 305 306 307 308 309 310 311 312
	NvRegPowerCap = 0x268,
#define NVREG_POWERCAP_D3SUPP	(1<<30)
#define NVREG_POWERCAP_D2SUPP	(1<<26)
#define NVREG_POWERCAP_D1SUPP	(1<<25)
	NvRegPowerState = 0x26c,
#define NVREG_POWERSTATE_POWEREDUP	0x8000
#define NVREG_POWERSTATE_VALID		0x0100
#define NVREG_POWERSTATE_MASK		0x0003
#define NVREG_POWERSTATE_D0		0x0000
#define NVREG_POWERSTATE_D1		0x0001
#define NVREG_POWERSTATE_D2		0x0002
#define NVREG_POWERSTATE_D3		0x0003
A
Ayaz Abdulla 已提交
313 314
	NvRegMgmtUnitControl = 0x278,
#define NVREG_MGMTUNITCONTROL_INUSE	0x20000
315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
	NvRegTxCnt = 0x280,
	NvRegTxZeroReXmt = 0x284,
	NvRegTxOneReXmt = 0x288,
	NvRegTxManyReXmt = 0x28c,
	NvRegTxLateCol = 0x290,
	NvRegTxUnderflow = 0x294,
	NvRegTxLossCarrier = 0x298,
	NvRegTxExcessDef = 0x29c,
	NvRegTxRetryErr = 0x2a0,
	NvRegRxFrameErr = 0x2a4,
	NvRegRxExtraByte = 0x2a8,
	NvRegRxLateCol = 0x2ac,
	NvRegRxRunt = 0x2b0,
	NvRegRxFrameTooLong = 0x2b4,
	NvRegRxOverflow = 0x2b8,
	NvRegRxFCSErr = 0x2bc,
	NvRegRxFrameAlignErr = 0x2c0,
	NvRegRxLenErr = 0x2c4,
	NvRegRxUnicast = 0x2c8,
	NvRegRxMulticast = 0x2cc,
	NvRegRxBroadcast = 0x2d0,
	NvRegTxDef = 0x2d4,
	NvRegTxFrame = 0x2d8,
	NvRegRxCnt = 0x2dc,
	NvRegTxPause = 0x2e0,
	NvRegRxPause = 0x2e4,
	NvRegRxDropFrame = 0x2e8,
342 343
	NvRegVlanControl = 0x300,
#define NVREG_VLANCONTROL_ENABLE	0x2000
344 345 346
	NvRegMSIXMap0 = 0x3e0,
	NvRegMSIXMap1 = 0x3e4,
	NvRegMSIXIrqStatus = 0x3f0,
347 348

	NvRegPowerState2 = 0x600,
349
#define NVREG_POWERSTATE2_POWERUP_MASK		0x0F15
350
#define NVREG_POWERSTATE2_POWERUP_REV_A3	0x0001
351
#define NVREG_POWERSTATE2_PHY_RESET		0x0004
352
#define NVREG_POWERSTATE2_GATE_CLOCKS		0x0F00
L
Linus Torvalds 已提交
353 354 355 356
};

/* Big endian: should work, but is untested */
struct ring_desc {
357 358
	__le32 buf;
	__le32 flaglen;
L
Linus Torvalds 已提交
359 360
};

361
struct ring_desc_ex {
362 363 364 365
	__le32 bufhigh;
	__le32 buflow;
	__le32 txvlan;
	__le32 flaglen;
366 367
};

368
union ring_type {
369 370
	struct ring_desc *orig;
	struct ring_desc_ex *ex;
371
};
372

L
Linus Torvalds 已提交
373 374 375 376 377 378 379
#define FLAG_MASK_V1 0xffff0000
#define FLAG_MASK_V2 0xffffc000
#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)

#define NV_TX_LASTPACKET	(1<<16)
#define NV_TX_RETRYERROR	(1<<19)
380
#define NV_TX_RETRYCOUNT_MASK	(0xF<<20)
381
#define NV_TX_FORCED_INTERRUPT	(1<<24)
L
Linus Torvalds 已提交
382 383 384 385 386 387 388 389 390
#define NV_TX_DEFERRED		(1<<26)
#define NV_TX_CARRIERLOST	(1<<27)
#define NV_TX_LATECOLLISION	(1<<28)
#define NV_TX_UNDERFLOW		(1<<29)
#define NV_TX_ERROR		(1<<30)
#define NV_TX_VALID		(1<<31)

#define NV_TX2_LASTPACKET	(1<<29)
#define NV_TX2_RETRYERROR	(1<<18)
391
#define NV_TX2_RETRYCOUNT_MASK	(0xF<<19)
392
#define NV_TX2_FORCED_INTERRUPT	(1<<30)
L
Linus Torvalds 已提交
393 394 395 396 397 398 399
#define NV_TX2_DEFERRED		(1<<25)
#define NV_TX2_CARRIERLOST	(1<<26)
#define NV_TX2_LATECOLLISION	(1<<27)
#define NV_TX2_UNDERFLOW	(1<<28)
/* error and valid are the same for both */
#define NV_TX2_ERROR		(1<<30)
#define NV_TX2_VALID		(1<<31)
400 401
#define NV_TX2_TSO		(1<<28)
#define NV_TX2_TSO_SHIFT	14
402 403
#define NV_TX2_TSO_MAX_SHIFT	14
#define NV_TX2_TSO_MAX_SIZE	(1<<NV_TX2_TSO_MAX_SHIFT)
404 405
#define NV_TX2_CHECKSUM_L3	(1<<27)
#define NV_TX2_CHECKSUM_L4	(1<<26)
L
Linus Torvalds 已提交
406

407 408
#define NV_TX3_VLAN_TAG_PRESENT (1<<18)

L
Linus Torvalds 已提交
409 410 411 412 413 414 415 416 417 418 419 420
#define NV_RX_DESCRIPTORVALID	(1<<16)
#define NV_RX_MISSEDFRAME	(1<<17)
#define NV_RX_SUBSTRACT1	(1<<18)
#define NV_RX_ERROR1		(1<<23)
#define NV_RX_ERROR2		(1<<24)
#define NV_RX_ERROR3		(1<<25)
#define NV_RX_ERROR4		(1<<26)
#define NV_RX_CRCERR		(1<<27)
#define NV_RX_OVERFLOW		(1<<28)
#define NV_RX_FRAMINGERR	(1<<29)
#define NV_RX_ERROR		(1<<30)
#define NV_RX_AVAIL		(1<<31)
A
Ayaz Abdulla 已提交
421
#define NV_RX_ERROR_MASK	(NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
L
Linus Torvalds 已提交
422 423

#define NV_RX2_CHECKSUMMASK	(0x1C000000)
A
Ayaz Abdulla 已提交
424 425 426
#define NV_RX2_CHECKSUM_IP	(0x10000000)
#define NV_RX2_CHECKSUM_IP_TCP	(0x14000000)
#define NV_RX2_CHECKSUM_IP_UDP	(0x18000000)
L
Linus Torvalds 已提交
427 428 429 430 431 432 433 434 435 436 437 438
#define NV_RX2_DESCRIPTORVALID	(1<<29)
#define NV_RX2_SUBSTRACT1	(1<<25)
#define NV_RX2_ERROR1		(1<<18)
#define NV_RX2_ERROR2		(1<<19)
#define NV_RX2_ERROR3		(1<<20)
#define NV_RX2_ERROR4		(1<<21)
#define NV_RX2_CRCERR		(1<<22)
#define NV_RX2_OVERFLOW		(1<<23)
#define NV_RX2_FRAMINGERR	(1<<24)
/* error and avail are the same for both */
#define NV_RX2_ERROR		(1<<30)
#define NV_RX2_AVAIL		(1<<31)
A
Ayaz Abdulla 已提交
439
#define NV_RX2_ERROR_MASK	(NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
L
Linus Torvalds 已提交
440

441 442 443
#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
#define NV_RX3_VLAN_TAG_MASK	(0x0000FFFF)

L
Lucas De Marchi 已提交
444
/* Miscellaneous hardware related defines: */
445 446 447 448
#define NV_PCI_REGSZ_VER1	0x270
#define NV_PCI_REGSZ_VER2	0x2d4
#define NV_PCI_REGSZ_VER3	0x604
#define NV_PCI_REGSZ_MAX	0x604
L
Linus Torvalds 已提交
449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464

/* various timeout delays: all in usec */
#define NV_TXRX_RESET_DELAY	4
#define NV_TXSTOP_DELAY1	10
#define NV_TXSTOP_DELAY1MAX	500000
#define NV_TXSTOP_DELAY2	100
#define NV_RXSTOP_DELAY1	10
#define NV_RXSTOP_DELAY1MAX	500000
#define NV_RXSTOP_DELAY2	100
#define NV_SETUP5_DELAY		5
#define NV_SETUP5_DELAYMAX	50000
#define NV_POWERUP_DELAY	5
#define NV_POWERUP_DELAYMAX	5000
#define NV_MIIBUSY_DELAY	50
#define NV_MIIPHY_DELAY	10
#define NV_MIIPHY_DELAYMAX	10000
465
#define NV_MAC_RESET_DELAY	64
L
Linus Torvalds 已提交
466 467 468 469 470 471 472

#define NV_WAKEUPPATTERNS	5
#define NV_WAKEUPMASKENTRIES	4

/* General driver defaults */
#define NV_WATCHDOG_TIMEO	(5*HZ)

A
Ayaz Abdulla 已提交
473
#define RX_RING_DEFAULT		512
474 475 476 477 478
#define TX_RING_DEFAULT		256
#define RX_RING_MIN		128
#define TX_RING_MIN		64
#define RING_MAX_DESC_VER_1	1024
#define RING_MAX_DESC_VER_2_3	16384
L
Linus Torvalds 已提交
479 480

/* rx/tx mac addr + type + vlan + align + slack*/
481 482 483 484 485 486 487
#define NV_RX_HEADERS		(64)
/* even more slack. */
#define NV_RX_ALLOC_PAD		(64)

/* maximum mtu size */
#define NV_PKTLIMIT_1	ETH_DATA_LEN	/* hard limit not known */
#define NV_PKTLIMIT_2	9100	/* Actual limit according to NVidia: 9202 */
L
Linus Torvalds 已提交
488 489 490 491

#define OOM_REFILL	(1+HZ/20)
#define POLL_WAIT	(1+HZ/100)
#define LINK_TIMEOUT	(3*HZ)
492
#define STATS_INTERVAL	(10*HZ)
L
Linus Torvalds 已提交
493

494
/*
L
Linus Torvalds 已提交
495
 * desc_ver values:
496 497 498 499
 * The nic supports three different descriptor types:
 * - DESC_VER_1: Original
 * - DESC_VER_2: support for jumbo frames.
 * - DESC_VER_3: 64-bit format.
L
Linus Torvalds 已提交
500
 */
501 502 503
#define DESC_VER_1	1
#define DESC_VER_2	2
#define DESC_VER_3	3
L
Linus Torvalds 已提交
504 505

/* PHY defines */
506 507 508 509 510
#define PHY_OUI_MARVELL		0x5043
#define PHY_OUI_CICADA		0x03f1
#define PHY_OUI_VITESSE		0x01c1
#define PHY_OUI_REALTEK		0x0732
#define PHY_OUI_REALTEK2	0x0020
L
Linus Torvalds 已提交
511 512 513 514
#define PHYID1_OUI_MASK	0x03ff
#define PHYID1_OUI_SHFT	6
#define PHYID2_OUI_MASK	0xfc00
#define PHYID2_OUI_SHFT	10
515
#define PHYID2_MODEL_MASK		0x03f0
516 517 518 519 520 521
#define PHY_MODEL_REALTEK_8211		0x0110
#define PHY_REV_MASK			0x0001
#define PHY_REV_REALTEK_8211B		0x0000
#define PHY_REV_REALTEK_8211C		0x0001
#define PHY_MODEL_REALTEK_8201		0x0200
#define PHY_MODEL_MARVELL_E3016		0x0220
522
#define PHY_MARVELL_E3016_INITMASK	0x0300
A
Ayaz Abdulla 已提交
523 524 525 526 527 528
#define PHY_CICADA_INIT1	0x0f000
#define PHY_CICADA_INIT2	0x0e00
#define PHY_CICADA_INIT3	0x01000
#define PHY_CICADA_INIT4	0x0200
#define PHY_CICADA_INIT5	0x0004
#define PHY_CICADA_INIT6	0x02000
A
Ayaz Abdulla 已提交
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
#define PHY_VITESSE_INIT_REG1	0x1f
#define PHY_VITESSE_INIT_REG2	0x10
#define PHY_VITESSE_INIT_REG3	0x11
#define PHY_VITESSE_INIT_REG4	0x12
#define PHY_VITESSE_INIT_MSK1	0xc
#define PHY_VITESSE_INIT_MSK2	0x0180
#define PHY_VITESSE_INIT1	0x52b5
#define PHY_VITESSE_INIT2	0xaf8a
#define PHY_VITESSE_INIT3	0x8
#define PHY_VITESSE_INIT4	0x8f8a
#define PHY_VITESSE_INIT5	0xaf86
#define PHY_VITESSE_INIT6	0x8f86
#define PHY_VITESSE_INIT7	0xaf82
#define PHY_VITESSE_INIT8	0x0100
#define PHY_VITESSE_INIT9	0x8f82
#define PHY_VITESSE_INIT10	0x0
A
Ayaz Abdulla 已提交
545 546 547
#define PHY_REALTEK_INIT_REG1	0x1f
#define PHY_REALTEK_INIT_REG2	0x19
#define PHY_REALTEK_INIT_REG3	0x13
548 549 550
#define PHY_REALTEK_INIT_REG4	0x14
#define PHY_REALTEK_INIT_REG5	0x18
#define PHY_REALTEK_INIT_REG6	0x11
551
#define PHY_REALTEK_INIT_REG7	0x01
A
Ayaz Abdulla 已提交
552 553 554 555
#define PHY_REALTEK_INIT1	0x0000
#define PHY_REALTEK_INIT2	0x8e00
#define PHY_REALTEK_INIT3	0x0001
#define PHY_REALTEK_INIT4	0xad17
556 557 558 559
#define PHY_REALTEK_INIT5	0xfb54
#define PHY_REALTEK_INIT6	0xf5c7
#define PHY_REALTEK_INIT7	0x1000
#define PHY_REALTEK_INIT8	0x0003
560 561 562
#define PHY_REALTEK_INIT9	0x0008
#define PHY_REALTEK_INIT10	0x0005
#define PHY_REALTEK_INIT11	0x0200
563
#define PHY_REALTEK_INIT_MSK1	0x0003
A
Ayaz Abdulla 已提交
564

L
Linus Torvalds 已提交
565 566 567 568 569 570 571 572 573
#define PHY_GIGABIT	0x0100

#define PHY_TIMEOUT	0x1
#define PHY_ERROR	0x2

#define PHY_100	0x1
#define PHY_1000	0x2
#define PHY_HALF	0x100

574 575 576 577
#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
#define NV_PAUSEFRAME_RX_ENABLE  0x0004
#define NV_PAUSEFRAME_TX_ENABLE  0x0008
578 579 580
#define NV_PAUSEFRAME_RX_REQ     0x0010
#define NV_PAUSEFRAME_TX_REQ     0x0020
#define NV_PAUSEFRAME_AUTONEG    0x0040
L
Linus Torvalds 已提交
581

582 583 584 585 586 587 588 589 590 591 592 593
/* MSI/MSI-X defines */
#define NV_MSI_X_MAX_VECTORS  8
#define NV_MSI_X_VECTORS_MASK 0x000f
#define NV_MSI_CAPABLE        0x0010
#define NV_MSI_X_CAPABLE      0x0020
#define NV_MSI_ENABLED        0x0040
#define NV_MSI_X_ENABLED      0x0080

#define NV_MSI_X_VECTOR_ALL   0x0
#define NV_MSI_X_VECTOR_RX    0x0
#define NV_MSI_X_VECTOR_TX    0x1
#define NV_MSI_X_VECTOR_OTHER 0x2
L
Linus Torvalds 已提交
594

A
Ayaz Abdulla 已提交
595 596 597
#define NV_MSI_PRIV_OFFSET 0x68
#define NV_MSI_PRIV_VALUE  0xffffffff

A
Ayaz Abdulla 已提交
598 599 600
#define NV_RESTART_TX         0x1
#define NV_RESTART_RX         0x2

A
Ayaz Abdulla 已提交
601 602
#define NV_TX_LIMIT_COUNT     16

603 604 605
#define NV_DYNAMIC_THRESHOLD        4
#define NV_DYNAMIC_MAX_QUIET_COUNT  2048

606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632
/* statistics */
struct nv_ethtool_str {
	char name[ETH_GSTRING_LEN];
};

static const struct nv_ethtool_str nv_estats_str[] = {
	{ "tx_bytes" },
	{ "tx_zero_rexmt" },
	{ "tx_one_rexmt" },
	{ "tx_many_rexmt" },
	{ "tx_late_collision" },
	{ "tx_fifo_errors" },
	{ "tx_carrier_errors" },
	{ "tx_excess_deferral" },
	{ "tx_retry_error" },
	{ "rx_frame_error" },
	{ "rx_extra_byte" },
	{ "rx_late_collision" },
	{ "rx_runt" },
	{ "rx_frame_too_long" },
	{ "rx_over_errors" },
	{ "rx_crc_errors" },
	{ "rx_frame_align_error" },
	{ "rx_length_error" },
	{ "rx_unicast" },
	{ "rx_multicast" },
	{ "rx_broadcast" },
A
Ayaz Abdulla 已提交
633 634 635 636 637 638 639
	{ "rx_packets" },
	{ "rx_errors_total" },
	{ "tx_errors_total" },

	/* version 2 stats */
	{ "tx_deferral" },
	{ "tx_packets" },
640
	{ "rx_bytes" },
A
Ayaz Abdulla 已提交
641
	{ "tx_pause" },
642
	{ "rx_pause" },
643 644 645 646 647 648
	{ "rx_drop_frame" },

	/* version 3 stats */
	{ "tx_unicast" },
	{ "tx_multicast" },
	{ "tx_broadcast" }
649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
};

struct nv_ethtool_stats {
	u64 tx_bytes;
	u64 tx_zero_rexmt;
	u64 tx_one_rexmt;
	u64 tx_many_rexmt;
	u64 tx_late_collision;
	u64 tx_fifo_errors;
	u64 tx_carrier_errors;
	u64 tx_excess_deferral;
	u64 tx_retry_error;
	u64 rx_frame_error;
	u64 rx_extra_byte;
	u64 rx_late_collision;
	u64 rx_runt;
	u64 rx_frame_too_long;
	u64 rx_over_errors;
	u64 rx_crc_errors;
	u64 rx_frame_align_error;
	u64 rx_length_error;
	u64 rx_unicast;
	u64 rx_multicast;
	u64 rx_broadcast;
A
Ayaz Abdulla 已提交
673 674 675 676 677 678 679
	u64 rx_packets;
	u64 rx_errors_total;
	u64 tx_errors_total;

	/* version 2 stats */
	u64 tx_deferral;
	u64 tx_packets;
680
	u64 rx_bytes;
A
Ayaz Abdulla 已提交
681
	u64 tx_pause;
682 683
	u64 rx_pause;
	u64 rx_drop_frame;
684 685 686 687 688

	/* version 3 stats */
	u64 tx_unicast;
	u64 tx_multicast;
	u64 tx_broadcast;
689 690
};

691 692
#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
A
Ayaz Abdulla 已提交
693 694
#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)

695 696 697 698 699 700 701 702 703 704 705 706
/* diagnostics */
#define NV_TEST_COUNT_BASE 3
#define NV_TEST_COUNT_EXTENDED 4

static const struct nv_ethtool_str nv_etests_str[] = {
	{ "link      (online/offline)" },
	{ "register  (offline)       " },
	{ "interrupt (offline)       " },
	{ "loopback  (offline)       " }
};

struct register_test {
A
Al Viro 已提交
707 708
	__u32 reg;
	__u32 mask;
709 710 711 712 713 714 715
};

static const struct register_test nv_registers_test[] = {
	{ NvRegUnknownSetupReg6, 0x01 },
	{ NvRegMisc1, 0x03c },
	{ NvRegOffloadConfig, 0x03ff },
	{ NvRegMulticastAddrA, 0xffffffff },
716
	{ NvRegTxWatermark, 0x0ff },
717
	{ NvRegWakeUpFlags, 0x07777 },
718
	{ 0, 0 }
719 720
};

A
Ayaz Abdulla 已提交
721 722 723
struct nv_skb_map {
	struct sk_buff *skb;
	dma_addr_t dma;
E
Eric Dumazet 已提交
724 725
	unsigned int dma_len:31;
	unsigned int dma_single:1;
A
Ayaz Abdulla 已提交
726 727
	struct ring_desc_ex *first_tx_desc;
	struct nv_skb_map *next_tx_ctx;
A
Ayaz Abdulla 已提交
728 729
};

L
Linus Torvalds 已提交
730 731
/*
 * SMP locking:
W
Wang Chen 已提交
732
 * All hardware access under netdev_priv(dev)->lock, except the performance
L
Linus Torvalds 已提交
733 734 735
 * critical parts:
 * - rx is (pseudo-) lockless: it relies on the single-threading provided
 *	by the arch code for interrupts.
H
Herbert Xu 已提交
736
 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
W
Wang Chen 已提交
737
 *	needs netdev_priv(dev)->lock :-(
H
Herbert Xu 已提交
738
 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
L
Linus Torvalds 已提交
739 740 741 742 743 744
 */

/* in dev: base, irq */
struct fe_priv {
	spinlock_t lock;

745 746 747
	struct net_device *dev;
	struct napi_struct napi;

L
Linus Torvalds 已提交
748 749
	/* General data:
	 * Locking: spin_lock(&np->lock); */
750
	struct nv_ethtool_stats estats;
L
Linus Torvalds 已提交
751 752 753 754 755 756 757 758
	int in_shutdown;
	u32 linkspeed;
	int duplex;
	int autoneg;
	int fixed_mode;
	int phyaddr;
	int wolenabled;
	unsigned int phy_oui;
759
	unsigned int phy_model;
760
	unsigned int phy_rev;
L
Linus Torvalds 已提交
761
	u16 gigabit;
762
	int intr_test;
763
	int recover_error;
764
	int quiet_count;
L
Linus Torvalds 已提交
765 766 767 768 769

	/* General data: RO fields */
	dma_addr_t ring_addr;
	struct pci_dev *pci_dev;
	u32 orig_mac[2];
770
	u32 events;
L
Linus Torvalds 已提交
771 772
	u32 irqmask;
	u32 desc_ver;
773
	u32 txrxctl_bits;
774
	u32 vlanctl_bits;
775
	u32 driver_data;
776
	u32 device_id;
777
	u32 register_size;
778
	u32 mac_in_use;
A
Ayaz Abdulla 已提交
779 780
	int mgmt_version;
	int mgmt_sema;
L
Linus Torvalds 已提交
781 782 783 784 785 786

	void __iomem *base;

	/* rx specific fields.
	 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
	 */
A
Ayaz Abdulla 已提交
787 788 789 790 791
	union ring_type get_rx, put_rx, first_rx, last_rx;
	struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
	struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
	struct nv_skb_map *rx_skb;

792
	union ring_type rx_ring;
L
Linus Torvalds 已提交
793
	unsigned int rx_buf_sz;
794
	unsigned int pkt_limit;
L
Linus Torvalds 已提交
795 796
	struct timer_list oom_kick;
	struct timer_list nic_poll;
797
	struct timer_list stats_poll;
798
	u32 nic_poll_irq;
799
	int rx_ring_size;
L
Linus Torvalds 已提交
800 801 802 803 804 805 806 807 808

	/* media detection workaround.
	 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
	 */
	int need_linktimer;
	unsigned long link_timeout;
	/*
	 * tx specific fields.
	 */
A
Ayaz Abdulla 已提交
809 810 811 812 813
	union ring_type get_tx, put_tx, first_tx, last_tx;
	struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
	struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
	struct nv_skb_map *tx_skb;

814
	union ring_type tx_ring;
L
Linus Torvalds 已提交
815
	u32 tx_flags;
816
	int tx_ring_size;
A
Ayaz Abdulla 已提交
817 818 819 820
	int tx_limit;
	u32 tx_pkts_in_progress;
	struct nv_skb_map *tx_change_owner;
	struct nv_skb_map *tx_end_flip;
A
Ayaz Abdulla 已提交
821
	int tx_stop;
822

823 824 825
	/* msi/msi-x fields */
	u32 msi_flags;
	struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
826 827 828

	/* flow control */
	u32 pause_flags;
829 830 831

	/* power saved state */
	u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
832 833 834 835 836

	/* for different msi-x irq type */
	char name_rx[IFNAMSIZ + 3];       /* -rx    */
	char name_tx[IFNAMSIZ + 3];       /* -tx    */
	char name_other[IFNAMSIZ + 6];    /* -other */
L
Linus Torvalds 已提交
837 838 839 840 841 842
};

/*
 * Maximum number of loops until we assume that a bit in the irq mask
 * is stuck. Overridable with module param.
 */
843
static int max_interrupt_work = 4;
L
Linus Torvalds 已提交
844

845 846
/*
 * Optimization can be either throuput mode or cpu mode
847
 *
848 849 850
 * Throughput Mode: Every tx and rx packet will generate an interrupt.
 * CPU Mode: Interrupts are controlled by a timer.
 */
851 852
enum {
	NV_OPTIMIZATION_MODE_THROUGHPUT,
853 854
	NV_OPTIMIZATION_MODE_CPU,
	NV_OPTIMIZATION_MODE_DYNAMIC
855
};
856
static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
857 858 859 860 861 862 863 864 865 866

/*
 * Poll interval for timer irq
 *
 * This interval determines how frequent an interrupt is generated.
 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
 * Min = 0, and Max = 65535
 */
static int poll_interval = -1;

867
/*
868
 * MSI interrupts
869
 */
870 871 872 873 874
enum {
	NV_MSI_INT_DISABLED,
	NV_MSI_INT_ENABLED
};
static int msi = NV_MSI_INT_ENABLED;
875 876

/*
877
 * MSIX interrupts
878
 */
879 880 881 882
enum {
	NV_MSIX_INT_DISABLED,
	NV_MSIX_INT_ENABLED
};
Y
Yinghai Lu 已提交
883
static int msix = NV_MSIX_INT_ENABLED;
884 885 886 887 888 889 890 891 892

/*
 * DMA 64bit
 */
enum {
	NV_DMA_64BIT_DISABLED,
	NV_DMA_64BIT_ENABLED
};
static int dma_64bit = NV_DMA_64BIT_ENABLED;
893

894 895 896 897 898 899 900 901 902 903
/*
 * Crossover Detection
 * Realtek 8201 phy + some OEM boards do not work properly.
 */
enum {
	NV_CROSSOVER_DETECTION_DISABLED,
	NV_CROSSOVER_DETECTION_ENABLED
};
static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;

904 905 906 907
/*
 * Power down phy when interface is down (persists through reboot;
 * older Linux and other OSes may not power it up again)
 */
908
static int phy_power_down;
909

L
Linus Torvalds 已提交
910 911 912 913 914 915 916
static inline struct fe_priv *get_nvpriv(struct net_device *dev)
{
	return netdev_priv(dev);
}

static inline u8 __iomem *get_hwbase(struct net_device *dev)
{
917
	return ((struct fe_priv *)netdev_priv(dev))->base;
L
Linus Torvalds 已提交
918 919 920 921 922 923 924 925 926 927
}

static inline void pci_push(u8 __iomem *base)
{
	/* force out pending posted writes */
	readl(base);
}

static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
{
928
	return le32_to_cpu(prd->flaglen)
L
Linus Torvalds 已提交
929 930 931
		& ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
}

932 933
static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
{
934
	return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
935 936
}

937 938 939 940 941 942 943
static bool nv_optimized(struct fe_priv *np)
{
	if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
		return false;
	return true;
}

L
Linus Torvalds 已提交
944
static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
945
		     int delay, int delaymax)
L
Linus Torvalds 已提交
946 947 948 949 950 951 952
{
	u8 __iomem *base = get_hwbase(dev);

	pci_push(base);
	do {
		udelay(delay);
		delaymax -= delay;
953
		if (delaymax < 0)
L
Linus Torvalds 已提交
954 955 956 957 958
			return 1;
	} while ((readl(base + offset) & mask) != target);
	return 0;
}

959 960 961
#define NV_SETUP_RX_RING 0x01
#define NV_SETUP_TX_RING 0x02

A
Al Viro 已提交
962 963 964 965 966 967 968 969 970 971
static inline u32 dma_low(dma_addr_t addr)
{
	return addr;
}

static inline u32 dma_high(dma_addr_t addr)
{
	return addr>>31>>1;	/* 0 if 32bit, shift down by 32 if 64bit */
}

972 973 974 975 976
static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
{
	struct fe_priv *np = get_nvpriv(dev);
	u8 __iomem *base = get_hwbase(dev);

977
	if (!nv_optimized(np)) {
978
		if (rxtx_flags & NV_SETUP_RX_RING)
A
Al Viro 已提交
979
			writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
980
		if (rxtx_flags & NV_SETUP_TX_RING)
A
Al Viro 已提交
981
			writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
982 983
	} else {
		if (rxtx_flags & NV_SETUP_RX_RING) {
A
Al Viro 已提交
984 985
			writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
			writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
986 987
		}
		if (rxtx_flags & NV_SETUP_TX_RING) {
A
Al Viro 已提交
988 989
			writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
			writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
990 991 992 993
		}
	}
}

994 995 996 997
static void free_rings(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

998
	if (!nv_optimized(np)) {
999
		if (np->rx_ring.orig)
1000 1001 1002 1003 1004 1005 1006
			pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
					    np->rx_ring.orig, np->ring_addr);
	} else {
		if (np->rx_ring.ex)
			pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
					    np->rx_ring.ex, np->ring_addr);
	}
1007 1008
	kfree(np->rx_skb);
	kfree(np->tx_skb);
1009 1010
}

1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
static int using_multi_irqs(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

	if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
	    ((np->msi_flags & NV_MSI_X_ENABLED) &&
	     ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
		return 0;
	else
		return 1;
}

1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
static void nv_txrx_gate(struct net_device *dev, bool gate)
{
	struct fe_priv *np = get_nvpriv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 powerstate;

	if (!np->mac_in_use &&
	    (np->driver_data & DEV_HAS_POWER_CNTRL)) {
		powerstate = readl(base + NvRegPowerState2);
		if (gate)
			powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
		else
			powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
		writel(powerstate, base + NvRegPowerState2);
	}
}

1040 1041 1042 1043 1044 1045 1046 1047
static void nv_enable_irq(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

	if (!using_multi_irqs(dev)) {
		if (np->msi_flags & NV_MSI_X_ENABLED)
			enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
		else
M
Manfred Spraul 已提交
1048
			enable_irq(np->pci_dev->irq);
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	} else {
		enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
		enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
		enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
	}
}

static void nv_disable_irq(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

	if (!using_multi_irqs(dev)) {
		if (np->msi_flags & NV_MSI_X_ENABLED)
			disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
		else
M
Manfred Spraul 已提交
1064
			disable_irq(np->pci_dev->irq);
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	} else {
		disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
		disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
		disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
	}
}

/* In MSIX mode, a write to irqmask behaves as XOR */
static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
{
	u8 __iomem *base = get_hwbase(dev);

	writel(mask, base + NvRegIrqMask);
}

static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
{
	struct fe_priv *np = get_nvpriv(dev);
	u8 __iomem *base = get_hwbase(dev);

	if (np->msi_flags & NV_MSI_X_ENABLED) {
		writel(mask, base + NvRegIrqMask);
	} else {
		if (np->msi_flags & NV_MSI_ENABLED)
			writel(0, base + NvRegMSIIrqMask);
		writel(0, base + NvRegIrqMask);
	}
}

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
static void nv_napi_enable(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

	napi_enable(&np->napi);
}

static void nv_napi_disable(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);

	napi_disable(&np->napi);
}

L
Linus Torvalds 已提交
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
#define MII_READ	(-1)
/* mii_rw: read/write a register on the PHY.
 *
 * Caller must guarantee serialization
 */
static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
{
	u8 __iomem *base = get_hwbase(dev);
	u32 reg;
	int retval;

A
Ayaz Abdulla 已提交
1119
	writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
L
Linus Torvalds 已提交
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134

	reg = readl(base + NvRegMIIControl);
	if (reg & NVREG_MIICTL_INUSE) {
		writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
		udelay(NV_MIIBUSY_DELAY);
	}

	reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
	if (value != MII_READ) {
		writel(value, base + NvRegMIIData);
		reg |= NVREG_MIICTL_WRITE;
	}
	writel(reg, base + NvRegMIIControl);

	if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1135
			NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
L
Linus Torvalds 已提交
1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148
		retval = -1;
	} else if (value != MII_READ) {
		/* it was a write operation - fewer failures are detectable */
		retval = 0;
	} else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
		retval = -1;
	} else {
		retval = readl(base + NvRegMIIData);
	}

	return retval;
}

1149
static int phy_reset(struct net_device *dev, u32 bmcr_setup)
L
Linus Torvalds 已提交
1150
{
1151
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1152 1153 1154
	u32 miicontrol;
	unsigned int tries = 0;

1155
	miicontrol = BMCR_RESET | bmcr_setup;
1156
	if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
L
Linus Torvalds 已提交
1157 1158 1159 1160 1161 1162 1163
		return -1;

	/* wait for 500ms */
	msleep(500);

	/* must wait till reset is deasserted */
	while (miicontrol & BMCR_RESET) {
1164
		usleep_range(10000, 20000);
L
Linus Torvalds 已提交
1165 1166 1167 1168 1169 1170 1171 1172
		miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
		/* FIXME: 100 tries seem excessive */
		if (tries++ > 100)
			return -1;
	}
	return 0;
}

1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
{
	static const struct {
		int reg;
		int init;
	} ri[] = {
		{ PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
		{ PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
		{ PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
		{ PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
		{ PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
		{ PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
		{ PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
	};
	int i;

	for (i = 0; i < ARRAY_SIZE(ri); i++) {
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
		if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
			return PHY_ERROR;
	}

	return 0;
}

static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
{
	u32 reg;
	u8 __iomem *base = get_hwbase(dev);
	u32 powerstate = readl(base + NvRegPowerState2);

	/* need to perform hw phy reset */
	powerstate |= NVREG_POWERSTATE2_PHY_RESET;
	writel(powerstate, base + NvRegPowerState2);
	msleep(25);

	powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
	writel(powerstate, base + NvRegPowerState2);
	msleep(25);

	reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
	reg |= PHY_REALTEK_INIT9;
	if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
		return PHY_ERROR;
	reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
	if (!(reg & PHY_REALTEK_INIT11)) {
		reg |= PHY_REALTEK_INIT11;
		if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
			return PHY_ERROR;
	}
	if (mii_rw(dev, np->phyaddr,
		   PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
		return PHY_ERROR;

	return 0;
}

static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
{
	u32 phy_reserved;

	if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
		phy_reserved = mii_rw(dev, np->phyaddr,
				      PHY_REALTEK_INIT_REG6, MII_READ);
		phy_reserved |= PHY_REALTEK_INIT7;
		if (mii_rw(dev, np->phyaddr,
			   PHY_REALTEK_INIT_REG6, phy_reserved))
			return PHY_ERROR;
	}

	return 0;
}

static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
{
	u32 phy_reserved;

	if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
		if (mii_rw(dev, np->phyaddr,
			   PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
			return PHY_ERROR;
		phy_reserved = mii_rw(dev, np->phyaddr,
				      PHY_REALTEK_INIT_REG2, MII_READ);
		phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
		phy_reserved |= PHY_REALTEK_INIT3;
		if (mii_rw(dev, np->phyaddr,
			   PHY_REALTEK_INIT_REG2, phy_reserved))
			return PHY_ERROR;
		if (mii_rw(dev, np->phyaddr,
			   PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1265 1266 1267 1268 1269 1270
			return PHY_ERROR;
	}

	return 0;
}

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
static int init_cicada(struct net_device *dev, struct fe_priv *np,
		       u32 phyinterface)
{
	u32 phy_reserved;

	if (phyinterface & PHY_RGMII) {
		phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
		phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
		phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
		if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
			return PHY_ERROR;
		phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
		phy_reserved |= PHY_CICADA_INIT5;
		if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
			return PHY_ERROR;
	}
	phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
	phy_reserved |= PHY_CICADA_INIT6;
	if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
		return PHY_ERROR;

	return 0;
}

static int init_vitesse(struct net_device *dev, struct fe_priv *np)
{
	u32 phy_reserved;

	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG4, MII_READ);
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG3, MII_READ);
	phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
	phy_reserved |= PHY_VITESSE_INIT3;
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG4, MII_READ);
	phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
	phy_reserved |= PHY_VITESSE_INIT3;
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG3, MII_READ);
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG4, MII_READ);
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
		return PHY_ERROR;
	phy_reserved = mii_rw(dev, np->phyaddr,
			      PHY_VITESSE_INIT_REG3, MII_READ);
	phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
	phy_reserved |= PHY_VITESSE_INIT8;
	if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
		return PHY_ERROR;
	if (mii_rw(dev, np->phyaddr,
		   PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
		return PHY_ERROR;

	return 0;
}

L
Linus Torvalds 已提交
1357 1358 1359 1360
static int phy_init(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);
	u8 __iomem *base = get_hwbase(dev);
1361 1362
	u32 phyinterface;
	u32 mii_status, mii_control, mii_control_1000, reg;
L
Linus Torvalds 已提交
1363

1364 1365 1366 1367 1368
	/* phy errata for E3016 phy */
	if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
		reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
		reg &= ~PHY_MARVELL_E3016_INITMASK;
		if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1369 1370
			netdev_info(dev, "%s: phy write to errata reg failed\n",
				    pci_name(np->pci_dev));
1371 1372 1373
			return PHY_ERROR;
		}
	}
A
Ayaz Abdulla 已提交
1374
	if (np->phy_oui == PHY_OUI_REALTEK) {
1375 1376
		if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
		    np->phy_rev == PHY_REV_REALTEK_8211B) {
1377
			if (init_realtek_8211b(dev, np)) {
1378 1379
				netdev_info(dev, "%s: phy init failed\n",
					    pci_name(np->pci_dev));
1380 1381
				return PHY_ERROR;
			}
1382 1383 1384
		} else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
			   np->phy_rev == PHY_REV_REALTEK_8211C) {
			if (init_realtek_8211c(dev, np)) {
1385 1386
				netdev_info(dev, "%s: phy init failed\n",
					    pci_name(np->pci_dev));
1387 1388
				return PHY_ERROR;
			}
1389 1390
		} else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
			if (init_realtek_8201(dev, np)) {
1391 1392
				netdev_info(dev, "%s: phy init failed\n",
					    pci_name(np->pci_dev));
1393 1394 1395
				return PHY_ERROR;
			}
		}
A
Ayaz Abdulla 已提交
1396
	}
1397

L
Linus Torvalds 已提交
1398 1399
	/* set advertise register */
	reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
1400 1401 1402
	reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
		ADVERTISE_100HALF | ADVERTISE_100FULL |
		ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
L
Linus Torvalds 已提交
1403
	if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1404 1405
		netdev_info(dev, "%s: phy write to advertise failed\n",
			    pci_name(np->pci_dev));
L
Linus Torvalds 已提交
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		return PHY_ERROR;
	}

	/* get phy interface type */
	phyinterface = readl(base + NvRegPhyInterface);

	/* see if gigabit phy */
	mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
	if (mii_status & PHY_GIGABIT) {
		np->gigabit = PHY_GIGABIT;
1416 1417
		mii_control_1000 = mii_rw(dev, np->phyaddr,
					  MII_CTRL1000, MII_READ);
L
Linus Torvalds 已提交
1418 1419 1420 1421 1422 1423
		mii_control_1000 &= ~ADVERTISE_1000HALF;
		if (phyinterface & PHY_RGMII)
			mii_control_1000 |= ADVERTISE_1000FULL;
		else
			mii_control_1000 &= ~ADVERTISE_1000FULL;

1424
		if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
1425 1426
			netdev_info(dev, "%s: phy init failed\n",
				    pci_name(np->pci_dev));
L
Linus Torvalds 已提交
1427 1428
			return PHY_ERROR;
		}
1429
	} else
L
Linus Torvalds 已提交
1430 1431
		np->gigabit = 0;

1432 1433 1434
	mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
	mii_control |= BMCR_ANENABLE;

1435 1436 1437 1438 1439 1440
	if (np->phy_oui == PHY_OUI_REALTEK &&
	    np->phy_model == PHY_MODEL_REALTEK_8211 &&
	    np->phy_rev == PHY_REV_REALTEK_8211C) {
		/* start autoneg since we already performed hw reset above */
		mii_control |= BMCR_ANRESTART;
		if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1441 1442
			netdev_info(dev, "%s: phy init failed\n",
				    pci_name(np->pci_dev));
1443 1444 1445 1446 1447 1448 1449
			return PHY_ERROR;
		}
	} else {
		/* reset the phy
		 * (certain phys need bmcr to be setup with reset)
		 */
		if (phy_reset(dev, mii_control)) {
1450 1451
			netdev_info(dev, "%s: phy reset failed\n",
				    pci_name(np->pci_dev));
1452 1453
			return PHY_ERROR;
		}
L
Linus Torvalds 已提交
1454 1455 1456
	}

	/* phy vendor specific configuration */
1457 1458
	if ((np->phy_oui == PHY_OUI_CICADA)) {
		if (init_cicada(dev, np, phyinterface)) {
1459 1460
			netdev_info(dev, "%s: phy init failed\n",
				    pci_name(np->pci_dev));
A
Ayaz Abdulla 已提交
1461 1462
			return PHY_ERROR;
		}
1463 1464
	} else if (np->phy_oui == PHY_OUI_VITESSE) {
		if (init_vitesse(dev, np)) {
1465 1466
			netdev_info(dev, "%s: phy init failed\n",
				    pci_name(np->pci_dev));
A
Ayaz Abdulla 已提交
1467 1468
			return PHY_ERROR;
		}
1469
	} else if (np->phy_oui == PHY_OUI_REALTEK) {
1470 1471 1472
		if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
		    np->phy_rev == PHY_REV_REALTEK_8211B) {
			/* reset could have cleared these out, set them back */
1473 1474 1475
			if (init_realtek_8211b(dev, np)) {
				netdev_info(dev, "%s: phy init failed\n",
					    pci_name(np->pci_dev));
1476 1477
				return PHY_ERROR;
			}
1478 1479 1480 1481 1482 1483
		} else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
			if (init_realtek_8201(dev, np) ||
			    init_realtek_8201_cross(dev, np)) {
				netdev_info(dev, "%s: phy init failed\n",
					    pci_name(np->pci_dev));
				return PHY_ERROR;
1484
			}
A
Ayaz Abdulla 已提交
1485 1486 1487
		}
	}

L
Lucas De Marchi 已提交
1488
	/* some phys clear out pause advertisement on reset, set it back */
1489
	mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
L
Linus Torvalds 已提交
1490

1491
	/* restart auto negotiation, power down phy */
L
Linus Torvalds 已提交
1492
	mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1493
	mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1494
	if (phy_power_down)
1495
		mii_control |= BMCR_PDOWN;
1496
	if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
L
Linus Torvalds 已提交
1497 1498 1499 1500 1501 1502 1503
		return PHY_ERROR;

	return 0;
}

static void nv_start_rx(struct net_device *dev)
{
1504
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1505
	u8 __iomem *base = get_hwbase(dev);
1506
	u32 rx_ctrl = readl(base + NvRegReceiverControl);
L
Linus Torvalds 已提交
1507 1508

	/* Already running? Stop it. */
1509 1510 1511
	if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
		rx_ctrl &= ~NVREG_RCVCTL_START;
		writel(rx_ctrl, base + NvRegReceiverControl);
L
Linus Torvalds 已提交
1512 1513 1514 1515
		pci_push(base);
	}
	writel(np->linkspeed, base + NvRegLinkSpeed);
	pci_push(base);
1516 1517
	rx_ctrl |= NVREG_RCVCTL_START;
	if (np->mac_in_use)
1518 1519
		rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
	writel(rx_ctrl, base + NvRegReceiverControl);
L
Linus Torvalds 已提交
1520 1521 1522 1523 1524
	pci_push(base);
}

static void nv_stop_rx(struct net_device *dev)
{
1525
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1526
	u8 __iomem *base = get_hwbase(dev);
1527
	u32 rx_ctrl = readl(base + NvRegReceiverControl);
L
Linus Torvalds 已提交
1528

1529 1530 1531 1532 1533
	if (!np->mac_in_use)
		rx_ctrl &= ~NVREG_RCVCTL_START;
	else
		rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
	writel(rx_ctrl, base + NvRegReceiverControl);
1534 1535
	if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
		      NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
1536 1537
		netdev_info(dev, "%s: ReceiverStatus remained busy\n",
			    __func__);
L
Linus Torvalds 已提交
1538 1539

	udelay(NV_RXSTOP_DELAY2);
1540 1541
	if (!np->mac_in_use)
		writel(0, base + NvRegLinkSpeed);
L
Linus Torvalds 已提交
1542 1543 1544 1545
}

static void nv_start_tx(struct net_device *dev)
{
1546
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1547
	u8 __iomem *base = get_hwbase(dev);
1548
	u32 tx_ctrl = readl(base + NvRegTransmitterControl);
L
Linus Torvalds 已提交
1549

1550 1551 1552 1553
	tx_ctrl |= NVREG_XMITCTL_START;
	if (np->mac_in_use)
		tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
	writel(tx_ctrl, base + NvRegTransmitterControl);
L
Linus Torvalds 已提交
1554 1555 1556 1557 1558
	pci_push(base);
}

static void nv_stop_tx(struct net_device *dev)
{
1559
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1560
	u8 __iomem *base = get_hwbase(dev);
1561
	u32 tx_ctrl = readl(base + NvRegTransmitterControl);
L
Linus Torvalds 已提交
1562

1563 1564 1565 1566 1567
	if (!np->mac_in_use)
		tx_ctrl &= ~NVREG_XMITCTL_START;
	else
		tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
	writel(tx_ctrl, base + NvRegTransmitterControl);
1568 1569
	if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
		      NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
1570 1571
		netdev_info(dev, "%s: TransmitterStatus remained busy\n",
			    __func__);
L
Linus Torvalds 已提交
1572 1573

	udelay(NV_TXSTOP_DELAY2);
1574 1575 1576
	if (!np->mac_in_use)
		writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
		       base + NvRegTransmitPoll);
L
Linus Torvalds 已提交
1577 1578
}

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
static void nv_start_rxtx(struct net_device *dev)
{
	nv_start_rx(dev);
	nv_start_tx(dev);
}

static void nv_stop_rxtx(struct net_device *dev)
{
	nv_stop_rx(dev);
	nv_stop_tx(dev);
}

L
Linus Torvalds 已提交
1591 1592
static void nv_txrx_reset(struct net_device *dev)
{
1593
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1594 1595
	u8 __iomem *base = get_hwbase(dev);

1596
	writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
L
Linus Torvalds 已提交
1597 1598
	pci_push(base);
	udelay(NV_TXRX_RESET_DELAY);
1599
	writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
L
Linus Torvalds 已提交
1600 1601 1602
	pci_push(base);
}

1603 1604 1605 1606
static void nv_mac_reset(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
A
Ayaz Abdulla 已提交
1607
	u32 temp1, temp2, temp3;
1608 1609 1610

	writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
	pci_push(base);
A
Ayaz Abdulla 已提交
1611 1612 1613 1614 1615 1616

	/* save registers since they will be cleared on reset */
	temp1 = readl(base + NvRegMacAddrA);
	temp2 = readl(base + NvRegMacAddrB);
	temp3 = readl(base + NvRegTransmitPoll);

1617 1618 1619 1620 1621 1622
	writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
	pci_push(base);
	udelay(NV_MAC_RESET_DELAY);
	writel(0, base + NvRegMacReset);
	pci_push(base);
	udelay(NV_MAC_RESET_DELAY);
A
Ayaz Abdulla 已提交
1623 1624 1625 1626 1627 1628

	/* restore saved registers */
	writel(temp1, base + NvRegMacAddrA);
	writel(temp2, base + NvRegMacAddrB);
	writel(temp3, base + NvRegTransmitPoll);

1629 1630 1631 1632
	writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
	pci_push(base);
}

A
Ayaz Abdulla 已提交
1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
static void nv_get_hw_stats(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);

	np->estats.tx_bytes += readl(base + NvRegTxCnt);
	np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
	np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
	np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
	np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
	np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
	np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
	np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
	np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
	np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
	np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
	np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
	np->estats.rx_runt += readl(base + NvRegRxRunt);
	np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
	np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
	np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
	np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
	np->estats.rx_length_error += readl(base + NvRegRxLenErr);
	np->estats.rx_unicast += readl(base + NvRegRxUnicast);
	np->estats.rx_multicast += readl(base + NvRegRxMulticast);
	np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
	np->estats.rx_packets =
		np->estats.rx_unicast +
		np->estats.rx_multicast +
		np->estats.rx_broadcast;
	np->estats.rx_errors_total =
		np->estats.rx_crc_errors +
		np->estats.rx_over_errors +
		np->estats.rx_frame_error +
		(np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
		np->estats.rx_late_collision +
		np->estats.rx_runt +
		np->estats.rx_frame_too_long;
	np->estats.tx_errors_total =
		np->estats.tx_late_collision +
		np->estats.tx_fifo_errors +
		np->estats.tx_carrier_errors +
		np->estats.tx_excess_deferral +
		np->estats.tx_retry_error;

	if (np->driver_data & DEV_HAS_STATISTICS_V2) {
		np->estats.tx_deferral += readl(base + NvRegTxDef);
		np->estats.tx_packets += readl(base + NvRegTxFrame);
		np->estats.rx_bytes += readl(base + NvRegRxCnt);
		np->estats.tx_pause += readl(base + NvRegTxPause);
		np->estats.rx_pause += readl(base + NvRegRxPause);
		np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
M
Mandeep Baines 已提交
1685
		np->estats.rx_errors_total += np->estats.rx_drop_frame;
A
Ayaz Abdulla 已提交
1686
	}
1687 1688 1689 1690 1691 1692

	if (np->driver_data & DEV_HAS_STATISTICS_V3) {
		np->estats.tx_unicast += readl(base + NvRegTxUnicast);
		np->estats.tx_multicast += readl(base + NvRegTxMulticast);
		np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
	}
A
Ayaz Abdulla 已提交
1693 1694
}

L
Linus Torvalds 已提交
1695 1696 1697 1698 1699 1700 1701 1702
/*
 * nv_get_stats: dev->get_stats function
 * Get latest stats value from the nic.
 * Called with read_lock(&dev_base_lock) held for read -
 * only synchronized against unregister_netdevice.
 */
static struct net_device_stats *nv_get_stats(struct net_device *dev)
{
1703
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1704

1705
	/* If the nic supports hw counters then retrieve latest values */
1706
	if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
1707 1708 1709
		nv_get_hw_stats(dev);

		/* copy to net_device stats */
M
Mandeep Baines 已提交
1710 1711
		dev->stats.tx_packets = np->estats.tx_packets;
		dev->stats.rx_bytes = np->estats.rx_bytes;
1712 1713 1714 1715 1716
		dev->stats.tx_bytes = np->estats.tx_bytes;
		dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
		dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
		dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
		dev->stats.rx_over_errors = np->estats.rx_over_errors;
M
Mandeep Baines 已提交
1717
		dev->stats.rx_fifo_errors = np->estats.rx_drop_frame;
1718 1719
		dev->stats.rx_errors = np->estats.rx_errors_total;
		dev->stats.tx_errors = np->estats.tx_errors_total;
1720
	}
1721 1722

	return &dev->stats;
L
Linus Torvalds 已提交
1723 1724 1725 1726 1727 1728 1729 1730 1731
}

/*
 * nv_alloc_rx: fill rx ring entries.
 * Return 1 if the allocations for the skbs failed and the
 * rx engine is without Available descriptors
 */
static int nv_alloc_rx(struct net_device *dev)
{
1732
	struct fe_priv *np = netdev_priv(dev);
1733
	struct ring_desc *less_rx;
L
Linus Torvalds 已提交
1734

A
Ayaz Abdulla 已提交
1735 1736 1737
	less_rx = np->get_rx.orig;
	if (less_rx-- == np->first_rx.orig)
		less_rx = np->last_rx.orig;
A
Ayaz Abdulla 已提交
1738

A
Ayaz Abdulla 已提交
1739 1740 1741 1742
	while (np->put_rx.orig != less_rx) {
		struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
		if (skb) {
			np->put_rx_ctx->skb = skb;
1743 1744
			np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
							     skb->data,
1745
							     skb_tailroom(skb),
1746
							     PCI_DMA_FROMDEVICE);
1747
			np->put_rx_ctx->dma_len = skb_tailroom(skb);
A
Ayaz Abdulla 已提交
1748 1749 1750
			np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
			wmb();
			np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
1751
			if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
A
Ayaz Abdulla 已提交
1752
				np->put_rx.orig = np->first_rx.orig;
1753
			if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
A
Ayaz Abdulla 已提交
1754
				np->put_rx_ctx = np->first_rx_ctx;
1755
		} else
A
Ayaz Abdulla 已提交
1756 1757 1758 1759 1760 1761 1762 1763
			return 1;
	}
	return 0;
}

static int nv_alloc_rx_optimized(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
1764
	struct ring_desc_ex *less_rx;
A
Ayaz Abdulla 已提交
1765 1766 1767 1768

	less_rx = np->get_rx.ex;
	if (less_rx-- == np->first_rx.ex)
		less_rx = np->last_rx.ex;
A
Ayaz Abdulla 已提交
1769

A
Ayaz Abdulla 已提交
1770 1771
	while (np->put_rx.ex != less_rx) {
		struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
A
Ayaz Abdulla 已提交
1772
		if (skb) {
A
Ayaz Abdulla 已提交
1773
			np->put_rx_ctx->skb = skb;
1774 1775
			np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
							     skb->data,
1776
							     skb_tailroom(skb),
1777
							     PCI_DMA_FROMDEVICE);
1778
			np->put_rx_ctx->dma_len = skb_tailroom(skb);
A
Al Viro 已提交
1779 1780
			np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
			np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
A
Ayaz Abdulla 已提交
1781 1782
			wmb();
			np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
1783
			if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
A
Ayaz Abdulla 已提交
1784
				np->put_rx.ex = np->first_rx.ex;
1785
			if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
A
Ayaz Abdulla 已提交
1786
				np->put_rx_ctx = np->first_rx_ctx;
1787
		} else
A
Ayaz Abdulla 已提交
1788
			return 1;
L
Linus Torvalds 已提交
1789 1790 1791 1792
	}
	return 0;
}

1793 1794 1795 1796
/* If rx bufs are exhausted called after 50ms to attempt to refresh */
static void nv_do_rx_refill(unsigned long data)
{
	struct net_device *dev = (struct net_device *) data;
1797
	struct fe_priv *np = netdev_priv(dev);
1798 1799

	/* Just reschedule NAPI rx processing */
1800
	napi_schedule(&np->napi);
1801
}
L
Linus Torvalds 已提交
1802

1803
static void nv_init_rx(struct net_device *dev)
L
Linus Torvalds 已提交
1804
{
1805
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1806
	int i;
1807

A
Ayaz Abdulla 已提交
1808
	np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
1809 1810

	if (!nv_optimized(np))
A
Ayaz Abdulla 已提交
1811 1812 1813 1814 1815
		np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
	else
		np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
	np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
	np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
L
Linus Torvalds 已提交
1816

A
Ayaz Abdulla 已提交
1817
	for (i = 0; i < np->rx_ring_size; i++) {
1818
		if (!nv_optimized(np)) {
1819
			np->rx_ring.orig[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1820 1821
			np->rx_ring.orig[i].buf = 0;
		} else {
1822
			np->rx_ring.ex[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1823 1824 1825 1826 1827 1828 1829
			np->rx_ring.ex[i].txvlan = 0;
			np->rx_ring.ex[i].bufhigh = 0;
			np->rx_ring.ex[i].buflow = 0;
		}
		np->rx_skb[i].skb = NULL;
		np->rx_skb[i].dma = 0;
	}
1830 1831 1832 1833
}

static void nv_init_tx(struct net_device *dev)
{
1834
	struct fe_priv *np = netdev_priv(dev);
1835
	int i;
1836

A
Ayaz Abdulla 已提交
1837
	np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
1838 1839

	if (!nv_optimized(np))
A
Ayaz Abdulla 已提交
1840 1841 1842 1843 1844
		np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
	else
		np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
	np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
	np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
A
Ayaz Abdulla 已提交
1845 1846 1847
	np->tx_pkts_in_progress = 0;
	np->tx_change_owner = NULL;
	np->tx_end_flip = NULL;
A
Ayaz Abdulla 已提交
1848
	np->tx_stop = 0;
1849

1850
	for (i = 0; i < np->tx_ring_size; i++) {
1851
		if (!nv_optimized(np)) {
1852
			np->tx_ring.orig[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1853 1854
			np->tx_ring.orig[i].buf = 0;
		} else {
1855
			np->tx_ring.ex[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1856 1857 1858 1859 1860 1861
			np->tx_ring.ex[i].txvlan = 0;
			np->tx_ring.ex[i].bufhigh = 0;
			np->tx_ring.ex[i].buflow = 0;
		}
		np->tx_skb[i].skb = NULL;
		np->tx_skb[i].dma = 0;
A
Ayaz Abdulla 已提交
1862
		np->tx_skb[i].dma_len = 0;
E
Eric Dumazet 已提交
1863
		np->tx_skb[i].dma_single = 0;
A
Ayaz Abdulla 已提交
1864 1865
		np->tx_skb[i].first_tx_desc = NULL;
		np->tx_skb[i].next_tx_ctx = NULL;
1866
	}
1867 1868 1869 1870
}

static int nv_init_ring(struct net_device *dev)
{
A
Ayaz Abdulla 已提交
1871 1872
	struct fe_priv *np = netdev_priv(dev);

1873 1874
	nv_init_tx(dev);
	nv_init_rx(dev);
1875 1876

	if (!nv_optimized(np))
A
Ayaz Abdulla 已提交
1877 1878 1879
		return nv_alloc_rx(dev);
	else
		return nv_alloc_rx_optimized(dev);
L
Linus Torvalds 已提交
1880 1881
}

E
Eric Dumazet 已提交
1882
static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1883
{
A
Ayaz Abdulla 已提交
1884
	if (tx_skb->dma) {
E
Eric Dumazet 已提交
1885 1886 1887 1888 1889 1890 1891 1892
		if (tx_skb->dma_single)
			pci_unmap_single(np->pci_dev, tx_skb->dma,
					 tx_skb->dma_len,
					 PCI_DMA_TODEVICE);
		else
			pci_unmap_page(np->pci_dev, tx_skb->dma,
				       tx_skb->dma_len,
				       PCI_DMA_TODEVICE);
A
Ayaz Abdulla 已提交
1893
		tx_skb->dma = 0;
1894
	}
E
Eric Dumazet 已提交
1895 1896 1897 1898 1899
}

static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
{
	nv_unmap_txskb(np, tx_skb);
A
Ayaz Abdulla 已提交
1900 1901 1902
	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
1903
		return 1;
1904
	}
E
Eric Dumazet 已提交
1905
	return 0;
1906 1907
}

L
Linus Torvalds 已提交
1908 1909
static void nv_drain_tx(struct net_device *dev)
{
1910 1911
	struct fe_priv *np = netdev_priv(dev);
	unsigned int i;
1912

1913
	for (i = 0; i < np->tx_ring_size; i++) {
1914
		if (!nv_optimized(np)) {
1915
			np->tx_ring.orig[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1916 1917
			np->tx_ring.orig[i].buf = 0;
		} else {
1918
			np->tx_ring.ex[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1919 1920 1921 1922
			np->tx_ring.ex[i].txvlan = 0;
			np->tx_ring.ex[i].bufhigh = 0;
			np->tx_ring.ex[i].buflow = 0;
		}
E
Eric Dumazet 已提交
1923
		if (nv_release_txskb(np, &np->tx_skb[i]))
1924
			dev->stats.tx_dropped++;
A
Ayaz Abdulla 已提交
1925 1926
		np->tx_skb[i].dma = 0;
		np->tx_skb[i].dma_len = 0;
E
Eric Dumazet 已提交
1927
		np->tx_skb[i].dma_single = 0;
A
Ayaz Abdulla 已提交
1928 1929
		np->tx_skb[i].first_tx_desc = NULL;
		np->tx_skb[i].next_tx_ctx = NULL;
L
Linus Torvalds 已提交
1930
	}
A
Ayaz Abdulla 已提交
1931 1932 1933
	np->tx_pkts_in_progress = 0;
	np->tx_change_owner = NULL;
	np->tx_end_flip = NULL;
L
Linus Torvalds 已提交
1934 1935 1936 1937
}

static void nv_drain_rx(struct net_device *dev)
{
1938
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
1939
	int i;
A
Ayaz Abdulla 已提交
1940

1941
	for (i = 0; i < np->rx_ring_size; i++) {
1942
		if (!nv_optimized(np)) {
1943
			np->rx_ring.orig[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1944 1945
			np->rx_ring.orig[i].buf = 0;
		} else {
1946
			np->rx_ring.ex[i].flaglen = 0;
A
Ayaz Abdulla 已提交
1947 1948 1949 1950
			np->rx_ring.ex[i].txvlan = 0;
			np->rx_ring.ex[i].bufhigh = 0;
			np->rx_ring.ex[i].buflow = 0;
		}
L
Linus Torvalds 已提交
1951
		wmb();
A
Ayaz Abdulla 已提交
1952 1953
		if (np->rx_skb[i].skb) {
			pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
1954 1955 1956
					 (skb_end_pointer(np->rx_skb[i].skb) -
					  np->rx_skb[i].skb->data),
					 PCI_DMA_FROMDEVICE);
A
Ayaz Abdulla 已提交
1957 1958
			dev_kfree_skb(np->rx_skb[i].skb);
			np->rx_skb[i].skb = NULL;
L
Linus Torvalds 已提交
1959 1960 1961 1962
		}
	}
}

1963
static void nv_drain_rxtx(struct net_device *dev)
L
Linus Torvalds 已提交
1964 1965 1966 1967 1968
{
	nv_drain_tx(dev);
	nv_drain_rx(dev);
}

A
Ayaz Abdulla 已提交
1969 1970 1971 1972 1973
static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
{
	return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
static void nv_legacybackoff_reseed(struct net_device *dev)
{
	u8 __iomem *base = get_hwbase(dev);
	u32 reg;
	u32 low;
	int tx_status = 0;

	reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
	get_random_bytes(&low, sizeof(low));
	reg |= low & NVREG_SLOTTIME_MASK;

	/* Need to stop tx before change takes effect.
	 * Caller has already gained np->lock.
	 */
	tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
	if (tx_status)
		nv_stop_tx(dev);
	nv_stop_rx(dev);
	writel(reg, base + NvRegSlotTime);
	if (tx_status)
		nv_start_tx(dev);
	nv_start_rx(dev);
}

/* Gear Backoff Seeds */
#define BACKOFF_SEEDSET_ROWS	8
#define BACKOFF_SEEDSET_LFSRS	15

/* Known Good seed sets */
static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2004 2005 2006 2007 2008 2009 2010 2011
	{145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
	{245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
	{145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
	{245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
	{266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
	{266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
	{366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800,  84},
	{466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
2012 2013

static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2014 2015 2016 2017 2018 2019 2020 2021
	{251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375,  30, 295},
	{351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
	{351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
	{251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375,  30, 295},
	{251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375,  30, 295},
	{351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
	{351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
	{351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

static void nv_gear_backoff_reseed(struct net_device *dev)
{
	u8 __iomem *base = get_hwbase(dev);
	u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
	u32 temp, seedset, combinedSeed;
	int i;

	/* Setup seed for free running LFSR */
	/* We are going to read the time stamp counter 3 times
	   and swizzle bits around to increase randomness */
	get_random_bytes(&miniseed1, sizeof(miniseed1));
	miniseed1 &= 0x0fff;
	if (miniseed1 == 0)
		miniseed1 = 0xabc;

	get_random_bytes(&miniseed2, sizeof(miniseed2));
	miniseed2 &= 0x0fff;
	if (miniseed2 == 0)
		miniseed2 = 0xabc;
	miniseed2_reversed =
		((miniseed2 & 0xF00) >> 8) |
		 (miniseed2 & 0x0F0) |
		 ((miniseed2 & 0x00F) << 8);

	get_random_bytes(&miniseed3, sizeof(miniseed3));
	miniseed3 &= 0x0fff;
	if (miniseed3 == 0)
		miniseed3 = 0xabc;
	miniseed3_reversed =
		((miniseed3 & 0xF00) >> 8) |
		 (miniseed3 & 0x0F0) |
		 ((miniseed3 & 0x00F) << 8);

	combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
		       (miniseed2 ^ miniseed3_reversed);

	/* Seeds can not be zero */
	if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
		combinedSeed |= 0x08;
	if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
		combinedSeed |= 0x8000;

	/* No need to disable tx here */
	temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
	temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
	temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2069
	writel(temp, base + NvRegBackOffControl);
2070

2071
	/* Setup seeds for all gear LFSRs. */
2072 2073
	get_random_bytes(&seedset, sizeof(seedset));
	seedset = seedset % BACKOFF_SEEDSET_ROWS;
2074
	for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
2075 2076 2077 2078 2079 2080 2081
		temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
		temp |= main_seedset[seedset][i-1] & 0x3ff;
		temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
		writel(temp, base + NvRegBackOffControl);
	}
}

L
Linus Torvalds 已提交
2082 2083
/*
 * nv_start_xmit: dev->hard_start_xmit function
H
Herbert Xu 已提交
2084
 * Called with netif_tx_lock held.
L
Linus Torvalds 已提交
2085
 */
2086
static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
L
Linus Torvalds 已提交
2087
{
2088
	struct fe_priv *np = netdev_priv(dev);
2089
	u32 tx_flags = 0;
2090 2091 2092
	u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
	unsigned int fragments = skb_shinfo(skb)->nr_frags;
	unsigned int i;
2093 2094
	u32 offset = 0;
	u32 bcnt;
E
Eric Dumazet 已提交
2095
	u32 size = skb_headlen(skb);
2096
	u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
A
Ayaz Abdulla 已提交
2097
	u32 empty_slots;
2098 2099 2100 2101
	struct ring_desc *put_tx;
	struct ring_desc *start_tx;
	struct ring_desc *prev_tx;
	struct nv_skb_map *prev_tx_ctx;
2102
	unsigned long flags;
2103 2104 2105

	/* add fragments to entries count */
	for (i = 0; i < fragments; i++) {
E
Eric Dumazet 已提交
2106 2107 2108 2109
		u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);

		entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
			   ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2110
	}
2111

A
Ayaz Abdulla 已提交
2112
	spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
2113
	empty_slots = nv_get_empty_tx_slots(np);
2114
	if (unlikely(empty_slots <= entries)) {
2115
		netif_stop_queue(dev);
A
Ayaz Abdulla 已提交
2116
		np->tx_stop = 1;
2117
		spin_unlock_irqrestore(&np->lock, flags);
2118 2119
		return NETDEV_TX_BUSY;
	}
A
Ayaz Abdulla 已提交
2120
	spin_unlock_irqrestore(&np->lock, flags);
L
Linus Torvalds 已提交
2121

A
Ayaz Abdulla 已提交
2122
	start_tx = put_tx = np->put_tx.orig;
A
Ayaz Abdulla 已提交
2123

2124 2125
	/* setup the header buffer */
	do {
A
Ayaz Abdulla 已提交
2126 2127
		prev_tx = put_tx;
		prev_tx_ctx = np->put_tx_ctx;
2128
		bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
A
Ayaz Abdulla 已提交
2129
		np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2130
						PCI_DMA_TODEVICE);
A
Ayaz Abdulla 已提交
2131
		np->put_tx_ctx->dma_len = bcnt;
E
Eric Dumazet 已提交
2132
		np->put_tx_ctx->dma_single = 1;
A
Ayaz Abdulla 已提交
2133 2134
		put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
		put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2135

2136 2137 2138
		tx_flags = np->tx_flags;
		offset += bcnt;
		size -= bcnt;
2139
		if (unlikely(put_tx++ == np->last_tx.orig))
A
Ayaz Abdulla 已提交
2140
			put_tx = np->first_tx.orig;
2141
		if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2142
			np->put_tx_ctx = np->first_tx_ctx;
2143
	} while (size);
2144 2145 2146

	/* setup the fragments */
	for (i = 0; i < fragments; i++) {
E
Eric Dumazet 已提交
2147 2148
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
		u32 size = skb_frag_size(frag);
2149 2150 2151
		offset = 0;

		do {
A
Ayaz Abdulla 已提交
2152 2153
			prev_tx = put_tx;
			prev_tx_ctx = np->put_tx_ctx;
2154
			bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2155 2156 2157 2158
			np->put_tx_ctx->dma = skb_frag_dma_map(
							&np->pci_dev->dev,
							frag, offset,
							bcnt,
2159
							DMA_TO_DEVICE);
A
Ayaz Abdulla 已提交
2160
			np->put_tx_ctx->dma_len = bcnt;
E
Eric Dumazet 已提交
2161
			np->put_tx_ctx->dma_single = 0;
A
Ayaz Abdulla 已提交
2162 2163
			put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
			put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2164

2165 2166
			offset += bcnt;
			size -= bcnt;
2167
			if (unlikely(put_tx++ == np->last_tx.orig))
A
Ayaz Abdulla 已提交
2168
				put_tx = np->first_tx.orig;
2169
			if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2170
				np->put_tx_ctx = np->first_tx_ctx;
2171 2172
		} while (size);
	}
2173

2174
	/* set last fragment flag  */
A
Ayaz Abdulla 已提交
2175
	prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
2176

A
Ayaz Abdulla 已提交
2177 2178
	/* save skb in this slot's context area */
	prev_tx_ctx->skb = skb;
2179

H
Herbert Xu 已提交
2180
	if (skb_is_gso(skb))
2181
		tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2182
	else
A
Arjan van de Ven 已提交
2183
		tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2184
			 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2185

2186
	spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
2187

2188
	/* set tx flags */
A
Ayaz Abdulla 已提交
2189 2190
	start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
	np->put_tx.orig = put_tx;
L
Linus Torvalds 已提交
2191

2192
	spin_unlock_irqrestore(&np->lock, flags);
A
Ayaz Abdulla 已提交
2193

2194
	writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2195
	return NETDEV_TX_OK;
L
Linus Torvalds 已提交
2196 2197
}

2198 2199
static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
					   struct net_device *dev)
A
Ayaz Abdulla 已提交
2200 2201 2202
{
	struct fe_priv *np = netdev_priv(dev);
	u32 tx_flags = 0;
2203
	u32 tx_flags_extra;
A
Ayaz Abdulla 已提交
2204 2205 2206 2207
	unsigned int fragments = skb_shinfo(skb)->nr_frags;
	unsigned int i;
	u32 offset = 0;
	u32 bcnt;
E
Eric Dumazet 已提交
2208
	u32 size = skb_headlen(skb);
A
Ayaz Abdulla 已提交
2209 2210
	u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
	u32 empty_slots;
2211 2212 2213 2214 2215
	struct ring_desc_ex *put_tx;
	struct ring_desc_ex *start_tx;
	struct ring_desc_ex *prev_tx;
	struct nv_skb_map *prev_tx_ctx;
	struct nv_skb_map *start_tx_ctx;
2216
	unsigned long flags;
A
Ayaz Abdulla 已提交
2217 2218 2219

	/* add fragments to entries count */
	for (i = 0; i < fragments; i++) {
E
Eric Dumazet 已提交
2220 2221 2222 2223
		u32 size = skb_frag_size(&skb_shinfo(skb)->frags[i]);

		entries += (size >> NV_TX2_TSO_MAX_SHIFT) +
			   ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
A
Ayaz Abdulla 已提交
2224 2225
	}

A
Ayaz Abdulla 已提交
2226
	spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
2227
	empty_slots = nv_get_empty_tx_slots(np);
2228
	if (unlikely(empty_slots <= entries)) {
A
Ayaz Abdulla 已提交
2229
		netif_stop_queue(dev);
A
Ayaz Abdulla 已提交
2230
		np->tx_stop = 1;
2231
		spin_unlock_irqrestore(&np->lock, flags);
A
Ayaz Abdulla 已提交
2232 2233
		return NETDEV_TX_BUSY;
	}
A
Ayaz Abdulla 已提交
2234
	spin_unlock_irqrestore(&np->lock, flags);
A
Ayaz Abdulla 已提交
2235 2236

	start_tx = put_tx = np->put_tx.ex;
A
Ayaz Abdulla 已提交
2237
	start_tx_ctx = np->put_tx_ctx;
A
Ayaz Abdulla 已提交
2238 2239 2240 2241 2242 2243 2244 2245 2246

	/* setup the header buffer */
	do {
		prev_tx = put_tx;
		prev_tx_ctx = np->put_tx_ctx;
		bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
		np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
						PCI_DMA_TODEVICE);
		np->put_tx_ctx->dma_len = bcnt;
E
Eric Dumazet 已提交
2247
		np->put_tx_ctx->dma_single = 1;
A
Al Viro 已提交
2248 2249
		put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
		put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
A
Ayaz Abdulla 已提交
2250
		put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2251 2252

		tx_flags = NV_TX2_VALID;
A
Ayaz Abdulla 已提交
2253 2254
		offset += bcnt;
		size -= bcnt;
2255
		if (unlikely(put_tx++ == np->last_tx.ex))
A
Ayaz Abdulla 已提交
2256
			put_tx = np->first_tx.ex;
2257
		if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2258 2259 2260 2261 2262 2263
			np->put_tx_ctx = np->first_tx_ctx;
	} while (size);

	/* setup the fragments */
	for (i = 0; i < fragments; i++) {
		skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
E
Eric Dumazet 已提交
2264
		u32 size = skb_frag_size(frag);
A
Ayaz Abdulla 已提交
2265 2266 2267 2268 2269 2270
		offset = 0;

		do {
			prev_tx = put_tx;
			prev_tx_ctx = np->put_tx_ctx;
			bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2271 2272 2273 2274
			np->put_tx_ctx->dma = skb_frag_dma_map(
							&np->pci_dev->dev,
							frag, offset,
							bcnt,
2275
							DMA_TO_DEVICE);
A
Ayaz Abdulla 已提交
2276
			np->put_tx_ctx->dma_len = bcnt;
E
Eric Dumazet 已提交
2277
			np->put_tx_ctx->dma_single = 0;
A
Al Viro 已提交
2278 2279
			put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
			put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
A
Ayaz Abdulla 已提交
2280
			put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
2281

A
Ayaz Abdulla 已提交
2282 2283
			offset += bcnt;
			size -= bcnt;
2284
			if (unlikely(put_tx++ == np->last_tx.ex))
A
Ayaz Abdulla 已提交
2285
				put_tx = np->first_tx.ex;
2286
			if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2287 2288 2289 2290 2291
				np->put_tx_ctx = np->first_tx_ctx;
		} while (size);
	}

	/* set last fragment flag  */
2292
	prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
A
Ayaz Abdulla 已提交
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303

	/* save skb in this slot's context area */
	prev_tx_ctx->skb = skb;

	if (skb_is_gso(skb))
		tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
	else
		tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
			 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;

	/* vlan tag */
2304 2305 2306 2307
	if (vlan_tx_tag_present(skb))
		start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
					vlan_tx_tag_get(skb));
	else
2308
		start_tx->txvlan = 0;
A
Ayaz Abdulla 已提交
2309

2310
	spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
2311

A
Ayaz Abdulla 已提交
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331
	if (np->tx_limit) {
		/* Limit the number of outstanding tx. Setup all fragments, but
		 * do not set the VALID bit on the first descriptor. Save a pointer
		 * to that descriptor and also for next skb_map element.
		 */

		if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
			if (!np->tx_change_owner)
				np->tx_change_owner = start_tx_ctx;

			/* remove VALID bit */
			tx_flags &= ~NV_TX2_VALID;
			start_tx_ctx->first_tx_desc = start_tx;
			start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
			np->tx_end_flip = np->put_tx_ctx;
		} else {
			np->tx_pkts_in_progress++;
		}
	}

A
Ayaz Abdulla 已提交
2332 2333 2334 2335
	/* set tx flags */
	start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
	np->put_tx.ex = put_tx;

2336
	spin_unlock_irqrestore(&np->lock, flags);
A
Ayaz Abdulla 已提交
2337 2338 2339 2340 2341

	writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
	return NETDEV_TX_OK;
}

A
Ayaz Abdulla 已提交
2342 2343 2344 2345 2346 2347
static inline void nv_tx_flip_ownership(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);

	np->tx_pkts_in_progress--;
	if (np->tx_change_owner) {
A
Al Viro 已提交
2348 2349
		np->tx_change_owner->first_tx_desc->flaglen |=
			cpu_to_le32(NV_TX2_VALID);
A
Ayaz Abdulla 已提交
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359
		np->tx_pkts_in_progress++;

		np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
		if (np->tx_change_owner == np->tx_end_flip)
			np->tx_change_owner = NULL;

		writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
	}
}

L
Linus Torvalds 已提交
2360 2361 2362 2363 2364
/*
 * nv_tx_done: check for completed packets, release the skbs.
 *
 * Caller must own np->lock.
 */
2365
static int nv_tx_done(struct net_device *dev, int limit)
L
Linus Torvalds 已提交
2366
{
2367
	struct fe_priv *np = netdev_priv(dev);
2368
	u32 flags;
2369
	int tx_work = 0;
2370
	struct ring_desc *orig_get_tx = np->get_tx.orig;
L
Linus Torvalds 已提交
2371

2372
	while ((np->get_tx.orig != np->put_tx.orig) &&
2373 2374
	       !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
	       (tx_work < limit)) {
L
Linus Torvalds 已提交
2375

E
Eric Dumazet 已提交
2376
		nv_unmap_txskb(np, np->get_tx_ctx);
2377

L
Linus Torvalds 已提交
2378
		if (np->desc_ver == DESC_VER_1) {
2379
			if (flags & NV_TX_LASTPACKET) {
2380
				if (flags & NV_TX_ERROR) {
2381 2382
					if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
						nv_legacybackoff_reseed(dev);
2383
				}
2384 2385
				dev_kfree_skb_any(np->get_tx_ctx->skb);
				np->get_tx_ctx->skb = NULL;
2386
				tx_work++;
L
Linus Torvalds 已提交
2387 2388
			}
		} else {
2389
			if (flags & NV_TX2_LASTPACKET) {
2390
				if (flags & NV_TX2_ERROR) {
2391 2392
					if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
						nv_legacybackoff_reseed(dev);
2393
				}
2394 2395
				dev_kfree_skb_any(np->get_tx_ctx->skb);
				np->get_tx_ctx->skb = NULL;
2396
				tx_work++;
L
Linus Torvalds 已提交
2397 2398
			}
		}
2399
		if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
A
Ayaz Abdulla 已提交
2400
			np->get_tx.orig = np->first_tx.orig;
2401
		if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2402 2403
			np->get_tx_ctx = np->first_tx_ctx;
	}
2404
	if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
A
Ayaz Abdulla 已提交
2405
		np->tx_stop = 0;
A
Ayaz Abdulla 已提交
2406
		netif_wake_queue(dev);
A
Ayaz Abdulla 已提交
2407
	}
2408
	return tx_work;
A
Ayaz Abdulla 已提交
2409 2410
}

2411
static int nv_tx_done_optimized(struct net_device *dev, int limit)
A
Ayaz Abdulla 已提交
2412 2413 2414
{
	struct fe_priv *np = netdev_priv(dev);
	u32 flags;
2415
	int tx_work = 0;
2416
	struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
A
Ayaz Abdulla 已提交
2417

2418
	while ((np->get_tx.ex != np->put_tx.ex) &&
J
Julia Lawall 已提交
2419
	       !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
2420
	       (tx_work < limit)) {
A
Ayaz Abdulla 已提交
2421

E
Eric Dumazet 已提交
2422
		nv_unmap_txskb(np, np->get_tx_ctx);
2423

A
Ayaz Abdulla 已提交
2424
		if (flags & NV_TX2_LASTPACKET) {
2425
			if (flags & NV_TX2_ERROR) {
2426 2427 2428 2429 2430 2431 2432 2433
				if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
					if (np->driver_data & DEV_HAS_GEAR_MODE)
						nv_gear_backoff_reseed(dev);
					else
						nv_legacybackoff_reseed(dev);
				}
			}

2434 2435
			dev_kfree_skb_any(np->get_tx_ctx->skb);
			np->get_tx_ctx->skb = NULL;
2436
			tx_work++;
A
Ayaz Abdulla 已提交
2437

2438
			if (np->tx_limit)
A
Ayaz Abdulla 已提交
2439
				nv_tx_flip_ownership(dev);
A
Ayaz Abdulla 已提交
2440
		}
2441
		if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
A
Ayaz Abdulla 已提交
2442
			np->get_tx.ex = np->first_tx.ex;
2443
		if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
A
Ayaz Abdulla 已提交
2444
			np->get_tx_ctx = np->first_tx_ctx;
L
Linus Torvalds 已提交
2445
	}
2446
	if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
A
Ayaz Abdulla 已提交
2447
		np->tx_stop = 0;
L
Linus Torvalds 已提交
2448
		netif_wake_queue(dev);
A
Ayaz Abdulla 已提交
2449
	}
2450
	return tx_work;
L
Linus Torvalds 已提交
2451 2452 2453 2454
}

/*
 * nv_tx_timeout: dev->tx_timeout function
H
Herbert Xu 已提交
2455
 * Called with netif_tx_lock held.
L
Linus Torvalds 已提交
2456 2457 2458
 */
static void nv_tx_timeout(struct net_device *dev)
{
2459
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
2460
	u8 __iomem *base = get_hwbase(dev);
2461
	u32 status;
A
Ayaz Abdulla 已提交
2462 2463
	union ring_type put_tx;
	int saved_tx_limit;
J
Joe Perches 已提交
2464
	int i;
2465 2466 2467 2468 2469

	if (np->msi_flags & NV_MSI_X_ENABLED)
		status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
	else
		status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
L
Linus Torvalds 已提交
2470

2471
	netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
L
Linus Torvalds 已提交
2472

2473 2474
	netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
	netdev_info(dev, "Dumping tx registers\n");
J
Joe Perches 已提交
2475
	for (i = 0; i <= np->register_size; i += 32) {
2476 2477 2478 2479 2480 2481 2482 2483 2484
		netdev_info(dev,
			    "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
			    i,
			    readl(base + i + 0), readl(base + i + 4),
			    readl(base + i + 8), readl(base + i + 12),
			    readl(base + i + 16), readl(base + i + 20),
			    readl(base + i + 24), readl(base + i + 28));
	}
	netdev_info(dev, "Dumping tx ring\n");
J
Joe Perches 已提交
2485 2486
	for (i = 0; i < np->tx_ring_size; i += 4) {
		if (!nv_optimized(np)) {
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
			netdev_info(dev,
				    "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
				    i,
				    le32_to_cpu(np->tx_ring.orig[i].buf),
				    le32_to_cpu(np->tx_ring.orig[i].flaglen),
				    le32_to_cpu(np->tx_ring.orig[i+1].buf),
				    le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
				    le32_to_cpu(np->tx_ring.orig[i+2].buf),
				    le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
				    le32_to_cpu(np->tx_ring.orig[i+3].buf),
				    le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
J
Joe Perches 已提交
2498
		} else {
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
			netdev_info(dev,
				    "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
				    i,
				    le32_to_cpu(np->tx_ring.ex[i].bufhigh),
				    le32_to_cpu(np->tx_ring.ex[i].buflow),
				    le32_to_cpu(np->tx_ring.ex[i].flaglen),
				    le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
				    le32_to_cpu(np->tx_ring.ex[i+1].buflow),
				    le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
				    le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
				    le32_to_cpu(np->tx_ring.ex[i+2].buflow),
				    le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
				    le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
				    le32_to_cpu(np->tx_ring.ex[i+3].buflow),
				    le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
2514 2515 2516
		}
	}

L
Linus Torvalds 已提交
2517 2518 2519 2520 2521
	spin_lock_irq(&np->lock);

	/* 1) stop tx engine */
	nv_stop_tx(dev);

A
Ayaz Abdulla 已提交
2522 2523 2524 2525
	/* 2) complete any outstanding tx and do not give HW any limited tx pkts */
	saved_tx_limit = np->tx_limit;
	np->tx_limit = 0; /* prevent giving HW any limited pkts */
	np->tx_stop = 0;  /* prevent waking tx queue */
2526
	if (!nv_optimized(np))
2527
		nv_tx_done(dev, np->tx_ring_size);
A
Ayaz Abdulla 已提交
2528
	else
A
Ayaz Abdulla 已提交
2529
		nv_tx_done_optimized(dev, np->tx_ring_size);
L
Linus Torvalds 已提交
2530

L
Lucas De Marchi 已提交
2531
	/* save current HW position */
A
Ayaz Abdulla 已提交
2532 2533 2534 2535
	if (np->tx_change_owner)
		put_tx.ex = np->tx_change_owner->first_tx_desc;
	else
		put_tx = np->put_tx;
L
Linus Torvalds 已提交
2536

A
Ayaz Abdulla 已提交
2537 2538 2539 2540 2541 2542 2543
	/* 3) clear all tx state */
	nv_drain_tx(dev);
	nv_init_tx(dev);

	/* 4) restore state to current HW position */
	np->get_tx = np->put_tx = put_tx;
	np->tx_limit = saved_tx_limit;
A
Ayaz Abdulla 已提交
2544

A
Ayaz Abdulla 已提交
2545
	/* 5) restart tx engine */
L
Linus Torvalds 已提交
2546
	nv_start_tx(dev);
A
Ayaz Abdulla 已提交
2547
	netif_wake_queue(dev);
L
Linus Torvalds 已提交
2548 2549 2550
	spin_unlock_irq(&np->lock);
}

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
/*
 * Called when the nic notices a mismatch between the actual data len on the
 * wire and the len indicated in the 802 header
 */
static int nv_getlen(struct net_device *dev, void *packet, int datalen)
{
	int hdrlen;	/* length of the 802 header */
	int protolen;	/* length as stored in the proto field */

	/* 1) calculate len according to header */
2561 2562
	if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
		protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
2563 2564
		hdrlen = VLAN_HLEN;
	} else {
2565
		protolen = ntohs(((struct ethhdr *)packet)->h_proto);
2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
		hdrlen = ETH_HLEN;
	}
	if (protolen > ETH_DATA_LEN)
		return datalen; /* Value in proto field not a len, no checks possible */

	protolen += hdrlen;
	/* consistency checks: */
	if (datalen > ETH_ZLEN) {
		if (datalen >= protolen) {
			/* more data on wire than in 802 header, trim of
			 * additional data.
			 */
			return protolen;
		} else {
			/* less data on wire than mentioned in header.
			 * Discard the packet.
			 */
			return -1;
		}
	} else {
		/* short packet. Accept only if 802 values are also short */
		if (protolen > ETH_ZLEN) {
			return -1;
		}
		return datalen;
	}
}

2594
static int nv_rx_process(struct net_device *dev, int limit)
L
Linus Torvalds 已提交
2595
{
2596
	struct fe_priv *np = netdev_priv(dev);
2597
	u32 flags;
I
Ingo Molnar 已提交
2598
	int rx_work = 0;
2599 2600
	struct sk_buff *skb;
	int len;
L
Linus Torvalds 已提交
2601

2602
	while ((np->get_rx.orig != np->put_rx.orig) &&
2603
	      !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
I
Ingo Molnar 已提交
2604
		(rx_work < limit)) {
L
Linus Torvalds 已提交
2605 2606 2607 2608 2609 2610

		/*
		 * the packet is for us - immediately tear down the pci mapping.
		 * TODO: check if a prefetch of the first cacheline improves
		 * the performance.
		 */
A
Ayaz Abdulla 已提交
2611 2612
		pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
				np->get_rx_ctx->dma_len,
L
Linus Torvalds 已提交
2613
				PCI_DMA_FROMDEVICE);
A
Ayaz Abdulla 已提交
2614 2615
		skb = np->get_rx_ctx->skb;
		np->get_rx_ctx->skb = NULL;
L
Linus Torvalds 已提交
2616 2617 2618

		/* look at what we actually got: */
		if (np->desc_ver == DESC_VER_1) {
2619 2620 2621
			if (likely(flags & NV_RX_DESCRIPTORVALID)) {
				len = flags & LEN_MASK_V1;
				if (unlikely(flags & NV_RX_ERROR)) {
A
Ayaz Abdulla 已提交
2622
					if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
2623 2624 2625 2626 2627 2628 2629
						len = nv_getlen(dev, skb->data, len);
						if (len < 0) {
							dev_kfree_skb(skb);
							goto next_pkt;
						}
					}
					/* framing errors are soft errors */
A
Ayaz Abdulla 已提交
2630
					else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
2631
						if (flags & NV_RX_SUBSTRACT1)
2632 2633 2634 2635 2636
							len--;
					}
					/* the rest are hard errors */
					else {
						if (flags & NV_RX_MISSEDFRAME)
2637
							dev->stats.rx_missed_errors++;
A
Ayaz Abdulla 已提交
2638
						dev_kfree_skb(skb);
2639 2640 2641
						goto next_pkt;
					}
				}
2642
			} else {
A
Ayaz Abdulla 已提交
2643
				dev_kfree_skb(skb);
L
Linus Torvalds 已提交
2644
				goto next_pkt;
A
Ayaz Abdulla 已提交
2645
			}
2646 2647 2648 2649
		} else {
			if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
				len = flags & LEN_MASK_V2;
				if (unlikely(flags & NV_RX2_ERROR)) {
A
Ayaz Abdulla 已提交
2650
					if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
2651 2652 2653 2654 2655 2656 2657
						len = nv_getlen(dev, skb->data, len);
						if (len < 0) {
							dev_kfree_skb(skb);
							goto next_pkt;
						}
					}
					/* framing errors are soft errors */
A
Ayaz Abdulla 已提交
2658
					else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
2659
						if (flags & NV_RX2_SUBSTRACT1)
2660 2661 2662 2663
							len--;
					}
					/* the rest are hard errors */
					else {
A
Ayaz Abdulla 已提交
2664
						dev_kfree_skb(skb);
2665 2666 2667
						goto next_pkt;
					}
				}
A
Ayaz Abdulla 已提交
2668 2669
				if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
				    ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP))   /*ip and udp */
A
Ayaz Abdulla 已提交
2670
					skb->ip_summed = CHECKSUM_UNNECESSARY;
2671 2672 2673
			} else {
				dev_kfree_skb(skb);
				goto next_pkt;
L
Linus Torvalds 已提交
2674 2675 2676 2677 2678
			}
		}
		/* got a valid packet - forward it to the network core */
		skb_put(skb, len);
		skb->protocol = eth_type_trans(skb, dev);
T
Tom Herbert 已提交
2679
		napi_gro_receive(&np->napi, skb);
2680
		dev->stats.rx_packets++;
L
Linus Torvalds 已提交
2681
next_pkt:
2682
		if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
A
Ayaz Abdulla 已提交
2683
			np->get_rx.orig = np->first_rx.orig;
2684
		if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
A
Ayaz Abdulla 已提交
2685
			np->get_rx_ctx = np->first_rx_ctx;
I
Ingo Molnar 已提交
2686 2687

		rx_work++;
A
Ayaz Abdulla 已提交
2688 2689
	}

I
Ingo Molnar 已提交
2690
	return rx_work;
A
Ayaz Abdulla 已提交
2691 2692 2693 2694 2695 2696 2697
}

static int nv_rx_process_optimized(struct net_device *dev, int limit)
{
	struct fe_priv *np = netdev_priv(dev);
	u32 flags;
	u32 vlanflags = 0;
2698
	int rx_work = 0;
2699 2700
	struct sk_buff *skb;
	int len;
A
Ayaz Abdulla 已提交
2701

2702
	while ((np->get_rx.ex != np->put_rx.ex) &&
2703
	      !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
2704
	      (rx_work < limit)) {
A
Ayaz Abdulla 已提交
2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717

		/*
		 * the packet is for us - immediately tear down the pci mapping.
		 * TODO: check if a prefetch of the first cacheline improves
		 * the performance.
		 */
		pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
				np->get_rx_ctx->dma_len,
				PCI_DMA_FROMDEVICE);
		skb = np->get_rx_ctx->skb;
		np->get_rx_ctx->skb = NULL;

		/* look at what we actually got: */
2718 2719 2720
		if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
			len = flags & LEN_MASK_V2;
			if (unlikely(flags & NV_RX2_ERROR)) {
A
Ayaz Abdulla 已提交
2721
				if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
2722 2723 2724 2725 2726 2727 2728
					len = nv_getlen(dev, skb->data, len);
					if (len < 0) {
						dev_kfree_skb(skb);
						goto next_pkt;
					}
				}
				/* framing errors are soft errors */
A
Ayaz Abdulla 已提交
2729
				else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
2730
					if (flags & NV_RX2_SUBSTRACT1)
2731 2732 2733 2734
						len--;
				}
				/* the rest are hard errors */
				else {
A
Ayaz Abdulla 已提交
2735 2736 2737 2738
					dev_kfree_skb(skb);
					goto next_pkt;
				}
			}
2739

A
Ayaz Abdulla 已提交
2740 2741
			if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
			    ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP))   /*ip and udp */
A
Ayaz Abdulla 已提交
2742
				skb->ip_summed = CHECKSUM_UNNECESSARY;
2743 2744 2745 2746 2747 2748

			/* got a valid packet - forward it to the network core */
			skb_put(skb, len);
			skb->protocol = eth_type_trans(skb, dev);
			prefetch(skb->data);

J
Jiri Pirko 已提交
2749
			vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
J
Jiri Pirko 已提交
2750 2751 2752 2753 2754 2755 2756 2757

			/*
			 * There's need to check for NETIF_F_HW_VLAN_RX here.
			 * Even if vlan rx accel is disabled,
			 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
			 */
			if (dev->features & NETIF_F_HW_VLAN_RX &&
			    vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
J
Jiri Pirko 已提交
2758 2759 2760
				u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;

				__vlan_hwaccel_put_tag(skb, vid);
2761
			}
J
Jiri Pirko 已提交
2762
			napi_gro_receive(&np->napi, skb);
2763
			dev->stats.rx_packets++;
2764 2765 2766
		} else {
			dev_kfree_skb(skb);
		}
A
Ayaz Abdulla 已提交
2767
next_pkt:
2768
		if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
A
Ayaz Abdulla 已提交
2769
			np->get_rx.ex = np->first_rx.ex;
2770
		if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
A
Ayaz Abdulla 已提交
2771
			np->get_rx_ctx = np->first_rx_ctx;
2772 2773

		rx_work++;
L
Linus Torvalds 已提交
2774
	}
2775

2776
	return rx_work;
L
Linus Torvalds 已提交
2777 2778
}

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
static void set_bufsize(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);

	if (dev->mtu <= ETH_DATA_LEN)
		np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
	else
		np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
}

L
Linus Torvalds 已提交
2789 2790 2791 2792 2793 2794
/*
 * nv_change_mtu: dev->change_mtu function
 * Called with dev_base_lock held for read.
 */
static int nv_change_mtu(struct net_device *dev, int new_mtu)
{
2795
	struct fe_priv *np = netdev_priv(dev);
2796 2797 2798
	int old_mtu;

	if (new_mtu < 64 || new_mtu > np->pkt_limit)
L
Linus Torvalds 已提交
2799
		return -EINVAL;
2800 2801

	old_mtu = dev->mtu;
L
Linus Torvalds 已提交
2802
	dev->mtu = new_mtu;
2803 2804 2805 2806 2807 2808 2809 2810 2811

	/* return early if the buffer sizes will not change */
	if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
		return 0;
	if (old_mtu == new_mtu)
		return 0;

	/* synchronized against open : rtnl_lock() held by caller */
	if (netif_running(dev)) {
2812
		u8 __iomem *base = get_hwbase(dev);
2813 2814 2815 2816 2817 2818
		/*
		 * It seems that the nic preloads valid ring entries into an
		 * internal buffer. The procedure for flushing everything is
		 * guessed, there is probably a simpler approach.
		 * Changing the MTU is a rare event, it shouldn't matter.
		 */
2819
		nv_disable_irq(dev);
2820
		nv_napi_disable(dev);
H
Herbert Xu 已提交
2821
		netif_tx_lock_bh(dev);
2822
		netif_addr_lock(dev);
2823 2824
		spin_lock(&np->lock);
		/* stop engines */
2825
		nv_stop_rxtx(dev);
2826 2827
		nv_txrx_reset(dev);
		/* drain rx queue */
2828
		nv_drain_rxtx(dev);
2829 2830
		/* reinit driver view of the rx queue */
		set_bufsize(dev);
2831
		if (nv_init_ring(dev)) {
2832 2833 2834 2835 2836
			if (!np->in_shutdown)
				mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
		}
		/* reinit nic view of the rx queue */
		writel(np->rx_buf_sz, base + NvRegOffloadConfig);
2837
		setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
2838
		writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
2839 2840
			base + NvRegRingSizes);
		pci_push(base);
2841
		writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2842 2843 2844
		pci_push(base);

		/* restart rx engine */
2845
		nv_start_rxtx(dev);
2846
		spin_unlock(&np->lock);
2847
		netif_addr_unlock(dev);
H
Herbert Xu 已提交
2848
		netif_tx_unlock_bh(dev);
2849
		nv_napi_enable(dev);
2850
		nv_enable_irq(dev);
2851
	}
L
Linus Torvalds 已提交
2852 2853 2854
	return 0;
}

2855 2856
static void nv_copy_mac_to_hw(struct net_device *dev)
{
2857
	u8 __iomem *base = get_hwbase(dev);
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
	u32 mac[2];

	mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
			(dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
	mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);

	writel(mac[0], base + NvRegMacAddrA);
	writel(mac[1], base + NvRegMacAddrB);
}

/*
 * nv_set_mac_address: dev->set_mac_address function
 * Called with rtnl_lock() held.
 */
static int nv_set_mac_address(struct net_device *dev, void *addr)
{
2874
	struct fe_priv *np = netdev_priv(dev);
2875
	struct sockaddr *macaddr = (struct sockaddr *)addr;
2876

2877
	if (!is_valid_ether_addr(macaddr->sa_data))
2878 2879 2880 2881 2882 2883
		return -EADDRNOTAVAIL;

	/* synchronized against open : rtnl_lock() held by caller */
	memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);

	if (netif_running(dev)) {
H
Herbert Xu 已提交
2884
		netif_tx_lock_bh(dev);
2885
		netif_addr_lock(dev);
2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896
		spin_lock_irq(&np->lock);

		/* stop rx engine */
		nv_stop_rx(dev);

		/* set mac address */
		nv_copy_mac_to_hw(dev);

		/* restart rx engine */
		nv_start_rx(dev);
		spin_unlock_irq(&np->lock);
2897
		netif_addr_unlock(dev);
H
Herbert Xu 已提交
2898
		netif_tx_unlock_bh(dev);
2899 2900 2901 2902 2903 2904
	} else {
		nv_copy_mac_to_hw(dev);
	}
	return 0;
}

L
Linus Torvalds 已提交
2905 2906
/*
 * nv_set_multicast: dev->set_multicast function
H
Herbert Xu 已提交
2907
 * Called with netif_tx_lock held.
L
Linus Torvalds 已提交
2908 2909 2910
 */
static void nv_set_multicast(struct net_device *dev)
{
2911
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
2912 2913 2914
	u8 __iomem *base = get_hwbase(dev);
	u32 addr[2];
	u32 mask[2];
2915
	u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
L
Linus Torvalds 已提交
2916 2917 2918 2919 2920

	memset(addr, 0, sizeof(addr));
	memset(mask, 0, sizeof(mask));

	if (dev->flags & IFF_PROMISC) {
2921
		pff |= NVREG_PFF_PROMISC;
L
Linus Torvalds 已提交
2922
	} else {
2923
		pff |= NVREG_PFF_MYADDR;
L
Linus Torvalds 已提交
2924

2925
		if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
L
Linus Torvalds 已提交
2926 2927 2928 2929 2930 2931 2932
			u32 alwaysOff[2];
			u32 alwaysOn[2];

			alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
			if (dev->flags & IFF_ALLMULTI) {
				alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
			} else {
2933
				struct netdev_hw_addr *ha;
L
Linus Torvalds 已提交
2934

2935 2936
				netdev_for_each_mc_addr(ha, dev) {
					unsigned char *addr = ha->addr;
L
Linus Torvalds 已提交
2937
					u32 a, b;
2938 2939 2940

					a = le32_to_cpu(*(__le32 *) addr);
					b = le16_to_cpu(*(__le16 *) (&addr[4]));
L
Linus Torvalds 已提交
2941 2942 2943 2944 2945 2946 2947 2948 2949 2950
					alwaysOn[0] &= a;
					alwaysOff[0] &= ~a;
					alwaysOn[1] &= b;
					alwaysOff[1] &= ~b;
				}
			}
			addr[0] = alwaysOn[0];
			addr[1] = alwaysOn[1];
			mask[0] = alwaysOn[0] | alwaysOff[0];
			mask[1] = alwaysOn[1] | alwaysOff[1];
A
Ayaz Abdulla 已提交
2951 2952 2953
		} else {
			mask[0] = NVREG_MCASTMASKA_NONE;
			mask[1] = NVREG_MCASTMASKB_NONE;
L
Linus Torvalds 已提交
2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
		}
	}
	addr[0] |= NVREG_MCASTADDRA_FORCE;
	pff |= NVREG_PFF_ALWAYS;
	spin_lock_irq(&np->lock);
	nv_stop_rx(dev);
	writel(addr[0], base + NvRegMulticastAddrA);
	writel(addr[1], base + NvRegMulticastAddrB);
	writel(mask[0], base + NvRegMulticastMaskA);
	writel(mask[1], base + NvRegMulticastMaskB);
	writel(pff, base + NvRegPacketFilterFlags);
	nv_start_rx(dev);
	spin_unlock_irq(&np->lock);
}

2969
static void nv_update_pause(struct net_device *dev, u32 pause_flags)
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);

	np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);

	if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
		u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
		if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
			writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
			np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
		} else {
			writel(pff, base + NvRegPacketFilterFlags);
		}
	}
	if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
		u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
		if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
A
Ayaz Abdulla 已提交
2988 2989 2990
			u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
			if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
				pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
A
Ayaz Abdulla 已提交
2991
			if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
A
Ayaz Abdulla 已提交
2992
				pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
A
Ayaz Abdulla 已提交
2993 2994 2995
				/* limit the number of tx pause frames to a default of 8 */
				writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
			}
A
Ayaz Abdulla 已提交
2996
			writel(pause_enable,  base + NvRegTxPauseFrame);
2997 2998 2999 3000 3001 3002 3003 3004 3005
			writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
			np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
		} else {
			writel(NVREG_TX_PAUSEFRAME_DISABLE,  base + NvRegTxPauseFrame);
			writel(regmisc, base + NvRegMisc1);
		}
	}
}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
/**
 * nv_update_linkspeed: Setup the MAC according to the link partner
 * @dev: Network device to be configured
 *
 * The function queries the PHY and checks if there is a link partner.
 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
 * set to 10 MBit HD.
 *
 * The function returns 0 if there is no link partner and 1 if there is
 * a good link partner.
 */
L
Linus Torvalds 已提交
3017 3018
static int nv_update_linkspeed(struct net_device *dev)
{
3019
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
3020
	u8 __iomem *base = get_hwbase(dev);
3021 3022 3023
	int adv = 0;
	int lpa = 0;
	int adv_lpa, adv_pause, lpa_pause;
L
Linus Torvalds 已提交
3024 3025 3026 3027
	int newls = np->linkspeed;
	int newdup = np->duplex;
	int mii_status;
	int retval = 0;
A
Ayaz Abdulla 已提交
3028
	u32 control_1000, status_1000, phyreg, pause_flags, txreg;
A
Ayaz Abdulla 已提交
3029
	u32 txrxFlags = 0;
A
Ayaz Abdulla 已提交
3030
	u32 phy_exp;
L
Linus Torvalds 已提交
3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070

	/* BMSR_LSTATUS is latched, read it twice:
	 * we want the current value.
	 */
	mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
	mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);

	if (!(mii_status & BMSR_LSTATUS)) {
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
		newdup = 0;
		retval = 0;
		goto set_speed;
	}

	if (np->autoneg == 0) {
		if (np->fixed_mode & LPA_100FULL) {
			newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
			newdup = 1;
		} else if (np->fixed_mode & LPA_100HALF) {
			newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
			newdup = 0;
		} else if (np->fixed_mode & LPA_10FULL) {
			newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
			newdup = 1;
		} else {
			newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
			newdup = 0;
		}
		retval = 1;
		goto set_speed;
	}
	/* check auto negotiation is complete */
	if (!(mii_status & BMSR_ANEGCOMPLETE)) {
		/* still in autonegotiation - configure nic for 10 MBit HD and wait. */
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
		newdup = 0;
		retval = 0;
		goto set_speed;
	}

3071 3072 3073
	adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
	lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);

L
Linus Torvalds 已提交
3074 3075
	retval = 1;
	if (np->gigabit == PHY_GIGABIT) {
3076 3077
		control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
		status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
L
Linus Torvalds 已提交
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087

		if ((control_1000 & ADVERTISE_1000FULL) &&
			(status_1000 & LPA_1000FULL)) {
			newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
			newdup = 1;
			goto set_speed;
		}
	}

	/* FIXME: handle parallel detection properly */
3088 3089
	adv_lpa = lpa & adv;
	if (adv_lpa & LPA_100FULL) {
L
Linus Torvalds 已提交
3090 3091
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
		newdup = 1;
3092
	} else if (adv_lpa & LPA_100HALF) {
L
Linus Torvalds 已提交
3093 3094
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
		newdup = 0;
3095
	} else if (adv_lpa & LPA_10FULL) {
L
Linus Torvalds 已提交
3096 3097
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
		newdup = 1;
3098
	} else if (adv_lpa & LPA_10HALF) {
L
Linus Torvalds 已提交
3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
		newdup = 0;
	} else {
		newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
		newdup = 0;
	}

set_speed:
	if (np->duplex == newdup && np->linkspeed == newls)
		return retval;

	np->duplex = newdup;
	np->linkspeed = newls;

A
Ayaz Abdulla 已提交
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
	/* The transmitter and receiver must be restarted for safe update */
	if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
		txrxFlags |= NV_RESTART_TX;
		nv_stop_tx(dev);
	}
	if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
		txrxFlags |= NV_RESTART_RX;
		nv_stop_rx(dev);
	}

L
Linus Torvalds 已提交
3123
	if (np->gigabit == PHY_GIGABIT) {
3124
		phyreg = readl(base + NvRegSlotTime);
L
Linus Torvalds 已提交
3125
		phyreg &= ~(0x3FF00);
3126 3127 3128
		if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
		    ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
			phyreg |= NVREG_SLOTTIME_10_100_FULL;
L
Linus Torvalds 已提交
3129
		else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3130 3131
			phyreg |= NVREG_SLOTTIME_1000_FULL;
		writel(phyreg, base + NvRegSlotTime);
L
Linus Torvalds 已提交
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
	}

	phyreg = readl(base + NvRegPhyInterface);
	phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
	if (np->duplex == 0)
		phyreg |= PHY_HALF;
	if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
		phyreg |= PHY_100;
	else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
		phyreg |= PHY_1000;
	writel(phyreg, base + NvRegPhyInterface);

A
Ayaz Abdulla 已提交
3144
	phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
A
Ayaz Abdulla 已提交
3145
	if (phyreg & PHY_RGMII) {
A
Ayaz Abdulla 已提交
3146
		if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
A
Ayaz Abdulla 已提交
3147
			txreg = NVREG_TX_DEFERRAL_RGMII_1000;
A
Ayaz Abdulla 已提交
3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
		} else {
			if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
				if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
					txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
				else
					txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
			} else {
				txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
			}
		}
A
Ayaz Abdulla 已提交
3158
	} else {
A
Ayaz Abdulla 已提交
3159 3160 3161 3162
		if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
			txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
		else
			txreg = NVREG_TX_DEFERRAL_DEFAULT;
A
Ayaz Abdulla 已提交
3163 3164 3165
	}
	writel(txreg, base + NvRegTxDeferral);

3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
	if (np->desc_ver == DESC_VER_1) {
		txreg = NVREG_TX_WM_DESC1_DEFAULT;
	} else {
		if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
			txreg = NVREG_TX_WM_DESC2_3_1000;
		else
			txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
	}
	writel(txreg, base + NvRegTxWatermark);

3176
	writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
L
Linus Torvalds 已提交
3177 3178 3179 3180 3181
		base + NvRegMisc1);
	pci_push(base);
	writel(np->linkspeed, base + NvRegLinkSpeed);
	pci_push(base);

3182 3183
	pause_flags = 0;
	/* setup pause frame */
3184
	if (np->duplex != 0) {
3185
		if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3186 3187
			adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
			lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
3188 3189

			switch (adv_pause) {
3190
			case ADVERTISE_PAUSE_CAP:
3191 3192 3193 3194 3195 3196
				if (lpa_pause & LPA_PAUSE_CAP) {
					pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
					if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
						pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
				}
				break;
3197
			case ADVERTISE_PAUSE_ASYM:
3198
				if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
3199 3200
					pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
				break;
3201 3202
			case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
				if (lpa_pause & LPA_PAUSE_CAP) {
3203 3204 3205 3206 3207 3208 3209
					pause_flags |=  NV_PAUSEFRAME_RX_ENABLE;
					if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
						pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
				}
				if (lpa_pause == LPA_PAUSE_ASYM)
					pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
				break;
3210
			}
3211
		} else {
3212
			pause_flags = np->pause_flags;
3213 3214
		}
	}
3215
	nv_update_pause(dev, pause_flags);
3216

A
Ayaz Abdulla 已提交
3217 3218 3219 3220 3221
	if (txrxFlags & NV_RESTART_TX)
		nv_start_tx(dev);
	if (txrxFlags & NV_RESTART_RX)
		nv_start_rx(dev);

L
Linus Torvalds 已提交
3222 3223 3224 3225 3226 3227
	return retval;
}

static void nv_linkchange(struct net_device *dev)
{
	if (nv_update_linkspeed(dev)) {
3228
		if (!netif_carrier_ok(dev)) {
L
Linus Torvalds 已提交
3229
			netif_carrier_on(dev);
3230
			netdev_info(dev, "link up\n");
3231
			nv_txrx_gate(dev, false);
3232
			nv_start_rx(dev);
L
Linus Torvalds 已提交
3233 3234 3235 3236
		}
	} else {
		if (netif_carrier_ok(dev)) {
			netif_carrier_off(dev);
3237
			netdev_info(dev, "link down\n");
3238
			nv_txrx_gate(dev, true);
L
Linus Torvalds 已提交
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249
			nv_stop_rx(dev);
		}
	}
}

static void nv_link_irq(struct net_device *dev)
{
	u8 __iomem *base = get_hwbase(dev);
	u32 miistat;

	miistat = readl(base + NvRegMIIStatus);
A
Ayaz Abdulla 已提交
3250
	writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
L
Linus Torvalds 已提交
3251 3252 3253 3254 3255

	if (miistat & (NVREG_MIISTAT_LINKCHANGE))
		nv_linkchange(dev);
}

A
Ayaz Abdulla 已提交
3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269
static void nv_msi_workaround(struct fe_priv *np)
{

	/* Need to toggle the msi irq mask within the ethernet device,
	 * otherwise, future interrupts will not be detected.
	 */
	if (np->msi_flags & NV_MSI_ENABLED) {
		u8 __iomem *base = np->base;

		writel(0, base + NvRegMSIIrqMask);
		writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
	}
}

3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
{
	struct fe_priv *np = netdev_priv(dev);

	if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
		if (total_work > NV_DYNAMIC_THRESHOLD) {
			/* transition to poll based interrupts */
			np->quiet_count = 0;
			if (np->irqmask != NVREG_IRQMASK_CPU) {
				np->irqmask = NVREG_IRQMASK_CPU;
				return 1;
			}
		} else {
			if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
				np->quiet_count++;
			} else {
				/* reached a period of low activity, switch
				   to per tx/rx packet interrupts */
				if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
					np->irqmask = NVREG_IRQMASK_THROUGHPUT;
					return 1;
				}
			}
		}
	}
	return 0;
}

3298
static irqreturn_t nv_nic_irq(int foo, void *data)
L
Linus Torvalds 已提交
3299 3300
{
	struct net_device *dev = (struct net_device *) data;
3301
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
3302 3303
	u8 __iomem *base = get_hwbase(dev);

3304 3305
	if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
		np->events = readl(base + NvRegIrqStatus);
3306
		writel(np->events, base + NvRegIrqStatus);
3307 3308
	} else {
		np->events = readl(base + NvRegMSIXIrqStatus);
3309
		writel(np->events, base + NvRegMSIXIrqStatus);
3310 3311 3312
	}
	if (!(np->events & np->irqmask))
		return IRQ_NONE;
L
Linus Torvalds 已提交
3313

3314
	nv_msi_workaround(np);
A
Ayaz Abdulla 已提交
3315

E
Eric Dumazet 已提交
3316 3317 3318 3319 3320 3321 3322
	if (napi_schedule_prep(&np->napi)) {
		/*
		 * Disable further irq's (msix not enabled with napi)
		 */
		writel(0, base + NvRegIrqMask);
		__napi_schedule(&np->napi);
	}
3323

3324
	return IRQ_HANDLED;
L
Linus Torvalds 已提交
3325 3326
}

3327 3328 3329 3330 3331
/**
 * All _optimized functions are used to help increase performance
 * (reduce CPU and increase throughput). They use descripter version 3,
 * compiler directives, and reduce memory accesses.
 */
A
Ayaz Abdulla 已提交
3332 3333 3334 3335 3336 3337
static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);

3338 3339
	if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
		np->events = readl(base + NvRegIrqStatus);
3340
		writel(np->events, base + NvRegIrqStatus);
3341 3342
	} else {
		np->events = readl(base + NvRegMSIXIrqStatus);
3343
		writel(np->events, base + NvRegMSIXIrqStatus);
3344 3345 3346
	}
	if (!(np->events & np->irqmask))
		return IRQ_NONE;
A
Ayaz Abdulla 已提交
3347

3348
	nv_msi_workaround(np);
A
Ayaz Abdulla 已提交
3349

E
Eric Dumazet 已提交
3350 3351 3352 3353 3354 3355 3356
	if (napi_schedule_prep(&np->napi)) {
		/*
		 * Disable further irq's (msix not enabled with napi)
		 */
		writel(0, base + NvRegIrqMask);
		__napi_schedule(&np->napi);
	}
A
Ayaz Abdulla 已提交
3357

3358
	return IRQ_HANDLED;
A
Ayaz Abdulla 已提交
3359 3360
}

3361
static irqreturn_t nv_nic_irq_tx(int foo, void *data)
3362 3363 3364 3365 3366 3367
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 events;
	int i;
3368
	unsigned long flags;
3369

3370
	for (i = 0;; i++) {
3371
		events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3372 3373
		writel(events, base + NvRegMSIXIrqStatus);
		netdev_dbg(dev, "tx irq events: %08x\n", events);
3374 3375 3376
		if (!(events & np->irqmask))
			break;

3377
		spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
3378
		nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3379
		spin_unlock_irqrestore(&np->lock, flags);
3380

3381
		if (unlikely(i > max_interrupt_work)) {
3382
			spin_lock_irqsave(&np->lock, flags);
3383 3384 3385 3386 3387 3388 3389 3390
			/* disable interrupts on the nic */
			writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
			pci_push(base);

			if (!np->in_shutdown) {
				np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
				mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
			}
3391
			spin_unlock_irqrestore(&np->lock, flags);
3392 3393
			netdev_dbg(dev, "%s: too many iterations (%d)\n",
				   __func__, i);
3394 3395 3396 3397 3398 3399 3400 3401
			break;
		}

	}

	return IRQ_RETVAL(i);
}

3402
static int nv_napi_poll(struct napi_struct *napi, int budget)
3403
{
3404 3405
	struct fe_priv *np = container_of(napi, struct fe_priv, napi);
	struct net_device *dev = np->dev;
3406
	u8 __iomem *base = get_hwbase(dev);
3407
	unsigned long flags;
3408
	int retcode;
3409
	int rx_count, tx_work = 0, rx_work = 0;
3410

3411 3412 3413 3414 3415
	do {
		if (!nv_optimized(np)) {
			spin_lock_irqsave(&np->lock, flags);
			tx_work += nv_tx_done(dev, np->tx_ring_size);
			spin_unlock_irqrestore(&np->lock, flags);
3416

3417
			rx_count = nv_rx_process(dev, budget - rx_work);
3418 3419 3420 3421 3422
			retcode = nv_alloc_rx(dev);
		} else {
			spin_lock_irqsave(&np->lock, flags);
			tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
			spin_unlock_irqrestore(&np->lock, flags);
3423

3424 3425
			rx_count = nv_rx_process_optimized(dev,
			    budget - rx_work);
3426 3427 3428 3429
			retcode = nv_alloc_rx_optimized(dev);
		}
	} while (retcode == 0 &&
		 rx_count > 0 && (rx_work += rx_count) < budget);
3430

3431
	if (retcode) {
3432
		spin_lock_irqsave(&np->lock, flags);
3433 3434
		if (!np->in_shutdown)
			mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3435
		spin_unlock_irqrestore(&np->lock, flags);
3436 3437
	}

3438 3439
	nv_change_interrupt_mode(dev, tx_work + rx_work);

3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458
	if (unlikely(np->events & NVREG_IRQ_LINK)) {
		spin_lock_irqsave(&np->lock, flags);
		nv_link_irq(dev);
		spin_unlock_irqrestore(&np->lock, flags);
	}
	if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
		spin_lock_irqsave(&np->lock, flags);
		nv_linkchange(dev);
		spin_unlock_irqrestore(&np->lock, flags);
		np->link_timeout = jiffies + LINK_TIMEOUT;
	}
	if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
		spin_lock_irqsave(&np->lock, flags);
		if (!np->in_shutdown) {
			np->nic_poll_irq = np->irqmask;
			np->recover_error = 1;
			mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
		}
		spin_unlock_irqrestore(&np->lock, flags);
3459
		napi_complete(napi);
3460
		return rx_work;
3461 3462
	}

3463
	if (rx_work < budget) {
3464 3465
		/* re-enable interrupts
		   (msix not enabled in napi) */
3466
		napi_complete(napi);
3467

3468
		writel(np->irqmask, base + NvRegIrqMask);
3469
	}
3470
	return rx_work;
3471 3472
}

3473
static irqreturn_t nv_nic_irq_rx(int foo, void *data)
3474 3475 3476 3477 3478 3479
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 events;
	int i;
3480
	unsigned long flags;
3481

3482
	for (i = 0;; i++) {
3483
		events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3484 3485
		writel(events, base + NvRegMSIXIrqStatus);
		netdev_dbg(dev, "rx irq events: %08x\n", events);
3486 3487
		if (!(events & np->irqmask))
			break;
3488

3489
		if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
3490 3491 3492 3493 3494 3495
			if (unlikely(nv_alloc_rx_optimized(dev))) {
				spin_lock_irqsave(&np->lock, flags);
				if (!np->in_shutdown)
					mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
				spin_unlock_irqrestore(&np->lock, flags);
			}
3496
		}
3497

3498
		if (unlikely(i > max_interrupt_work)) {
3499
			spin_lock_irqsave(&np->lock, flags);
3500 3501 3502 3503 3504 3505 3506 3507
			/* disable interrupts on the nic */
			writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
			pci_push(base);

			if (!np->in_shutdown) {
				np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
				mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
			}
3508
			spin_unlock_irqrestore(&np->lock, flags);
3509 3510
			netdev_dbg(dev, "%s: too many iterations (%d)\n",
				   __func__, i);
3511 3512 3513 3514 3515 3516 3517
			break;
		}
	}

	return IRQ_RETVAL(i);
}

3518
static irqreturn_t nv_nic_irq_other(int foo, void *data)
3519 3520 3521 3522 3523 3524
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 events;
	int i;
3525
	unsigned long flags;
3526

3527
	for (i = 0;; i++) {
3528
		events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3529 3530
		writel(events, base + NvRegMSIXIrqStatus);
		netdev_dbg(dev, "irq events: %08x\n", events);
3531 3532
		if (!(events & np->irqmask))
			break;
3533

A
Ayaz Abdulla 已提交
3534 3535 3536 3537 3538
		/* check tx in case we reached max loop limit in tx isr */
		spin_lock_irqsave(&np->lock, flags);
		nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
		spin_unlock_irqrestore(&np->lock, flags);

3539
		if (events & NVREG_IRQ_LINK) {
3540
			spin_lock_irqsave(&np->lock, flags);
3541
			nv_link_irq(dev);
3542
			spin_unlock_irqrestore(&np->lock, flags);
3543 3544
		}
		if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
3545
			spin_lock_irqsave(&np->lock, flags);
3546
			nv_linkchange(dev);
3547
			spin_unlock_irqrestore(&np->lock, flags);
3548 3549
			np->link_timeout = jiffies + LINK_TIMEOUT;
		}
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563
		if (events & NVREG_IRQ_RECOVER_ERROR) {
			spin_lock_irq(&np->lock);
			/* disable interrupts on the nic */
			writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
			pci_push(base);

			if (!np->in_shutdown) {
				np->nic_poll_irq |= NVREG_IRQ_OTHER;
				np->recover_error = 1;
				mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
			}
			spin_unlock_irq(&np->lock);
			break;
		}
3564
		if (unlikely(i > max_interrupt_work)) {
3565
			spin_lock_irqsave(&np->lock, flags);
3566 3567 3568 3569 3570 3571 3572 3573
			/* disable interrupts on the nic */
			writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
			pci_push(base);

			if (!np->in_shutdown) {
				np->nic_poll_irq |= NVREG_IRQ_OTHER;
				mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
			}
3574
			spin_unlock_irqrestore(&np->lock, flags);
3575 3576
			netdev_dbg(dev, "%s: too many iterations (%d)\n",
				   __func__, i);
3577 3578 3579 3580 3581 3582 3583 3584
			break;
		}

	}

	return IRQ_RETVAL(i);
}

3585
static irqreturn_t nv_nic_irq_test(int foo, void *data)
3586 3587 3588 3589 3590 3591 3592 3593
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 events;

	if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
		events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3594
		writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3595 3596
	} else {
		events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3597
		writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3598 3599 3600 3601 3602
	}
	pci_push(base);
	if (!(events & NVREG_IRQ_TIMER))
		return IRQ_RETVAL(0);

A
Ayaz Abdulla 已提交
3603 3604
	nv_msi_workaround(np);

3605 3606 3607 3608 3609 3610 3611
	spin_lock(&np->lock);
	np->intr_test = 1;
	spin_unlock(&np->lock);

	return IRQ_RETVAL(1);
}

3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622
static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
{
	u8 __iomem *base = get_hwbase(dev);
	int i;
	u32 msixmap = 0;

	/* Each interrupt bit can be mapped to a MSIX vector (4 bits).
	 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
	 * the remaining 8 interrupts.
	 */
	for (i = 0; i < 8; i++) {
3623
		if ((irqmask >> i) & 0x1)
3624 3625 3626 3627 3628 3629
			msixmap |= vector << (i << 2);
	}
	writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);

	msixmap = 0;
	for (i = 0; i < 8; i++) {
3630
		if ((irqmask >> (i + 8)) & 0x1)
3631 3632 3633 3634 3635
			msixmap |= vector << (i << 2);
	}
	writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
}

3636
static int nv_request_irq(struct net_device *dev, int intr_test)
3637 3638 3639 3640 3641
{
	struct fe_priv *np = get_nvpriv(dev);
	u8 __iomem *base = get_hwbase(dev);
	int ret = 1;
	int i;
A
Ayaz Abdulla 已提交
3642 3643 3644 3645 3646
	irqreturn_t (*handler)(int foo, void *data);

	if (intr_test) {
		handler = nv_nic_irq_test;
	} else {
3647
		if (nv_optimized(np))
A
Ayaz Abdulla 已提交
3648 3649 3650 3651
			handler = nv_nic_irq_optimized;
		else
			handler = nv_nic_irq;
	}
3652 3653

	if (np->msi_flags & NV_MSI_X_CAPABLE) {
3654
		for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
3655
			np->msi_x_entry[i].entry = i;
3656 3657
		ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
		if (ret == 0) {
3658
			np->msi_flags |= NV_MSI_X_ENABLED;
3659
			if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
3660
				/* Request irq for rx handling */
3661 3662
				sprintf(np->name_rx, "%s-rx", dev->name);
				if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3663
						nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
3664 3665 3666
					netdev_info(dev,
						    "request_irq failed for rx %d\n",
						    ret);
3667 3668 3669 3670 3671
					pci_disable_msix(np->pci_dev);
					np->msi_flags &= ~NV_MSI_X_ENABLED;
					goto out_err;
				}
				/* Request irq for tx handling */
3672 3673
				sprintf(np->name_tx, "%s-tx", dev->name);
				if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3674
						nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
3675 3676 3677
					netdev_info(dev,
						    "request_irq failed for tx %d\n",
						    ret);
3678 3679 3680 3681 3682
					pci_disable_msix(np->pci_dev);
					np->msi_flags &= ~NV_MSI_X_ENABLED;
					goto out_free_rx;
				}
				/* Request irq for link and timer handling */
3683 3684
				sprintf(np->name_other, "%s-other", dev->name);
				if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3685
						nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
3686 3687 3688
					netdev_info(dev,
						    "request_irq failed for link %d\n",
						    ret);
3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700
					pci_disable_msix(np->pci_dev);
					np->msi_flags &= ~NV_MSI_X_ENABLED;
					goto out_free_tx;
				}
				/* map interrupts to their respective vector */
				writel(0, base + NvRegMSIXMap0);
				writel(0, base + NvRegMSIXMap1);
				set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
				set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
				set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
			} else {
				/* Request irq for all interrupts */
A
Ayaz Abdulla 已提交
3701
				if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
3702 3703 3704
					netdev_info(dev,
						    "request_irq failed %d\n",
						    ret);
3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716
					pci_disable_msix(np->pci_dev);
					np->msi_flags &= ~NV_MSI_X_ENABLED;
					goto out_err;
				}

				/* map interrupts to vector 0 */
				writel(0, base + NvRegMSIXMap0);
				writel(0, base + NvRegMSIXMap1);
			}
		}
	}
	if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3717 3718
		ret = pci_enable_msi(np->pci_dev);
		if (ret == 0) {
3719
			np->msi_flags |= NV_MSI_ENABLED;
M
Manfred Spraul 已提交
3720
			dev->irq = np->pci_dev->irq;
A
Ayaz Abdulla 已提交
3721
			if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
3722 3723
				netdev_info(dev, "request_irq failed %d\n",
					    ret);
3724 3725
				pci_disable_msi(np->pci_dev);
				np->msi_flags &= ~NV_MSI_ENABLED;
M
Manfred Spraul 已提交
3726
				dev->irq = np->pci_dev->irq;
3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737
				goto out_err;
			}

			/* map interrupts to vector 0 */
			writel(0, base + NvRegMSIMap0);
			writel(0, base + NvRegMSIMap1);
			/* enable msi vector 0 */
			writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
		}
	}
	if (ret != 0) {
A
Ayaz Abdulla 已提交
3738
		if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
3739
			goto out_err;
3740

3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757
	}

	return 0;
out_free_tx:
	free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
out_free_rx:
	free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
out_err:
	return 1;
}

static void nv_free_irq(struct net_device *dev)
{
	struct fe_priv *np = get_nvpriv(dev);
	int i;

	if (np->msi_flags & NV_MSI_X_ENABLED) {
3758
		for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770
			free_irq(np->msi_x_entry[i].vector, dev);
		pci_disable_msix(np->pci_dev);
		np->msi_flags &= ~NV_MSI_X_ENABLED;
	} else {
		free_irq(np->pci_dev->irq, dev);
		if (np->msi_flags & NV_MSI_ENABLED) {
			pci_disable_msi(np->pci_dev);
			np->msi_flags &= ~NV_MSI_ENABLED;
		}
	}
}

L
Linus Torvalds 已提交
3771 3772 3773
static void nv_do_nic_poll(unsigned long data)
{
	struct net_device *dev = (struct net_device *) data;
3774
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
3775
	u8 __iomem *base = get_hwbase(dev);
3776
	u32 mask = 0;
L
Linus Torvalds 已提交
3777 3778

	/*
3779
	 * First disable irq(s) and then
L
Linus Torvalds 已提交
3780 3781 3782
	 * reenable interrupts on the nic, we have to do this before calling
	 * nv_nic_irq because that may decide to do otherwise
	 */
3783

3784 3785
	if (!using_multi_irqs(dev)) {
		if (np->msi_flags & NV_MSI_X_ENABLED)
3786
			disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
3787
		else
M
Manfred Spraul 已提交
3788
			disable_irq_lockdep(np->pci_dev->irq);
3789 3790 3791
		mask = np->irqmask;
	} else {
		if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
3792
			disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
3793 3794 3795
			mask |= NVREG_IRQ_RX_ALL;
		}
		if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
3796
			disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
3797 3798 3799
			mask |= NVREG_IRQ_TX_ALL;
		}
		if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
3800
			disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
3801 3802 3803
			mask |= NVREG_IRQ_OTHER;
		}
	}
M
Manfred Spraul 已提交
3804 3805
	/* disable_irq() contains synchronize_irq, thus no irq handler can run now */

3806 3807
	if (np->recover_error) {
		np->recover_error = 0;
3808
		netdev_info(dev, "MAC in recoverable error state\n");
3809 3810
		if (netif_running(dev)) {
			netif_tx_lock_bh(dev);
3811
			netif_addr_lock(dev);
3812 3813
			spin_lock(&np->lock);
			/* stop engines */
3814
			nv_stop_rxtx(dev);
A
Ayaz Abdulla 已提交
3815 3816
			if (np->driver_data & DEV_HAS_POWER_CNTRL)
				nv_mac_reset(dev);
3817 3818
			nv_txrx_reset(dev);
			/* drain rx queue */
3819
			nv_drain_rxtx(dev);
3820 3821 3822 3823 3824 3825 3826 3827 3828
			/* reinit driver view of the rx queue */
			set_bufsize(dev);
			if (nv_init_ring(dev)) {
				if (!np->in_shutdown)
					mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
			}
			/* reinit nic view of the rx queue */
			writel(np->rx_buf_sz, base + NvRegOffloadConfig);
			setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3829
			writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3830 3831 3832 3833
				base + NvRegRingSizes);
			pci_push(base);
			writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
			pci_push(base);
A
Ayaz Abdulla 已提交
3834 3835 3836 3837 3838
			/* clear interrupts */
			if (!(np->msi_flags & NV_MSI_X_ENABLED))
				writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
			else
				writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3839 3840

			/* restart rx engine */
3841
			nv_start_rxtx(dev);
3842
			spin_unlock(&np->lock);
3843
			netif_addr_unlock(dev);
3844 3845 3846 3847
			netif_tx_unlock_bh(dev);
		}
	}

3848
	writel(mask, base + NvRegIrqMask);
L
Linus Torvalds 已提交
3849
	pci_push(base);
3850

3851
	if (!using_multi_irqs(dev)) {
3852
		np->nic_poll_irq = 0;
3853
		if (nv_optimized(np))
A
Ayaz Abdulla 已提交
3854 3855 3856
			nv_nic_irq_optimized(0, dev);
		else
			nv_nic_irq(0, dev);
3857
		if (np->msi_flags & NV_MSI_X_ENABLED)
3858
			enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
3859
		else
M
Manfred Spraul 已提交
3860
			enable_irq_lockdep(np->pci_dev->irq);
3861 3862
	} else {
		if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
3863
			np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
3864
			nv_nic_irq_rx(0, dev);
3865
			enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
3866 3867
		}
		if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
3868
			np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
3869
			nv_nic_irq_tx(0, dev);
3870
			enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
3871 3872
		}
		if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
3873
			np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
3874
			nv_nic_irq_other(0, dev);
3875
			enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
3876 3877
		}
	}
3878

L
Linus Torvalds 已提交
3879 3880
}

3881 3882 3883 3884 3885 3886 3887
#ifdef CONFIG_NET_POLL_CONTROLLER
static void nv_poll_controller(struct net_device *dev)
{
	nv_do_nic_poll((unsigned long) dev);
}
#endif

3888 3889 3890 3891 3892
static void nv_do_stats_poll(unsigned long data)
{
	struct net_device *dev = (struct net_device *) data;
	struct fe_priv *np = netdev_priv(dev);

A
Ayaz Abdulla 已提交
3893
	nv_get_hw_stats(dev);
3894 3895

	if (!np->in_shutdown)
3896 3897
		mod_timer(&np->stats_poll,
			round_jiffies(jiffies + STATS_INTERVAL));
3898 3899
}

L
Linus Torvalds 已提交
3900 3901
static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
{
3902
	struct fe_priv *np = netdev_priv(dev);
3903
	strcpy(info->driver, DRV_NAME);
L
Linus Torvalds 已提交
3904 3905 3906 3907 3908 3909
	strcpy(info->version, FORCEDETH_VERSION);
	strcpy(info->bus_info, pci_name(np->pci_dev));
}

static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
{
3910
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
3911 3912 3913 3914 3915 3916 3917 3918 3919 3920
	wolinfo->supported = WAKE_MAGIC;

	spin_lock_irq(&np->lock);
	if (np->wolenabled)
		wolinfo->wolopts = WAKE_MAGIC;
	spin_unlock_irq(&np->lock);
}

static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
{
3921
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
3922
	u8 __iomem *base = get_hwbase(dev);
A
Ayaz Abdulla 已提交
3923
	u32 flags = 0;
L
Linus Torvalds 已提交
3924 3925 3926

	if (wolinfo->wolopts == 0) {
		np->wolenabled = 0;
A
Ayaz Abdulla 已提交
3927
	} else if (wolinfo->wolopts & WAKE_MAGIC) {
L
Linus Torvalds 已提交
3928
		np->wolenabled = 1;
A
Ayaz Abdulla 已提交
3929 3930 3931 3932 3933 3934
		flags = NVREG_WAKEUPFLAGS_ENABLE;
	}
	if (netif_running(dev)) {
		spin_lock_irq(&np->lock);
		writel(flags, base + NvRegWakeUpFlags);
		spin_unlock_irq(&np->lock);
L
Linus Torvalds 已提交
3935
	}
3936
	device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
L
Linus Torvalds 已提交
3937 3938 3939 3940 3941 3942
	return 0;
}

static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct fe_priv *np = netdev_priv(dev);
3943
	u32 speed;
L
Linus Torvalds 已提交
3944 3945 3946 3947 3948 3949 3950
	int adv;

	spin_lock_irq(&np->lock);
	ecmd->port = PORT_MII;
	if (!netif_running(dev)) {
		/* We do not track link speed / duplex setting if the
		 * interface is disabled. Force a link check */
A
Ayaz Abdulla 已提交
3951 3952 3953 3954 3955 3956 3957
		if (nv_update_linkspeed(dev)) {
			if (!netif_carrier_ok(dev))
				netif_carrier_on(dev);
		} else {
			if (netif_carrier_ok(dev))
				netif_carrier_off(dev);
		}
L
Linus Torvalds 已提交
3958
	}
A
Ayaz Abdulla 已提交
3959 3960

	if (netif_carrier_ok(dev)) {
3961
		switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
L
Linus Torvalds 已提交
3962
		case NVREG_LINKSPEED_10:
3963
			speed = SPEED_10;
L
Linus Torvalds 已提交
3964 3965
			break;
		case NVREG_LINKSPEED_100:
3966
			speed = SPEED_100;
L
Linus Torvalds 已提交
3967 3968
			break;
		case NVREG_LINKSPEED_1000:
3969 3970 3971 3972
			speed = SPEED_1000;
			break;
		default:
			speed = -1;
L
Linus Torvalds 已提交
3973
			break;
A
Ayaz Abdulla 已提交
3974 3975 3976 3977 3978
		}
		ecmd->duplex = DUPLEX_HALF;
		if (np->duplex)
			ecmd->duplex = DUPLEX_FULL;
	} else {
3979
		speed = -1;
A
Ayaz Abdulla 已提交
3980
		ecmd->duplex = -1;
L
Linus Torvalds 已提交
3981
	}
3982
	ethtool_cmd_speed_set(ecmd, speed);
L
Linus Torvalds 已提交
3983 3984 3985 3986 3987 3988
	ecmd->autoneg = np->autoneg;

	ecmd->advertising = ADVERTISED_MII;
	if (np->autoneg) {
		ecmd->advertising |= ADVERTISED_Autoneg;
		adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
A
Ayaz Abdulla 已提交
3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001
		if (adv & ADVERTISE_10HALF)
			ecmd->advertising |= ADVERTISED_10baseT_Half;
		if (adv & ADVERTISE_10FULL)
			ecmd->advertising |= ADVERTISED_10baseT_Full;
		if (adv & ADVERTISE_100HALF)
			ecmd->advertising |= ADVERTISED_100baseT_Half;
		if (adv & ADVERTISE_100FULL)
			ecmd->advertising |= ADVERTISED_100baseT_Full;
		if (np->gigabit == PHY_GIGABIT) {
			adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
			if (adv & ADVERTISE_1000FULL)
				ecmd->advertising |= ADVERTISED_1000baseT_Full;
		}
L
Linus Torvalds 已提交
4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
	}
	ecmd->supported = (SUPPORTED_Autoneg |
		SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
		SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
		SUPPORTED_MII);
	if (np->gigabit == PHY_GIGABIT)
		ecmd->supported |= SUPPORTED_1000baseT_Full;

	ecmd->phy_address = np->phyaddr;
	ecmd->transceiver = XCVR_EXTERNAL;

	/* ignore maxtxpkt, maxrxpkt for now */
	spin_unlock_irq(&np->lock);
	return 0;
}

static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
{
	struct fe_priv *np = netdev_priv(dev);
4021
	u32 speed = ethtool_cmd_speed(ecmd);
L
Linus Torvalds 已提交
4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044

	if (ecmd->port != PORT_MII)
		return -EINVAL;
	if (ecmd->transceiver != XCVR_EXTERNAL)
		return -EINVAL;
	if (ecmd->phy_address != np->phyaddr) {
		/* TODO: support switching between multiple phys. Should be
		 * trivial, but not enabled due to lack of test hardware. */
		return -EINVAL;
	}
	if (ecmd->autoneg == AUTONEG_ENABLE) {
		u32 mask;

		mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
			  ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
		if (np->gigabit == PHY_GIGABIT)
			mask |= ADVERTISED_1000baseT_Full;

		if ((ecmd->advertising & mask) == 0)
			return -EINVAL;

	} else if (ecmd->autoneg == AUTONEG_DISABLE) {
		/* Note: autonegotiation disable, speed 1000 intentionally
L
Lucas De Marchi 已提交
4045
		 * forbidden - no one should need that. */
L
Linus Torvalds 已提交
4046

4047
		if (speed != SPEED_10 && speed != SPEED_100)
L
Linus Torvalds 已提交
4048 4049 4050 4051 4052 4053 4054
			return -EINVAL;
		if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
			return -EINVAL;
	} else {
		return -EINVAL;
	}

A
Ayaz Abdulla 已提交
4055 4056
	netif_carrier_off(dev);
	if (netif_running(dev)) {
4057 4058
		unsigned long flags;

A
Ayaz Abdulla 已提交
4059
		nv_disable_irq(dev);
4060
		netif_tx_lock_bh(dev);
4061
		netif_addr_lock(dev);
4062 4063
		/* with plain spinlock lockdep complains */
		spin_lock_irqsave(&np->lock, flags);
A
Ayaz Abdulla 已提交
4064
		/* stop engines */
4065 4066 4067 4068 4069 4070 4071 4072
		/* FIXME:
		 * this can take some time, and interrupts are disabled
		 * due to spin_lock_irqsave, but let's hope no daemon
		 * is going to change the settings very often...
		 * Worst case:
		 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
		 * + some minor delays, which is up to a second approximately
		 */
4073
		nv_stop_rxtx(dev);
4074
		spin_unlock_irqrestore(&np->lock, flags);
4075
		netif_addr_unlock(dev);
4076
		netif_tx_unlock_bh(dev);
A
Ayaz Abdulla 已提交
4077 4078
	}

L
Linus Torvalds 已提交
4079 4080 4081 4082 4083 4084 4085
	if (ecmd->autoneg == AUTONEG_ENABLE) {
		int adv, bmcr;

		np->autoneg = 1;

		/* advertise only what has been requested */
		adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4086
		adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
L
Linus Torvalds 已提交
4087 4088 4089
		if (ecmd->advertising & ADVERTISED_10baseT_Half)
			adv |= ADVERTISE_10HALF;
		if (ecmd->advertising & ADVERTISED_10baseT_Full)
4090
			adv |= ADVERTISE_10FULL;
L
Linus Torvalds 已提交
4091 4092 4093
		if (ecmd->advertising & ADVERTISED_100baseT_Half)
			adv |= ADVERTISE_100HALF;
		if (ecmd->advertising & ADVERTISED_100baseT_Full)
4094
			adv |= ADVERTISE_100FULL;
L
Lucas De Marchi 已提交
4095
		if (np->pause_flags & NV_PAUSEFRAME_RX_REQ)  /* for rx we set both advertisements but disable tx pause */
4096 4097 4098
			adv |=  ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
		if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
			adv |=  ADVERTISE_PAUSE_ASYM;
L
Linus Torvalds 已提交
4099 4100 4101
		mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);

		if (np->gigabit == PHY_GIGABIT) {
4102
			adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
L
Linus Torvalds 已提交
4103 4104 4105
			adv &= ~ADVERTISE_1000FULL;
			if (ecmd->advertising & ADVERTISED_1000baseT_Full)
				adv |= ADVERTISE_1000FULL;
4106
			mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
L
Linus Torvalds 已提交
4107 4108
		}

A
Ayaz Abdulla 已提交
4109
		if (netif_running(dev))
4110
			netdev_info(dev, "link down\n");
L
Linus Torvalds 已提交
4111
		bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4112 4113 4114 4115 4116
		if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
			bmcr |= BMCR_ANENABLE;
			/* reset the phy in order for settings to stick,
			 * and cause autoneg to start */
			if (phy_reset(dev, bmcr)) {
4117
				netdev_info(dev, "phy reset failed\n");
4118 4119 4120 4121 4122 4123
				return -EINVAL;
			}
		} else {
			bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
			mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
		}
L
Linus Torvalds 已提交
4124 4125 4126 4127 4128 4129
	} else {
		int adv, bmcr;

		np->autoneg = 0;

		adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4130
		adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4131
		if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
L
Linus Torvalds 已提交
4132
			adv |= ADVERTISE_10HALF;
4133
		if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
4134
			adv |= ADVERTISE_10FULL;
4135
		if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
L
Linus Torvalds 已提交
4136
			adv |= ADVERTISE_100HALF;
4137
		if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
4138 4139
			adv |= ADVERTISE_100FULL;
		np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
L
Lucas De Marchi 已提交
4140
		if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
4141 4142 4143 4144 4145 4146 4147
			adv |=  ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
			np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
		}
		if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
			adv |=  ADVERTISE_PAUSE_ASYM;
			np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
		}
L
Linus Torvalds 已提交
4148 4149 4150 4151
		mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
		np->fixed_mode = adv;

		if (np->gigabit == PHY_GIGABIT) {
4152
			adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
L
Linus Torvalds 已提交
4153
			adv &= ~ADVERTISE_1000FULL;
4154
			mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
L
Linus Torvalds 已提交
4155 4156 4157
		}

		bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
A
Ayaz Abdulla 已提交
4158 4159
		bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
		if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
L
Linus Torvalds 已提交
4160
			bmcr |= BMCR_FULLDPLX;
A
Ayaz Abdulla 已提交
4161
		if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
L
Linus Torvalds 已提交
4162
			bmcr |= BMCR_SPEED100;
A
Ayaz Abdulla 已提交
4163
		if (np->phy_oui == PHY_OUI_MARVELL) {
4164 4165
			/* reset the phy in order for forced mode settings to stick */
			if (phy_reset(dev, bmcr)) {
4166
				netdev_info(dev, "phy reset failed\n");
A
Ayaz Abdulla 已提交
4167 4168
				return -EINVAL;
			}
4169 4170 4171 4172 4173 4174 4175
		} else {
			mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
			if (netif_running(dev)) {
				/* Wait a bit and then reconfigure the nic. */
				udelay(10);
				nv_linkchange(dev);
			}
L
Linus Torvalds 已提交
4176 4177
		}
	}
A
Ayaz Abdulla 已提交
4178 4179

	if (netif_running(dev)) {
4180
		nv_start_rxtx(dev);
A
Ayaz Abdulla 已提交
4181 4182
		nv_enable_irq(dev);
	}
L
Linus Torvalds 已提交
4183 4184 4185 4186

	return 0;
}

4187 4188 4189 4190
#define FORCEDETH_REGS_VER	1

static int nv_get_regs_len(struct net_device *dev)
{
4191 4192
	struct fe_priv *np = netdev_priv(dev);
	return np->register_size;
4193 4194 4195 4196
}

static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
{
4197
	struct fe_priv *np = netdev_priv(dev);
4198 4199 4200 4201 4202 4203
	u8 __iomem *base = get_hwbase(dev);
	u32 *rbuf = buf;
	int i;

	regs->version = FORCEDETH_REGS_VER;
	spin_lock_irq(&np->lock);
4204
	for (i = 0; i <= np->register_size/sizeof(u32); i++)
4205 4206 4207 4208 4209 4210
		rbuf[i] = readl(base + i*sizeof(u32));
	spin_unlock_irq(&np->lock);
}

static int nv_nway_reset(struct net_device *dev)
{
4211
	struct fe_priv *np = netdev_priv(dev);
4212 4213 4214 4215 4216
	int ret;

	if (np->autoneg) {
		int bmcr;

A
Ayaz Abdulla 已提交
4217 4218 4219
		netif_carrier_off(dev);
		if (netif_running(dev)) {
			nv_disable_irq(dev);
4220
			netif_tx_lock_bh(dev);
4221
			netif_addr_lock(dev);
A
Ayaz Abdulla 已提交
4222 4223
			spin_lock(&np->lock);
			/* stop engines */
4224
			nv_stop_rxtx(dev);
A
Ayaz Abdulla 已提交
4225
			spin_unlock(&np->lock);
4226
			netif_addr_unlock(dev);
4227
			netif_tx_unlock_bh(dev);
4228
			netdev_info(dev, "link down\n");
A
Ayaz Abdulla 已提交
4229 4230
		}

4231
		bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4232 4233 4234 4235
		if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
			bmcr |= BMCR_ANENABLE;
			/* reset the phy in order for settings to stick*/
			if (phy_reset(dev, bmcr)) {
4236
				netdev_info(dev, "phy reset failed\n");
4237 4238 4239 4240 4241 4242
				return -EINVAL;
			}
		} else {
			bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
			mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
		}
4243

A
Ayaz Abdulla 已提交
4244
		if (netif_running(dev)) {
4245
			nv_start_rxtx(dev);
A
Ayaz Abdulla 已提交
4246 4247
			nv_enable_irq(dev);
		}
4248 4249 4250 4251 4252 4253 4254 4255
		ret = 0;
	} else {
		ret = -EINVAL;
	}

	return ret;
}

4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270
static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
{
	struct fe_priv *np = netdev_priv(dev);

	ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
	ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;

	ring->rx_pending = np->rx_ring_size;
	ring->tx_pending = np->tx_ring_size;
}

static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
A
Ayaz Abdulla 已提交
4271
	u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286 4287
	dma_addr_t ring_addr;

	if (ring->rx_pending < RX_RING_MIN ||
	    ring->tx_pending < TX_RING_MIN ||
	    ring->rx_mini_pending != 0 ||
	    ring->rx_jumbo_pending != 0 ||
	    (np->desc_ver == DESC_VER_1 &&
	     (ring->rx_pending > RING_MAX_DESC_VER_1 ||
	      ring->tx_pending > RING_MAX_DESC_VER_1)) ||
	    (np->desc_ver != DESC_VER_1 &&
	     (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
	      ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
		return -EINVAL;
	}

	/* allocate new rings */
4288
	if (!nv_optimized(np)) {
4289 4290 4291 4292 4293 4294 4295 4296
		rxtx_ring = pci_alloc_consistent(np->pci_dev,
					    sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
					    &ring_addr);
	} else {
		rxtx_ring = pci_alloc_consistent(np->pci_dev,
					    sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
					    &ring_addr);
	}
A
Ayaz Abdulla 已提交
4297 4298 4299
	rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
	tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
	if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
4300
		/* fall back to old rings */
4301
		if (!nv_optimized(np)) {
4302
			if (rxtx_ring)
4303 4304 4305 4306 4307 4308 4309
				pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
						    rxtx_ring, ring_addr);
		} else {
			if (rxtx_ring)
				pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
						    rxtx_ring, ring_addr);
		}
4310 4311 4312

		kfree(rx_skbuff);
		kfree(tx_skbuff);
4313 4314 4315 4316 4317
		goto exit;
	}

	if (netif_running(dev)) {
		nv_disable_irq(dev);
4318
		nv_napi_disable(dev);
4319
		netif_tx_lock_bh(dev);
4320
		netif_addr_lock(dev);
4321 4322
		spin_lock(&np->lock);
		/* stop engines */
4323
		nv_stop_rxtx(dev);
4324 4325
		nv_txrx_reset(dev);
		/* drain queues */
4326
		nv_drain_rxtx(dev);
4327 4328 4329 4330 4331 4332 4333
		/* delete queues */
		free_rings(dev);
	}

	/* set new values */
	np->rx_ring_size = ring->rx_pending;
	np->tx_ring_size = ring->tx_pending;
4334 4335

	if (!nv_optimized(np)) {
4336
		np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
4337 4338
		np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
	} else {
4339
		np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
4340 4341
		np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
	}
4342 4343
	np->rx_skb = (struct nv_skb_map *)rx_skbuff;
	np->tx_skb = (struct nv_skb_map *)tx_skbuff;
4344 4345
	np->ring_addr = ring_addr;

A
Ayaz Abdulla 已提交
4346 4347
	memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
	memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359

	if (netif_running(dev)) {
		/* reinit driver view of the queues */
		set_bufsize(dev);
		if (nv_init_ring(dev)) {
			if (!np->in_shutdown)
				mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
		}

		/* reinit nic view of the queues */
		writel(np->rx_buf_sz, base + NvRegOffloadConfig);
		setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4360
		writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4361 4362 4363 4364 4365 4366
			base + NvRegRingSizes);
		pci_push(base);
		writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
		pci_push(base);

		/* restart engines */
4367
		nv_start_rxtx(dev);
4368
		spin_unlock(&np->lock);
4369
		netif_addr_unlock(dev);
4370
		netif_tx_unlock_bh(dev);
4371
		nv_napi_enable(dev);
4372 4373 4374 4375 4376 4377 4378
		nv_enable_irq(dev);
	}
	return 0;
exit:
	return -ENOMEM;
}

4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394
static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
{
	struct fe_priv *np = netdev_priv(dev);

	pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
	pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
	pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
}

static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
{
	struct fe_priv *np = netdev_priv(dev);
	int adv, bmcr;

	if ((!np->autoneg && np->duplex == 0) ||
	    (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4395
		netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
4396 4397 4398
		return -EINVAL;
	}
	if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4399
		netdev_info(dev, "hardware does not support tx pause frames\n");
4400 4401 4402 4403 4404 4405
		return -EINVAL;
	}

	netif_carrier_off(dev);
	if (netif_running(dev)) {
		nv_disable_irq(dev);
4406
		netif_tx_lock_bh(dev);
4407
		netif_addr_lock(dev);
4408 4409
		spin_lock(&np->lock);
		/* stop engines */
4410
		nv_stop_rxtx(dev);
4411
		spin_unlock(&np->lock);
4412
		netif_addr_unlock(dev);
4413
		netif_tx_unlock_bh(dev);
4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426
	}

	np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
	if (pause->rx_pause)
		np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
	if (pause->tx_pause)
		np->pause_flags |= NV_PAUSEFRAME_TX_REQ;

	if (np->autoneg && pause->autoneg) {
		np->pause_flags |= NV_PAUSEFRAME_AUTONEG;

		adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
		adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
L
Lucas De Marchi 已提交
4427
		if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
4428 4429 4430 4431 4432 4433
			adv |=  ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
		if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
			adv |=  ADVERTISE_PAUSE_ASYM;
		mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);

		if (netif_running(dev))
4434
			netdev_info(dev, "link down\n");
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451
		bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
		bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
		mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
	} else {
		np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
		if (pause->rx_pause)
			np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
		if (pause->tx_pause)
			np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;

		if (!netif_running(dev))
			nv_update_linkspeed(dev);
		else
			nv_update_pause(dev, np->pause_flags);
	}

	if (netif_running(dev)) {
4452
		nv_start_rxtx(dev);
4453 4454 4455 4456 4457
		nv_enable_irq(dev);
	}
	return 0;
}

4458
static u32 nv_fix_features(struct net_device *dev, u32 features)
A
Ayaz Abdulla 已提交
4459
{
4460 4461 4462 4463 4464
	/* vlan is dependent on rx checksum offload */
	if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
		features |= NETIF_F_RXCSUM;

	return features;
A
Ayaz Abdulla 已提交
4465 4466
}

J
Jiri Pirko 已提交
4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487
static void nv_vlan_mode(struct net_device *dev, u32 features)
{
	struct fe_priv *np = get_nvpriv(dev);

	spin_lock_irq(&np->lock);

	if (features & NETIF_F_HW_VLAN_RX)
		np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
	else
		np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;

	if (features & NETIF_F_HW_VLAN_TX)
		np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
	else
		np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;

	writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);

	spin_unlock_irq(&np->lock);
}

4488
static int nv_set_features(struct net_device *dev, u32 features)
A
Ayaz Abdulla 已提交
4489 4490 4491
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
4492
	u32 changed = dev->features ^ features;
A
Ayaz Abdulla 已提交
4493

4494 4495
	if (changed & NETIF_F_RXCSUM) {
		spin_lock_irq(&np->lock);
A
Ayaz Abdulla 已提交
4496

4497 4498 4499 4500
		if (features & NETIF_F_RXCSUM)
			np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
		else
			np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
A
Ayaz Abdulla 已提交
4501

4502 4503
		if (netif_running(dev))
			writel(np->txrxctl_bits, base + NvRegTxRxControl);
A
Ayaz Abdulla 已提交
4504

4505 4506
		spin_unlock_irq(&np->lock);
	}
A
Ayaz Abdulla 已提交
4507

J
Jiri Pirko 已提交
4508 4509 4510
	if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
		nv_vlan_mode(dev, features);

4511
	return 0;
A
Ayaz Abdulla 已提交
4512 4513
}

4514
static int nv_get_sset_count(struct net_device *dev, int sset)
4515 4516 4517
{
	struct fe_priv *np = netdev_priv(dev);

4518 4519 4520 4521 4522 4523 4524
	switch (sset) {
	case ETH_SS_TEST:
		if (np->driver_data & DEV_HAS_TEST_EXTENDED)
			return NV_TEST_COUNT_EXTENDED;
		else
			return NV_TEST_COUNT_BASE;
	case ETH_SS_STATS:
4525 4526
		if (np->driver_data & DEV_HAS_STATISTICS_V3)
			return NV_DEV_STATISTICS_V3_COUNT;
4527 4528
		else if (np->driver_data & DEV_HAS_STATISTICS_V2)
			return NV_DEV_STATISTICS_V2_COUNT;
4529 4530
		else if (np->driver_data & DEV_HAS_STATISTICS_V1)
			return NV_DEV_STATISTICS_V1_COUNT;
4531 4532 4533 4534 4535
		else
			return 0;
	default:
		return -EOPNOTSUPP;
	}
4536 4537 4538 4539 4540 4541 4542
}

static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
{
	struct fe_priv *np = netdev_priv(dev);

	/* update stats */
4543
	nv_get_hw_stats(dev);
4544

4545
	memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660
}

static int nv_link_test(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	int mii_status;

	mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
	mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);

	/* check phy link status */
	if (!(mii_status & BMSR_LSTATUS))
		return 0;
	else
		return 1;
}

static int nv_register_test(struct net_device *dev)
{
	u8 __iomem *base = get_hwbase(dev);
	int i = 0;
	u32 orig_read, new_read;

	do {
		orig_read = readl(base + nv_registers_test[i].reg);

		/* xor with mask to toggle bits */
		orig_read ^= nv_registers_test[i].mask;

		writel(orig_read, base + nv_registers_test[i].reg);

		new_read = readl(base + nv_registers_test[i].reg);

		if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
			return 0;

		/* restore original value */
		orig_read ^= nv_registers_test[i].mask;
		writel(orig_read, base + nv_registers_test[i].reg);

	} while (nv_registers_test[++i].reg != 0);

	return 1;
}

static int nv_interrupt_test(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	int ret = 1;
	int testcnt;
	u32 save_msi_flags, save_poll_interval = 0;

	if (netif_running(dev)) {
		/* free current irq */
		nv_free_irq(dev);
		save_poll_interval = readl(base+NvRegPollingInterval);
	}

	/* flag to test interrupt handler */
	np->intr_test = 0;

	/* setup test irq */
	save_msi_flags = np->msi_flags;
	np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
	np->msi_flags |= 0x001; /* setup 1 vector */
	if (nv_request_irq(dev, 1))
		return 0;

	/* setup timer interrupt */
	writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
	writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);

	nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);

	/* wait for at least one interrupt */
	msleep(100);

	spin_lock_irq(&np->lock);

	/* flag should be set within ISR */
	testcnt = np->intr_test;
	if (!testcnt)
		ret = 2;

	nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
	if (!(np->msi_flags & NV_MSI_X_ENABLED))
		writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
	else
		writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);

	spin_unlock_irq(&np->lock);

	nv_free_irq(dev);

	np->msi_flags = save_msi_flags;

	if (netif_running(dev)) {
		writel(save_poll_interval, base + NvRegPollingInterval);
		writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
		/* restore original irq */
		if (nv_request_irq(dev, 0))
			return 0;
	}

	return ret;
}

static int nv_loopback_test(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	struct sk_buff *tx_skb, *rx_skb;
	dma_addr_t test_dma_addr;
	u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
4661
	u32 flags;
4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686
	int len, i, pkt_len;
	u8 *pkt_data;
	u32 filter_flags = 0;
	u32 misc1_flags = 0;
	int ret = 1;

	if (netif_running(dev)) {
		nv_disable_irq(dev);
		filter_flags = readl(base + NvRegPacketFilterFlags);
		misc1_flags = readl(base + NvRegMisc1);
	} else {
		nv_txrx_reset(dev);
	}

	/* reinit driver view of the rx queue */
	set_bufsize(dev);
	nv_init_ring(dev);

	/* setup hardware for loopback */
	writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
	writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);

	/* reinit nic view of the rx queue */
	writel(np->rx_buf_sz, base + NvRegOffloadConfig);
	setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4687
	writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4688 4689 4690 4691
		base + NvRegRingSizes);
	pci_push(base);

	/* restart rx engine */
4692
	nv_start_rxtx(dev);
4693 4694 4695 4696

	/* setup packet for tx */
	pkt_len = ETH_DATA_LEN;
	tx_skb = dev_alloc_skb(pkt_len);
4697
	if (!tx_skb) {
4698
		netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
4699 4700 4701
		ret = 0;
		goto out;
	}
4702 4703 4704
	test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
				       skb_tailroom(tx_skb),
				       PCI_DMA_FROMDEVICE);
4705 4706 4707 4708
	pkt_data = skb_put(tx_skb, pkt_len);
	for (i = 0; i < pkt_len; i++)
		pkt_data[i] = (u8)(i & 0xff);

4709
	if (!nv_optimized(np)) {
4710 4711
		np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
		np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
4712
	} else {
A
Al Viro 已提交
4713 4714
		np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
		np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
4715
		np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
4716 4717 4718 4719 4720 4721 4722
	}
	writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
	pci_push(get_hwbase(dev));

	msleep(500);

	/* check for rx of the packet */
4723
	if (!nv_optimized(np)) {
4724
		flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
4725 4726 4727
		len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);

	} else {
4728
		flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
4729 4730 4731
		len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
	}

4732
	if (flags & NV_RX_AVAIL) {
4733 4734
		ret = 0;
	} else if (np->desc_ver == DESC_VER_1) {
4735
		if (flags & NV_RX_ERROR)
4736 4737
			ret = 0;
	} else {
4738
		if (flags & NV_RX2_ERROR)
4739 4740 4741 4742 4743 4744 4745
			ret = 0;
	}

	if (ret) {
		if (len != pkt_len) {
			ret = 0;
		} else {
A
Ayaz Abdulla 已提交
4746
			rx_skb = np->rx_skb[0].skb;
4747 4748 4749 4750 4751 4752 4753 4754 4755
			for (i = 0; i < pkt_len; i++) {
				if (rx_skb->data[i] != (u8)(i & 0xff)) {
					ret = 0;
					break;
				}
			}
		}
	}

E
Eric Dumazet 已提交
4756
	pci_unmap_single(np->pci_dev, test_dma_addr,
4757
		       (skb_end_pointer(tx_skb) - tx_skb->data),
4758 4759
		       PCI_DMA_TODEVICE);
	dev_kfree_skb_any(tx_skb);
4760
 out:
4761
	/* stop engines */
4762
	nv_stop_rxtx(dev);
4763 4764
	nv_txrx_reset(dev);
	/* drain rx queue */
4765
	nv_drain_rxtx(dev);
4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780

	if (netif_running(dev)) {
		writel(misc1_flags, base + NvRegMisc1);
		writel(filter_flags, base + NvRegPacketFilterFlags);
		nv_enable_irq(dev);
	}

	return ret;
}

static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	int result;
4781
	memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
4782 4783 4784 4785 4786 4787 4788 4789 4790

	if (!nv_link_test(dev)) {
		test->flags |= ETH_TEST_FL_FAILED;
		buffer[0] = 1;
	}

	if (test->flags & ETH_TEST_FL_OFFLINE) {
		if (netif_running(dev)) {
			netif_stop_queue(dev);
4791
			nv_napi_disable(dev);
4792
			netif_tx_lock_bh(dev);
4793
			netif_addr_lock(dev);
4794 4795
			spin_lock_irq(&np->lock);
			nv_disable_hw_interrupts(dev, np->irqmask);
4796
			if (!(np->msi_flags & NV_MSI_X_ENABLED))
4797
				writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4798
			else
4799 4800
				writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
			/* stop engines */
4801
			nv_stop_rxtx(dev);
4802 4803
			nv_txrx_reset(dev);
			/* drain rx queue */
4804
			nv_drain_rxtx(dev);
4805
			spin_unlock_irq(&np->lock);
4806
			netif_addr_unlock(dev);
4807
			netif_tx_unlock_bh(dev);
4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839
		}

		if (!nv_register_test(dev)) {
			test->flags |= ETH_TEST_FL_FAILED;
			buffer[1] = 1;
		}

		result = nv_interrupt_test(dev);
		if (result != 1) {
			test->flags |= ETH_TEST_FL_FAILED;
			buffer[2] = 1;
		}
		if (result == 0) {
			/* bail out */
			return;
		}

		if (!nv_loopback_test(dev)) {
			test->flags |= ETH_TEST_FL_FAILED;
			buffer[3] = 1;
		}

		if (netif_running(dev)) {
			/* reinit driver view of the rx queue */
			set_bufsize(dev);
			if (nv_init_ring(dev)) {
				if (!np->in_shutdown)
					mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
			}
			/* reinit nic view of the rx queue */
			writel(np->rx_buf_sz, base + NvRegOffloadConfig);
			setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4840
			writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4841 4842 4843 4844 4845
				base + NvRegRingSizes);
			pci_push(base);
			writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
			pci_push(base);
			/* restart rx engine */
4846
			nv_start_rxtx(dev);
4847
			netif_start_queue(dev);
4848
			nv_napi_enable(dev);
4849 4850 4851 4852 4853
			nv_enable_hw_interrupts(dev, np->irqmask);
		}
	}
}

4854 4855 4856 4857
static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
{
	switch (stringset) {
	case ETH_SS_STATS:
4858
		memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
4859
		break;
4860
	case ETH_SS_TEST:
4861
		memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
4862
		break;
4863 4864 4865
	}
}

4866
static const struct ethtool_ops ops = {
L
Linus Torvalds 已提交
4867 4868 4869 4870 4871 4872
	.get_drvinfo = nv_get_drvinfo,
	.get_link = ethtool_op_get_link,
	.get_wol = nv_get_wol,
	.set_wol = nv_set_wol,
	.get_settings = nv_get_settings,
	.set_settings = nv_set_settings,
4873 4874 4875
	.get_regs_len = nv_get_regs_len,
	.get_regs = nv_get_regs,
	.nway_reset = nv_nway_reset,
4876 4877
	.get_ringparam = nv_get_ringparam,
	.set_ringparam = nv_set_ringparam,
4878 4879
	.get_pauseparam = nv_get_pauseparam,
	.set_pauseparam = nv_set_pauseparam,
4880 4881
	.get_strings = nv_get_strings,
	.get_ethtool_stats = nv_get_ethtool_stats,
4882
	.get_sset_count = nv_get_sset_count,
4883
	.self_test = nv_self_test,
L
Linus Torvalds 已提交
4884 4885
};

4886 4887 4888
/* The mgmt unit and driver use a semaphore to access the phy during init */
static int nv_mgmt_acquire_sema(struct net_device *dev)
{
A
Ayaz Abdulla 已提交
4889
	struct fe_priv *np = netdev_priv(dev);
4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911
	u8 __iomem *base = get_hwbase(dev);
	int i;
	u32 tx_ctrl, mgmt_sema;

	for (i = 0; i < 10; i++) {
		mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
		if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
			break;
		msleep(500);
	}

	if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
		return 0;

	for (i = 0; i < 2; i++) {
		tx_ctrl = readl(base + NvRegTransmitterControl);
		tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
		writel(tx_ctrl, base + NvRegTransmitterControl);

		/* verify that semaphore was acquired */
		tx_ctrl = readl(base + NvRegTransmitterControl);
		if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
A
Ayaz Abdulla 已提交
4912 4913
		    ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
			np->mgmt_sema = 1;
4914
			return 1;
4915
		} else
4916 4917 4918 4919 4920 4921
			udelay(50);
	}

	return 0;
}

A
Ayaz Abdulla 已提交
4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966
static void nv_mgmt_release_sema(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 tx_ctrl;

	if (np->driver_data & DEV_HAS_MGMT_UNIT) {
		if (np->mgmt_sema) {
			tx_ctrl = readl(base + NvRegTransmitterControl);
			tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
			writel(tx_ctrl, base + NvRegTransmitterControl);
		}
	}
}


static int nv_mgmt_get_version(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
	u32 data_ready = readl(base + NvRegTransmitterControl);
	u32 data_ready2 = 0;
	unsigned long start;
	int ready = 0;

	writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
	writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
	start = jiffies;
	while (time_before(jiffies, start + 5*HZ)) {
		data_ready2 = readl(base + NvRegTransmitterControl);
		if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
			ready = 1;
			break;
		}
		schedule_timeout_uninterruptible(1);
	}

	if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
		return 0;

	np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;

	return 1;
}

L
Linus Torvalds 已提交
4967 4968
static int nv_open(struct net_device *dev)
{
4969
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
4970
	u8 __iomem *base = get_hwbase(dev);
4971 4972
	int ret = 1;
	int oom, i;
4973
	u32 low;
L
Linus Torvalds 已提交
4974

4975 4976 4977 4978
	/* power up phy */
	mii_rw(dev, np->phyaddr, MII_BMCR,
	       mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);

4979
	nv_txrx_gate(dev, false);
4980
	/* erase previous misconfiguration */
4981 4982
	if (np->driver_data & DEV_HAS_POWER_CNTRL)
		nv_mac_reset(dev);
L
Linus Torvalds 已提交
4983 4984
	writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
	writel(0, base + NvRegMulticastAddrB);
A
Ayaz Abdulla 已提交
4985 4986
	writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
	writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
L
Linus Torvalds 已提交
4987 4988 4989 4990 4991 4992 4993
	writel(0, base + NvRegPacketFilterFlags);

	writel(0, base + NvRegTransmitterControl);
	writel(0, base + NvRegReceiverControl);

	writel(0, base + NvRegAdapterControl);

4994 4995 4996
	if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
		writel(NVREG_TX_PAUSEFRAME_DISABLE,  base + NvRegTxPauseFrame);

4997
	/* initialize descriptor rings */
4998
	set_bufsize(dev);
L
Linus Torvalds 已提交
4999 5000 5001
	oom = nv_init_ring(dev);

	writel(0, base + NvRegLinkSpeed);
5002
	writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
L
Linus Torvalds 已提交
5003 5004 5005 5006 5007
	nv_txrx_reset(dev);
	writel(0, base + NvRegUnknownSetupReg6);

	np->in_shutdown = 0;

5008
	/* give hw rings */
5009
	setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5010
	writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
L
Linus Torvalds 已提交
5011 5012 5013
		base + NvRegRingSizes);

	writel(np->linkspeed, base + NvRegLinkSpeed);
5014 5015 5016 5017
	if (np->desc_ver == DESC_VER_1)
		writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
	else
		writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
5018
	writel(np->txrxctl_bits, base + NvRegTxRxControl);
5019
	writel(np->vlanctl_bits, base + NvRegVlanControl);
L
Linus Torvalds 已提交
5020
	pci_push(base);
5021
	writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
5022 5023 5024
	if (reg_delay(dev, NvRegUnknownSetupReg5,
		      NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
		      NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
5025 5026
		netdev_info(dev,
			    "%s: SetupReg5, Bit 31 remained off\n", __func__);
L
Linus Torvalds 已提交
5027

5028
	writel(0, base + NvRegMIIMask);
L
Linus Torvalds 已提交
5029
	writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
A
Ayaz Abdulla 已提交
5030
	writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
L
Linus Torvalds 已提交
5031 5032 5033 5034

	writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
	writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
	writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
5035
	writel(np->rx_buf_sz, base + NvRegOffloadConfig);
L
Linus Torvalds 已提交
5036 5037

	writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
5038 5039 5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051

	get_random_bytes(&low, sizeof(low));
	low &= NVREG_SLOTTIME_MASK;
	if (np->desc_ver == DESC_VER_1) {
		writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
	} else {
		if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
			/* setup legacy backoff */
			writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
		} else {
			writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
			nv_gear_backoff_reseed(dev);
		}
	}
A
Ayaz Abdulla 已提交
5052 5053
	writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
	writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
5054 5055 5056 5057 5058
	if (poll_interval == -1) {
		if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
			writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
		else
			writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5059
	} else
5060
		writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
L
Linus Torvalds 已提交
5061 5062 5063 5064
	writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
	writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
			base + NvRegAdapterControl);
	writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
5065
	writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
A
Ayaz Abdulla 已提交
5066 5067
	if (np->wolenabled)
		writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
L
Linus Torvalds 已提交
5068 5069

	i = readl(base + NvRegPowerState);
5070
	if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
L
Linus Torvalds 已提交
5071 5072 5073 5074 5075 5076
		writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);

	pci_push(base);
	udelay(10);
	writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);

5077
	nv_disable_hw_interrupts(dev, np->irqmask);
L
Linus Torvalds 已提交
5078
	pci_push(base);
A
Ayaz Abdulla 已提交
5079
	writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
L
Linus Torvalds 已提交
5080 5081 5082
	writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
	pci_push(base);

5083
	if (nv_request_irq(dev, 0))
5084
		goto out_drain;
L
Linus Torvalds 已提交
5085 5086

	/* ask for interrupts */
5087
	nv_enable_hw_interrupts(dev, np->irqmask);
L
Linus Torvalds 已提交
5088 5089 5090 5091

	spin_lock_irq(&np->lock);
	writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
	writel(0, base + NvRegMulticastAddrB);
A
Ayaz Abdulla 已提交
5092 5093
	writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
	writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
L
Linus Torvalds 已提交
5094 5095 5096 5097 5098 5099 5100
	writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
	/* One manual link speed update: Interrupts are enabled, future link
	 * speed changes cause interrupts and are handled by nv_link_irq().
	 */
	{
		u32 miistat;
		miistat = readl(base + NvRegMIIStatus);
A
Ayaz Abdulla 已提交
5101
		writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
L
Linus Torvalds 已提交
5102
	}
5103 5104 5105
	/* set linkspeed to invalid value, thus force nv_update_linkspeed
	 * to init hw */
	np->linkspeed = 0;
L
Linus Torvalds 已提交
5106
	ret = nv_update_linkspeed(dev);
5107
	nv_start_rxtx(dev);
L
Linus Torvalds 已提交
5108
	netif_start_queue(dev);
5109
	nv_napi_enable(dev);
5110

L
Linus Torvalds 已提交
5111 5112 5113
	if (ret) {
		netif_carrier_on(dev);
	} else {
5114
		netdev_info(dev, "no link during initialization\n");
L
Linus Torvalds 已提交
5115 5116 5117 5118
		netif_carrier_off(dev);
	}
	if (oom)
		mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5119 5120

	/* start statistics timer */
5121
	if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
5122 5123
		mod_timer(&np->stats_poll,
			round_jiffies(jiffies + STATS_INTERVAL));
5124

L
Linus Torvalds 已提交
5125 5126 5127 5128
	spin_unlock_irq(&np->lock);

	return 0;
out_drain:
5129
	nv_drain_rxtx(dev);
L
Linus Torvalds 已提交
5130 5131 5132 5133 5134
	return ret;
}

static int nv_close(struct net_device *dev)
{
5135
	struct fe_priv *np = netdev_priv(dev);
L
Linus Torvalds 已提交
5136 5137 5138 5139 5140
	u8 __iomem *base;

	spin_lock_irq(&np->lock);
	np->in_shutdown = 1;
	spin_unlock_irq(&np->lock);
5141
	nv_napi_disable(dev);
M
Manfred Spraul 已提交
5142
	synchronize_irq(np->pci_dev->irq);
L
Linus Torvalds 已提交
5143 5144 5145

	del_timer_sync(&np->oom_kick);
	del_timer_sync(&np->nic_poll);
5146
	del_timer_sync(&np->stats_poll);
L
Linus Torvalds 已提交
5147 5148 5149

	netif_stop_queue(dev);
	spin_lock_irq(&np->lock);
5150
	nv_stop_rxtx(dev);
L
Linus Torvalds 已提交
5151 5152 5153 5154
	nv_txrx_reset(dev);

	/* disable interrupts on the nic or we will lock up */
	base = get_hwbase(dev);
5155
	nv_disable_hw_interrupts(dev, np->irqmask);
L
Linus Torvalds 已提交
5156 5157 5158 5159
	pci_push(base);

	spin_unlock_irq(&np->lock);

5160
	nv_free_irq(dev);
L
Linus Torvalds 已提交
5161

5162
	nv_drain_rxtx(dev);
L
Linus Torvalds 已提交
5163

5164
	if (np->wolenabled || !phy_power_down) {
5165
		nv_txrx_gate(dev, false);
5166
		writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
L
Linus Torvalds 已提交
5167
		nv_start_rx(dev);
5168 5169 5170 5171
	} else {
		/* power down phy */
		mii_rw(dev, np->phyaddr, MII_BMCR,
		       mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
5172
		nv_txrx_gate(dev, true);
5173
	}
L
Linus Torvalds 已提交
5174 5175 5176 5177 5178 5179

	/* FIXME: power down nic */

	return 0;
}

5180 5181 5182 5183
static const struct net_device_ops nv_netdev_ops = {
	.ndo_open		= nv_open,
	.ndo_stop		= nv_close,
	.ndo_get_stats		= nv_get_stats,
5184 5185 5186
	.ndo_start_xmit		= nv_start_xmit,
	.ndo_tx_timeout		= nv_tx_timeout,
	.ndo_change_mtu		= nv_change_mtu,
5187 5188
	.ndo_fix_features	= nv_fix_features,
	.ndo_set_features	= nv_set_features,
5189 5190
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= nv_set_mac_address,
5191
	.ndo_set_rx_mode	= nv_set_multicast,
5192 5193 5194 5195 5196 5197 5198 5199 5200 5201
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= nv_poll_controller,
#endif
};

static const struct net_device_ops nv_netdev_ops_optimized = {
	.ndo_open		= nv_open,
	.ndo_stop		= nv_close,
	.ndo_get_stats		= nv_get_stats,
	.ndo_start_xmit		= nv_start_xmit_optimized,
5202 5203
	.ndo_tx_timeout		= nv_tx_timeout,
	.ndo_change_mtu		= nv_change_mtu,
5204 5205
	.ndo_fix_features	= nv_fix_features,
	.ndo_set_features	= nv_set_features,
5206 5207
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= nv_set_mac_address,
5208
	.ndo_set_rx_mode	= nv_set_multicast,
5209 5210 5211 5212 5213
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= nv_poll_controller,
#endif
};

L
Linus Torvalds 已提交
5214 5215 5216 5217 5218 5219 5220
static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
{
	struct net_device *dev;
	struct fe_priv *np;
	unsigned long addr;
	u8 __iomem *base;
	int err, i;
5221
	u32 powerstate, txreg;
5222 5223
	u32 phystate_orig = 0, phystate;
	int phyinitialized = 0;
5224 5225 5226
	static int printed_version;

	if (!printed_version++)
J
Joe Perches 已提交
5227 5228
		pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
			FORCEDETH_VERSION);
L
Linus Torvalds 已提交
5229 5230 5231 5232 5233 5234

	dev = alloc_etherdev(sizeof(struct fe_priv));
	err = -ENOMEM;
	if (!dev)
		goto out;

5235
	np = netdev_priv(dev);
5236
	np->dev = dev;
L
Linus Torvalds 已提交
5237 5238 5239 5240 5241 5242
	np->pci_dev = pci_dev;
	spin_lock_init(&np->lock);
	SET_NETDEV_DEV(dev, &pci_dev->dev);

	init_timer(&np->oom_kick);
	np->oom_kick.data = (unsigned long) dev;
5243
	np->oom_kick.function = nv_do_rx_refill;	/* timer handler */
L
Linus Torvalds 已提交
5244 5245
	init_timer(&np->nic_poll);
	np->nic_poll.data = (unsigned long) dev;
5246
	np->nic_poll.function = nv_do_nic_poll;	/* timer handler */
5247 5248
	init_timer(&np->stats_poll);
	np->stats_poll.data = (unsigned long) dev;
5249
	np->stats_poll.function = nv_do_stats_poll;	/* timer handler */
L
Linus Torvalds 已提交
5250 5251

	err = pci_enable_device(pci_dev);
5252
	if (err)
L
Linus Torvalds 已提交
5253 5254 5255 5256 5257 5258 5259 5260
		goto out_free;

	pci_set_master(pci_dev);

	err = pci_request_regions(pci_dev, DRV_NAME);
	if (err < 0)
		goto out_disable;

5261
	if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
A
Ayaz Abdulla 已提交
5262 5263
		np->register_size = NV_PCI_REGSZ_VER3;
	else if (id->driver_data & DEV_HAS_STATISTICS_V1)
5264 5265 5266 5267
		np->register_size = NV_PCI_REGSZ_VER2;
	else
		np->register_size = NV_PCI_REGSZ_VER1;

L
Linus Torvalds 已提交
5268 5269 5270 5271
	err = -EINVAL;
	addr = 0;
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
5272
				pci_resource_len(pci_dev, i) >= np->register_size) {
L
Linus Torvalds 已提交
5273 5274 5275 5276 5277
			addr = pci_resource_start(pci_dev, i);
			break;
		}
	}
	if (i == DEVICE_COUNT_RESOURCE) {
5278
		dev_info(&pci_dev->dev, "Couldn't find register window\n");
L
Linus Torvalds 已提交
5279 5280 5281
		goto out_relreg;
	}

5282 5283
	/* copy of driver data */
	np->driver_data = id->driver_data;
5284 5285
	/* copy of device id */
	np->device_id = id->device;
5286

L
Linus Torvalds 已提交
5287
	/* handle different descriptor versions */
5288 5289 5290
	if (id->driver_data & DEV_HAS_HIGH_DMA) {
		/* packet format 3: supports 40-bit addressing */
		np->desc_ver = DESC_VER_3;
5291
		np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
5292
		if (dma_64bit) {
5293
			if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
5294 5295
				dev_info(&pci_dev->dev,
					 "64-bit DMA failed, using 32-bit addressing\n");
5296
			else
5297
				dev->features |= NETIF_F_HIGHDMA;
5298
			if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
5299 5300
				dev_info(&pci_dev->dev,
					 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
5301
			}
5302 5303 5304
		}
	} else if (id->driver_data & DEV_HAS_LARGEDESC) {
		/* packet format 2: supports jumbo frames */
L
Linus Torvalds 已提交
5305
		np->desc_ver = DESC_VER_2;
5306
		np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
5307 5308 5309
	} else {
		/* original packet format */
		np->desc_ver = DESC_VER_1;
5310
		np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
5311
	}
5312 5313 5314 5315 5316

	np->pkt_limit = NV_PKTLIMIT_1;
	if (id->driver_data & DEV_HAS_LARGEDESC)
		np->pkt_limit = NV_PKTLIMIT_2;

5317 5318
	if (id->driver_data & DEV_HAS_CHECKSUM) {
		np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
5319 5320
		dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
			NETIF_F_TSO | NETIF_F_RXCSUM;
5321
	}
5322

5323 5324 5325
	np->vlanctl_bits = 0;
	if (id->driver_data & DEV_HAS_VLAN) {
		np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
J
Jiri Pirko 已提交
5326
		dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
5327 5328
	}

J
Jiri Pirko 已提交
5329 5330
	dev->features |= dev->hw_features;

5331
	np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
A
Ayaz Abdulla 已提交
5332 5333 5334
	if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
	    (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
	    (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
5335
		np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
5336
	}
5337

L
Linus Torvalds 已提交
5338
	err = -ENOMEM;
5339
	np->base = ioremap(addr, np->register_size);
L
Linus Torvalds 已提交
5340 5341 5342
	if (!np->base)
		goto out_relreg;
	dev->base_addr = (unsigned long)np->base;
5343

L
Linus Torvalds 已提交
5344
	dev->irq = pci_dev->irq;
5345

5346 5347 5348
	np->rx_ring_size = RX_RING_DEFAULT;
	np->tx_ring_size = TX_RING_DEFAULT;

5349
	if (!nv_optimized(np)) {
5350
		np->rx_ring.orig = pci_alloc_consistent(pci_dev,
5351
					sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
5352 5353 5354
					&np->ring_addr);
		if (!np->rx_ring.orig)
			goto out_unmap;
5355
		np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
5356 5357
	} else {
		np->rx_ring.ex = pci_alloc_consistent(pci_dev,
5358
					sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
5359 5360 5361
					&np->ring_addr);
		if (!np->rx_ring.ex)
			goto out_unmap;
5362 5363
		np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
	}
5364 5365
	np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
	np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
A
Ayaz Abdulla 已提交
5366
	if (!np->rx_skb || !np->tx_skb)
5367
		goto out_freering;
L
Linus Torvalds 已提交
5368

5369
	if (!nv_optimized(np))
5370
		dev->netdev_ops = &nv_netdev_ops;
A
Ayaz Abdulla 已提交
5371
	else
5372
		dev->netdev_ops = &nv_netdev_ops_optimized;
5373

5374
	netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
L
Linus Torvalds 已提交
5375 5376 5377 5378 5379 5380 5381 5382 5383 5384
	SET_ETHTOOL_OPS(dev, &ops);
	dev->watchdog_timeo = NV_WATCHDOG_TIMEO;

	pci_set_drvdata(pci_dev, dev);

	/* read the mac address */
	base = get_hwbase(dev);
	np->orig_mac[0] = readl(base + NvRegMacAddrA);
	np->orig_mac[1] = readl(base + NvRegMacAddrB);

5385 5386
	/* check the workaround bit for correct mac address order */
	txreg = readl(base + NvRegTransmitPoll);
A
Ayaz Abdulla 已提交
5387
	if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
5388 5389 5390 5391 5392 5393 5394
		/* mac address is already in correct order */
		dev->dev_addr[0] = (np->orig_mac[0] >>  0) & 0xff;
		dev->dev_addr[1] = (np->orig_mac[0] >>  8) & 0xff;
		dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
		dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
		dev->dev_addr[4] = (np->orig_mac[1] >>  0) & 0xff;
		dev->dev_addr[5] = (np->orig_mac[1] >>  8) & 0xff;
A
Ayaz Abdulla 已提交
5395 5396 5397 5398 5399 5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410
	} else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
		/* mac address is already in correct order */
		dev->dev_addr[0] = (np->orig_mac[0] >>  0) & 0xff;
		dev->dev_addr[1] = (np->orig_mac[0] >>  8) & 0xff;
		dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
		dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
		dev->dev_addr[4] = (np->orig_mac[1] >>  0) & 0xff;
		dev->dev_addr[5] = (np->orig_mac[1] >>  8) & 0xff;
		/*
		 * Set orig mac address back to the reversed version.
		 * This flag will be cleared during low power transition.
		 * Therefore, we should always put back the reversed address.
		 */
		np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
			(dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
		np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
5411 5412 5413 5414 5415 5416 5417 5418 5419
	} else {
		/* need to reverse mac address to correct order */
		dev->dev_addr[0] = (np->orig_mac[1] >>  8) & 0xff;
		dev->dev_addr[1] = (np->orig_mac[1] >>  0) & 0xff;
		dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
		dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
		dev->dev_addr[4] = (np->orig_mac[0] >>  8) & 0xff;
		dev->dev_addr[5] = (np->orig_mac[0] >>  0) & 0xff;
		writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
5420 5421 5422
		dev_dbg(&pci_dev->dev,
			"%s: set workaround bit for reversed mac addr\n",
			__func__);
5423
	}
5424
	memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
L
Linus Torvalds 已提交
5425

5426
	if (!is_valid_ether_addr(dev->perm_addr)) {
L
Linus Torvalds 已提交
5427 5428 5429 5430
		/*
		 * Bad mac address. At least one bios sets the mac address
		 * to 01:23:45:67:89:ab
		 */
5431
		dev_err(&pci_dev->dev,
5432
			"Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
5433
			dev->dev_addr);
5434
		random_ether_addr(dev->dev_addr);
5435 5436
		dev_err(&pci_dev->dev,
			"Using random MAC address: %pM\n", dev->dev_addr);
L
Linus Torvalds 已提交
5437 5438
	}

5439 5440 5441
	/* set mac address */
	nv_copy_mac_to_hw(dev);

L
Linus Torvalds 已提交
5442 5443 5444
	/* disable WOL */
	writel(0, base + NvRegWakeUpFlags);
	np->wolenabled = 0;
5445
	device_set_wakeup_enable(&pci_dev->dev, false);
L
Linus Torvalds 已提交
5446

5447 5448 5449 5450 5451
	if (id->driver_data & DEV_HAS_POWER_CNTRL) {

		/* take phy and nic out of low power mode */
		powerstate = readl(base + NvRegPowerState2);
		powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5452
		if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
5453
		    pci_dev->revision >= 0xA3)
5454 5455 5456 5457
			powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
		writel(powerstate, base + NvRegPowerState2);
	}

5458
	if (np->desc_ver == DESC_VER_1)
5459
		np->tx_flags = NV_TX_VALID;
5460
	else
5461
		np->tx_flags = NV_TX2_VALID;
5462 5463

	np->msi_flags = 0;
5464
	if ((id->driver_data & DEV_HAS_MSI) && msi)
5465
		np->msi_flags |= NV_MSI_CAPABLE;
5466

5467 5468 5469 5470
	if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
		/* msix has had reported issues when modifying irqmask
		   as in the case of napi, therefore, disable for now
		*/
5471
#if 0
5472 5473 5474 5475 5476
		np->msi_flags |= NV_MSI_X_CAPABLE;
#endif
	}

	if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
5477
		np->irqmask = NVREG_IRQMASK_CPU;
5478 5479
		if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
			np->msi_flags |= 0x0001;
5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490
	} else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
		   !(id->driver_data & DEV_NEED_TIMERIRQ)) {
		/* start off in throughput mode */
		np->irqmask = NVREG_IRQMASK_THROUGHPUT;
		/* remove support for msix mode */
		np->msi_flags &= ~NV_MSI_X_CAPABLE;
	} else {
		optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
		np->irqmask = NVREG_IRQMASK_THROUGHPUT;
		if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
			np->msi_flags |= 0x0003;
5491
	}
5492

L
Linus Torvalds 已提交
5493 5494 5495 5496 5497 5498 5499 5500 5501
	if (id->driver_data & DEV_NEED_TIMERIRQ)
		np->irqmask |= NVREG_IRQ_TIMER;
	if (id->driver_data & DEV_NEED_LINKTIMER) {
		np->need_linktimer = 1;
		np->link_timeout = jiffies + LINK_TIMEOUT;
	} else {
		np->need_linktimer = 0;
	}

A
Ayaz Abdulla 已提交
5502 5503 5504
	/* Limit the number of tx's outstanding for hw bug */
	if (id->driver_data & DEV_NEED_TX_LIMIT) {
		np->tx_limit = 1;
5505
		if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
A
Ayaz Abdulla 已提交
5506 5507 5508 5509
		    pci_dev->revision >= 0xA2)
			np->tx_limit = 0;
	}

5510 5511 5512 5513 5514 5515 5516 5517
	/* clear phy state and temporarily halt phy interrupts */
	writel(0, base + NvRegMIIMask);
	phystate = readl(base + NvRegAdapterControl);
	if (phystate & NVREG_ADAPTCTL_RUNNING) {
		phystate_orig = 1;
		phystate &= ~NVREG_ADAPTCTL_RUNNING;
		writel(phystate, base + NvRegAdapterControl);
	}
A
Ayaz Abdulla 已提交
5518
	writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
5519 5520 5521

	if (id->driver_data & DEV_HAS_MGMT_UNIT) {
		/* management unit running on the mac? */
A
Ayaz Abdulla 已提交
5522 5523 5524 5525 5526
		if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
		    (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
		    nv_mgmt_acquire_sema(dev) &&
		    nv_mgmt_get_version(dev)) {
			np->mac_in_use = 1;
5527
			if (np->mgmt_version > 0)
A
Ayaz Abdulla 已提交
5528 5529 5530 5531 5532 5533 5534 5535 5536
				np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
			/* management unit setup the phy already? */
			if (np->mac_in_use &&
			    ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
			     NVREG_XMITCTL_SYNC_PHY_INIT)) {
				/* phy is inited by mgmt unit */
				phyinitialized = 1;
			} else {
				/* we need to init the phy */
5537 5538 5539 5540
			}
		}
	}

L
Linus Torvalds 已提交
5541
	/* find a suitable phy */
5542
	for (i = 1; i <= 32; i++) {
L
Linus Torvalds 已提交
5543
		int id1, id2;
5544
		int phyaddr = i & 0x1F;
L
Linus Torvalds 已提交
5545 5546

		spin_lock_irq(&np->lock);
5547
		id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
L
Linus Torvalds 已提交
5548 5549 5550 5551
		spin_unlock_irq(&np->lock);
		if (id1 < 0 || id1 == 0xffff)
			continue;
		spin_lock_irq(&np->lock);
5552
		id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
L
Linus Torvalds 已提交
5553 5554 5555 5556
		spin_unlock_irq(&np->lock);
		if (id2 < 0 || id2 == 0xffff)
			continue;

5557
		np->phy_model = id2 & PHYID2_MODEL_MASK;
L
Linus Torvalds 已提交
5558 5559
		id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
		id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5560
		np->phyaddr = phyaddr;
L
Linus Torvalds 已提交
5561
		np->phy_oui = id1 | id2;
5562 5563 5564 5565 5566 5567 5568 5569

		/* Realtek hardcoded phy id1 to all zero's on certain phys */
		if (np->phy_oui == PHY_OUI_REALTEK2)
			np->phy_oui = PHY_OUI_REALTEK;
		/* Setup phy revision for Realtek */
		if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
			np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;

L
Linus Torvalds 已提交
5570 5571
		break;
	}
5572
	if (i == 33) {
5573
		dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
5574
		goto out_error;
L
Linus Torvalds 已提交
5575
	}
5576

5577 5578 5579
	if (!phyinitialized) {
		/* reset it */
		phy_init(dev);
5580 5581 5582
	} else {
		/* see if it is a gigabit phy */
		u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5583
		if (mii_status & PHY_GIGABIT)
5584
			np->gigabit = PHY_GIGABIT;
5585
	}
L
Linus Torvalds 已提交
5586 5587 5588 5589 5590 5591 5592 5593

	/* set default link speed settings */
	np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
	np->duplex = 0;
	np->autoneg = 1;

	err = register_netdev(dev);
	if (err) {
5594
		dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
5595
		goto out_error;
L
Linus Torvalds 已提交
5596
	}
5597

5598 5599
	if (id->driver_data & DEV_HAS_VLAN)
		nv_vlan_mode(dev, dev->features);
J
Jiri Pirko 已提交
5600

5601 5602
	netif_carrier_off(dev);

5603 5604 5605 5606 5607 5608
	dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
		 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);

	dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
		 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
		 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
5609
			"csum " : "",
5610
		 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5611
			"vlan " : "",
5612 5613 5614 5615 5616 5617 5618 5619
		 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
		 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
		 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
		 np->gigabit == PHY_GIGABIT ? "gbit " : "",
		 np->need_linktimer ? "lnktim " : "",
		 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
		 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
		 np->desc_ver);
L
Linus Torvalds 已提交
5620 5621 5622

	return 0;

5623
out_error:
5624 5625
	if (phystate_orig)
		writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
L
Linus Torvalds 已提交
5626
	pci_set_drvdata(pci_dev, NULL);
5627 5628
out_freering:
	free_rings(dev);
L
Linus Torvalds 已提交
5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640
out_unmap:
	iounmap(get_hwbase(dev));
out_relreg:
	pci_release_regions(pci_dev);
out_disable:
	pci_disable_device(pci_dev);
out_free:
	free_netdev(dev);
out:
	return err;
}

5641 5642 5643 5644 5645 5646 5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662
static void nv_restore_phy(struct net_device *dev)
{
	struct fe_priv *np = netdev_priv(dev);
	u16 phy_reserved, mii_control;

	if (np->phy_oui == PHY_OUI_REALTEK &&
	    np->phy_model == PHY_MODEL_REALTEK_8201 &&
	    phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
		mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
		phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
		phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
		phy_reserved |= PHY_REALTEK_INIT8;
		mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
		mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);

		/* restart auto negotiation */
		mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
		mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
		mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
	}
}

5663
static void nv_restore_mac_addr(struct pci_dev *pci_dev)
L
Linus Torvalds 已提交
5664 5665
{
	struct net_device *dev = pci_get_drvdata(pci_dev);
5666 5667
	struct fe_priv *np = netdev_priv(dev);
	u8 __iomem *base = get_hwbase(dev);
L
Linus Torvalds 已提交
5668

5669 5670 5671 5672 5673
	/* special op: write back the misordered MAC address - otherwise
	 * the next nv_probe would see a wrong address.
	 */
	writel(np->orig_mac[0], base + NvRegMacAddrA);
	writel(np->orig_mac[1], base + NvRegMacAddrB);
5674 5675
	writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
	       base + NvRegTransmitPoll);
5676 5677 5678 5679 5680 5681 5682 5683 5684
}

static void __devexit nv_remove(struct pci_dev *pci_dev)
{
	struct net_device *dev = pci_get_drvdata(pci_dev);

	unregister_netdev(dev);

	nv_restore_mac_addr(pci_dev);
5685

5686 5687 5688
	/* restore any phy related changes */
	nv_restore_phy(dev);

A
Ayaz Abdulla 已提交
5689 5690
	nv_mgmt_release_sema(dev);

L
Linus Torvalds 已提交
5691
	/* free all structures */
5692
	free_rings(dev);
L
Linus Torvalds 已提交
5693 5694 5695 5696 5697 5698 5699
	iounmap(get_hwbase(dev));
	pci_release_regions(pci_dev);
	pci_disable_device(pci_dev);
	free_netdev(dev);
	pci_set_drvdata(pci_dev, NULL);
}

5700
#ifdef CONFIG_PM_SLEEP
5701
static int nv_suspend(struct device *device)
5702
{
5703
	struct pci_dev *pdev = to_pci_dev(device);
5704 5705
	struct net_device *dev = pci_get_drvdata(pdev);
	struct fe_priv *np = netdev_priv(dev);
5706 5707
	u8 __iomem *base = get_hwbase(dev);
	int i;
5708

5709
	if (netif_running(dev)) {
5710
		/* Gross. */
5711 5712
		nv_close(dev);
	}
5713 5714
	netif_device_detach(dev);

5715
	/* save non-pci configuration space */
5716
	for (i = 0; i <= np->register_size/sizeof(u32); i++)
5717 5718
		np->saved_config_space[i] = readl(base + i*sizeof(u32));

5719 5720 5721
	return 0;
}

5722
static int nv_resume(struct device *device)
5723
{
5724
	struct pci_dev *pdev = to_pci_dev(device);
5725
	struct net_device *dev = pci_get_drvdata(pdev);
5726
	struct fe_priv *np = netdev_priv(dev);
A
Ayaz Abdulla 已提交
5727
	u8 __iomem *base = get_hwbase(dev);
5728
	int i, rc = 0;
5729

5730
	/* restore non-pci configuration space */
5731
	for (i = 0; i <= np->register_size/sizeof(u32); i++)
5732
		writel(np->saved_config_space[i], base+i*sizeof(u32));
A
Ayaz Abdulla 已提交
5733

5734 5735
	if (np->driver_data & DEV_NEED_MSI_FIX)
		pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
A
Ayaz Abdulla 已提交
5736

5737 5738 5739
	/* restore phy state, including autoneg */
	phy_init(dev);

5740 5741 5742 5743 5744
	netif_device_attach(dev);
	if (netif_running(dev)) {
		rc = nv_open(dev);
		nv_set_multicast(dev);
	}
5745 5746
	return rc;
}
5747

5748 5749 5750
static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
#define NV_PM_OPS (&nv_pm_ops)

5751 5752 5753 5754 5755
#else
#define NV_PM_OPS NULL
#endif /* CONFIG_PM_SLEEP */

#ifdef CONFIG_PM
5756 5757 5758 5759 5760 5761 5762 5763
static void nv_shutdown(struct pci_dev *pdev)
{
	struct net_device *dev = pci_get_drvdata(pdev);
	struct fe_priv *np = netdev_priv(dev);

	if (netif_running(dev))
		nv_close(dev);

5764 5765 5766 5767 5768
	/*
	 * Restore the MAC so a kernel started by kexec won't get confused.
	 * If we really go for poweroff, we must not restore the MAC,
	 * otherwise the MAC for WOL will be reversed at least on some boards.
	 */
5769
	if (system_state != SYSTEM_POWER_OFF)
5770
		nv_restore_mac_addr(pdev);
5771

5772
	pci_disable_device(pdev);
5773 5774 5775 5776
	/*
	 * Apparently it is not possible to reinitialise from D3 hot,
	 * only put the device into D3 if we really go for poweroff.
	 */
5777
	if (system_state == SYSTEM_POWER_OFF) {
5778
		pci_wake_from_d3(pdev, np->wolenabled);
5779 5780
		pci_set_power_state(pdev, PCI_D3hot);
	}
5781
}
5782
#else
5783
#define nv_shutdown NULL
5784 5785
#endif /* CONFIG_PM */

5786
static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
L
Linus Torvalds 已提交
5787
	{	/* nForce Ethernet Controller */
5788
		PCI_DEVICE(0x10DE, 0x01C3),
5789
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
L
Linus Torvalds 已提交
5790 5791
	},
	{	/* nForce2 Ethernet Controller */
5792
		PCI_DEVICE(0x10DE, 0x0066),
5793
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
L
Linus Torvalds 已提交
5794 5795
	},
	{	/* nForce3 Ethernet Controller */
5796
		PCI_DEVICE(0x10DE, 0x00D6),
5797
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
L
Linus Torvalds 已提交
5798 5799
	},
	{	/* nForce3 Ethernet Controller */
5800
		PCI_DEVICE(0x10DE, 0x0086),
5801
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
L
Linus Torvalds 已提交
5802 5803
	},
	{	/* nForce3 Ethernet Controller */
5804
		PCI_DEVICE(0x10DE, 0x008C),
5805
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
L
Linus Torvalds 已提交
5806 5807
	},
	{	/* nForce3 Ethernet Controller */
5808
		PCI_DEVICE(0x10DE, 0x00E6),
5809
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
L
Linus Torvalds 已提交
5810 5811
	},
	{	/* nForce3 Ethernet Controller */
5812
		PCI_DEVICE(0x10DE, 0x00DF),
5813
		.driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
L
Linus Torvalds 已提交
5814 5815
	},
	{	/* CK804 Ethernet Controller */
5816
		PCI_DEVICE(0x10DE, 0x0056),
5817
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
L
Linus Torvalds 已提交
5818 5819
	},
	{	/* CK804 Ethernet Controller */
5820
		PCI_DEVICE(0x10DE, 0x0057),
5821
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
L
Linus Torvalds 已提交
5822 5823
	},
	{	/* MCP04 Ethernet Controller */
5824
		PCI_DEVICE(0x10DE, 0x0037),
5825
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
L
Linus Torvalds 已提交
5826 5827
	},
	{	/* MCP04 Ethernet Controller */
5828
		PCI_DEVICE(0x10DE, 0x0038),
5829
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
L
Linus Torvalds 已提交
5830
	},
5831
	{	/* MCP51 Ethernet Controller */
5832 5833
		PCI_DEVICE(0x10DE, 0x0268),
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
5834 5835
	},
	{	/* MCP51 Ethernet Controller */
5836 5837
		PCI_DEVICE(0x10DE, 0x0269),
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
5838
	},
5839
	{	/* MCP55 Ethernet Controller */
5840
		PCI_DEVICE(0x10DE, 0x0372),
5841
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
5842 5843
	},
	{	/* MCP55 Ethernet Controller */
5844
		PCI_DEVICE(0x10DE, 0x0373),
5845
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
5846
	},
A
Ayaz Abdulla 已提交
5847
	{	/* MCP61 Ethernet Controller */
5848
		PCI_DEVICE(0x10DE, 0x03E5),
5849
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5850 5851
	},
	{	/* MCP61 Ethernet Controller */
5852
		PCI_DEVICE(0x10DE, 0x03E6),
5853
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5854 5855
	},
	{	/* MCP61 Ethernet Controller */
5856
		PCI_DEVICE(0x10DE, 0x03EE),
5857
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5858 5859
	},
	{	/* MCP61 Ethernet Controller */
5860
		PCI_DEVICE(0x10DE, 0x03EF),
5861
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5862 5863
	},
	{	/* MCP65 Ethernet Controller */
5864
		PCI_DEVICE(0x10DE, 0x0450),
5865
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5866 5867
	},
	{	/* MCP65 Ethernet Controller */
5868
		PCI_DEVICE(0x10DE, 0x0451),
5869
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5870 5871
	},
	{	/* MCP65 Ethernet Controller */
5872
		PCI_DEVICE(0x10DE, 0x0452),
5873
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5874 5875
	},
	{	/* MCP65 Ethernet Controller */
5876
		PCI_DEVICE(0x10DE, 0x0453),
5877
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5878
	},
5879
	{	/* MCP67 Ethernet Controller */
5880
		PCI_DEVICE(0x10DE, 0x054C),
5881
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
5882 5883
	},
	{	/* MCP67 Ethernet Controller */
5884
		PCI_DEVICE(0x10DE, 0x054D),
5885
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
5886 5887
	},
	{	/* MCP67 Ethernet Controller */
5888
		PCI_DEVICE(0x10DE, 0x054E),
5889
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
5890 5891
	},
	{	/* MCP67 Ethernet Controller */
5892
		PCI_DEVICE(0x10DE, 0x054F),
5893
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
5894
	},
A
Ayaz Abdulla 已提交
5895
	{	/* MCP73 Ethernet Controller */
5896
		PCI_DEVICE(0x10DE, 0x07DC),
5897
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5898 5899
	},
	{	/* MCP73 Ethernet Controller */
5900
		PCI_DEVICE(0x10DE, 0x07DD),
5901
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5902 5903
	},
	{	/* MCP73 Ethernet Controller */
5904
		PCI_DEVICE(0x10DE, 0x07DE),
5905
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5906 5907
	},
	{	/* MCP73 Ethernet Controller */
5908
		PCI_DEVICE(0x10DE, 0x07DF),
5909
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5910
	},
5911
	{	/* MCP77 Ethernet Controller */
5912
		PCI_DEVICE(0x10DE, 0x0760),
5913
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
5914 5915
	},
	{	/* MCP77 Ethernet Controller */
5916
		PCI_DEVICE(0x10DE, 0x0761),
5917
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
5918 5919
	},
	{	/* MCP77 Ethernet Controller */
5920
		PCI_DEVICE(0x10DE, 0x0762),
5921
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
5922 5923
	},
	{	/* MCP77 Ethernet Controller */
5924
		PCI_DEVICE(0x10DE, 0x0763),
5925
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
5926
	},
A
Ayaz Abdulla 已提交
5927
	{	/* MCP79 Ethernet Controller */
5928
		PCI_DEVICE(0x10DE, 0x0AB0),
5929
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5930 5931
	},
	{	/* MCP79 Ethernet Controller */
5932
		PCI_DEVICE(0x10DE, 0x0AB1),
5933
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5934 5935
	},
	{	/* MCP79 Ethernet Controller */
5936
		PCI_DEVICE(0x10DE, 0x0AB2),
5937
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5938 5939
	},
	{	/* MCP79 Ethernet Controller */
5940
		PCI_DEVICE(0x10DE, 0x0AB3),
5941
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
A
Ayaz Abdulla 已提交
5942
	},
5943 5944
	{	/* MCP89 Ethernet Controller */
		PCI_DEVICE(0x10DE, 0x0D7D),
5945
		.driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
5946
	},
L
Linus Torvalds 已提交
5947 5948 5949 5950
	{0,},
};

static struct pci_driver driver = {
5951 5952 5953 5954
	.name		= DRV_NAME,
	.id_table	= pci_tbl,
	.probe		= nv_probe,
	.remove		= __devexit_p(nv_remove),
5955
	.shutdown	= nv_shutdown,
5956
	.driver.pm	= NV_PM_OPS,
L
Linus Torvalds 已提交
5957 5958 5959 5960
};

static int __init init_nic(void)
{
5961
	return pci_register_driver(&driver);
L
Linus Torvalds 已提交
5962 5963 5964 5965 5966 5967 5968 5969 5970
}

static void __exit exit_nic(void)
{
	pci_unregister_driver(&driver);
}

module_param(max_interrupt_work, int, 0);
MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
5971
module_param(optimization_mode, int, 0);
5972
MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
5973 5974
module_param(poll_interval, int, 0);
MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
5975 5976 5977 5978 5979 5980
module_param(msi, int, 0);
MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
module_param(msix, int, 0);
MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
module_param(dma_64bit, int, 0);
MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
5981 5982
module_param(phy_cross, int, 0);
MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
5983 5984
module_param(phy_power_down, int, 0);
MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
L
Linus Torvalds 已提交
5985 5986 5987 5988 5989 5990 5991 5992 5993

MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
MODULE_LICENSE("GPL");

MODULE_DEVICE_TABLE(pci, pci_tbl);

module_init(init_nic);
module_exit(exit_nic);