dmtimer.c 19.2 KB
Newer Older
1 2 3 4 5
/*
 * linux/arch/arm/plat-omap/dmtimer.c
 *
 * OMAP Dual-Mode Timers
 *
6 7 8 9 10 11
 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
 * Thara Gopinath <thara@ti.com>
 *
 * dmtimer adaptation to platform_driver.
 *
12
 * Copyright (C) 2005 Nokia Corporation
13 14
 * OMAP2 support by Juha Yrjola
 * API improvements and OMAP2 clock framework support by Timo Teras
15
 *
16 17 18
 * Copyright (C) 2009 Texas Instruments
 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
 *
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License as published by the
 * Free Software Foundation; either version 2 of the License, or (at your
 * option) any later version.
 *
 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 *
 * You should have received a copy of the  GNU General Public License along
 * with this program; if not, write  to the Free Software Foundation, Inc.,
 * 675 Mass Ave, Cambridge, MA 02139, USA.
 */

38
#include <linux/module.h>
39
#include <linux/io.h>
40
#include <linux/slab.h>
41
#include <linux/err.h>
42
#include <linux/pm_runtime.h>
43

44
#include <plat/dmtimer.h>
45
#include <plat/omap-pm.h>
46

47 48
#include <mach/hardware.h>

49
static u32 omap_reserved_systimers;
50
static LIST_HEAD(omap_timer_list);
51
static DEFINE_SPINLOCK(dm_timer_lock);
52

53 54 55 56 57 58 59 60
/**
 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
 * @timer:      timer pointer over which read operation to perform
 * @reg:        lowest byte holds the register offset
 *
 * The posted mode bit is encoded in reg. Note that in posted mode write
 * pending bit must be checked. Otherwise a read of a non completed write
 * will produce an error.
61 62
 */
static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
63
{
64 65
	WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
	return __omap_dm_timer_read(timer, reg, timer->posted);
66
}
67

68 69 70 71 72 73 74 75 76
/**
 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
 * @timer:      timer pointer over which write operation is to perform
 * @reg:        lowest byte holds the register offset
 * @value:      data to write into the register
 *
 * The posted mode bit is encoded in reg. Note that in posted mode the write
 * pending bit must be checked. Otherwise a write on a register which has a
 * pending write will be lost.
77 78 79
 */
static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
						u32 value)
80
{
81 82
	WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
	__omap_dm_timer_write(timer, reg, value, timer->posted);
83 84
}

85 86
static void omap_timer_restore_context(struct omap_dm_timer *timer)
{
87
	if (timer->revision == 1)
88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
		__raw_writel(timer->context.tistat, timer->sys_stat);

	__raw_writel(timer->context.tisr, timer->irq_stat);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
				timer->context.twer);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
				timer->context.tcrr);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
				timer->context.tldr);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
				timer->context.tmar);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
				timer->context.tsicr);
	__raw_writel(timer->context.tier, timer->irq_ena);
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
				timer->context.tclr);
}

106
static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
107
{
108 109
	int c;

110 111 112
	if (!timer->sys_stat)
		return;

113
	c = 0;
114
	while (!(__raw_readl(timer->sys_stat) & 1)) {
115 116 117 118 119 120
		c++;
		if (c > 100000) {
			printk(KERN_ERR "Timer failed to reset\n");
			return;
		}
	}
121 122
}

123 124
static void omap_dm_timer_reset(struct omap_dm_timer *timer)
{
125
	omap_dm_timer_enable(timer);
126
	if (timer->pdev->id != 1) {
127 128 129
		omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
		omap_dm_timer_wait_for_reset(timer);
	}
130

131
	__omap_dm_timer_reset(timer, 0, 0);
132
	omap_dm_timer_disable(timer);
133
	timer->posted = 1;
134 135
}

136
int omap_dm_timer_prepare(struct omap_dm_timer *timer)
137
{
138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154
	struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
	int ret;

	timer->fclk = clk_get(&timer->pdev->dev, "fck");
	if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
		timer->fclk = NULL;
		dev_err(&timer->pdev->dev, ": No fclk handle.\n");
		return -EINVAL;
	}

	if (pdata->needs_manual_reset)
		omap_dm_timer_reset(timer);

	ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);

	timer->posted = 1;
	return ret;
155 156
}

157 158 159 160 161 162 163 164 165 166 167 168 169 170 171
static inline u32 omap_dm_timer_reserved_systimer(int id)
{
	return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
}

int omap_dm_timer_reserve_systimer(int id)
{
	if (omap_dm_timer_reserved_systimer(id))
		return -ENODEV;

	omap_reserved_systimers |= (1 << (id - 1));

	return 0;
}

172 173
struct omap_dm_timer *omap_dm_timer_request(void)
{
174
	struct omap_dm_timer *timer = NULL, *t;
175
	unsigned long flags;
176
	int ret = 0;
177 178

	spin_lock_irqsave(&dm_timer_lock, flags);
179 180
	list_for_each_entry(t, &omap_timer_list, node) {
		if (t->reserved)
181 182
			continue;

183
		timer = t;
T
Timo Teras 已提交
184
		timer->reserved = 1;
185 186
		break;
	}
187 188 189 190 191 192 193 194

	if (timer) {
		ret = omap_dm_timer_prepare(timer);
		if (ret) {
			timer->reserved = 0;
			timer = NULL;
		}
	}
195 196
	spin_unlock_irqrestore(&dm_timer_lock, flags);

197 198
	if (!timer)
		pr_debug("%s: timer request failed!\n", __func__);
T
Timo Teras 已提交
199

200 201
	return timer;
}
202
EXPORT_SYMBOL_GPL(omap_dm_timer_request);
203 204

struct omap_dm_timer *omap_dm_timer_request_specific(int id)
205
{
206
	struct omap_dm_timer *timer = NULL, *t;
207
	unsigned long flags;
208
	int ret = 0;
209

210
	spin_lock_irqsave(&dm_timer_lock, flags);
211 212 213 214 215 216
	list_for_each_entry(t, &omap_timer_list, node) {
		if (t->pdev->id == id && !t->reserved) {
			timer = t;
			timer->reserved = 1;
			break;
		}
217
	}
218

219 220 221 222 223 224 225
	if (timer) {
		ret = omap_dm_timer_prepare(timer);
		if (ret) {
			timer->reserved = 0;
			timer = NULL;
		}
	}
226 227
	spin_unlock_irqrestore(&dm_timer_lock, flags);

228 229
	if (!timer)
		pr_debug("%s: timer%d request failed!\n", __func__, id);
T
Timo Teras 已提交
230

231
	return timer;
232
}
233
EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
234

235
int omap_dm_timer_free(struct omap_dm_timer *timer)
236
{
237 238 239
	if (unlikely(!timer))
		return -EINVAL;

240
	clk_put(timer->fclk);
241

242 243
	WARN_ON(!timer->reserved);
	timer->reserved = 0;
244
	return 0;
245
}
246
EXPORT_SYMBOL_GPL(omap_dm_timer_free);
247

248 249
void omap_dm_timer_enable(struct omap_dm_timer *timer)
{
250
	pm_runtime_get_sync(&timer->pdev->dev);
251
}
252
EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
253 254 255

void omap_dm_timer_disable(struct omap_dm_timer *timer)
{
256
	pm_runtime_put(&timer->pdev->dev);
257
}
258
EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
259

260 261
int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
{
262 263 264
	if (timer)
		return timer->irq;
	return -EINVAL;
265
}
266
EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
267 268 269

#if defined(CONFIG_ARCH_OMAP1)

270 271 272 273 274 275
/**
 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
 * @inputmask: current value of idlect mask
 */
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
276 277 278
	int i = 0;
	struct omap_dm_timer *timer = NULL;
	unsigned long flags;
279 280 281 282 283 284

	/* If ARMXOR cannot be idled this function call is unnecessary */
	if (!(inputmask & (1 << 1)))
		return inputmask;

	/* If any active timer is using ARMXOR return modified mask */
285 286
	spin_lock_irqsave(&dm_timer_lock, flags);
	list_for_each_entry(timer, &omap_timer_list, node) {
287 288
		u32 l;

289
		l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
290 291
		if (l & OMAP_TIMER_CTRL_ST) {
			if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
292 293 294 295
				inputmask &= ~(1 << 1);
			else
				inputmask &= ~(1 << 2);
		}
296
		i++;
297
	}
298
	spin_unlock_irqrestore(&dm_timer_lock, flags);
299 300 301

	return inputmask;
}
302
EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
303

304
#else
305

306
struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
307
{
308 309 310
	if (timer)
		return timer->fclk;
	return NULL;
311
}
312
EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
313

314 315 316
__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
{
	BUG();
317 318

	return 0;
319
}
320
EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
321

322
#endif
323

324
int omap_dm_timer_trigger(struct omap_dm_timer *timer)
325
{
326 327 328
	if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
		pr_err("%s: timer not available or enabled.\n", __func__);
		return -EINVAL;
329 330
	}

331
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
332
	return 0;
333
}
334
EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
335

336
int omap_dm_timer_start(struct omap_dm_timer *timer)
337 338
{
	u32 l;
339

340 341 342
	if (unlikely(!timer))
		return -EINVAL;

343 344
	omap_dm_timer_enable(timer);

345
	if (!(timer->capability & OMAP_TIMER_ALWON)) {
346 347
		if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
				timer->ctx_loss_count)
348 349 350
			omap_timer_restore_context(timer);
	}

351 352 353 354 355
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	if (!(l & OMAP_TIMER_CTRL_ST)) {
		l |= OMAP_TIMER_CTRL_ST;
		omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
	}
356 357 358

	/* Save the context */
	timer->context.tclr = l;
359
	return 0;
360
}
361
EXPORT_SYMBOL_GPL(omap_dm_timer_start);
362

363
int omap_dm_timer_stop(struct omap_dm_timer *timer)
364
{
365
	unsigned long rate = 0;
366
	struct dmtimer_platform_data *pdata;
367

368 369 370
	if (unlikely(!timer))
		return -EINVAL;

371
	pdata = timer->pdev->dev.platform_data;
372 373
	if (!pdata->needs_manual_reset)
		rate = clk_get_rate(timer->fclk);
374

375
	__omap_dm_timer_stop(timer, timer->posted, rate);
376

377
	if (!(timer->capability & OMAP_TIMER_ALWON))
378
		timer->ctx_loss_count =
379
			omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
380 381 382 383 384 385 386 387 388 389

	/*
	 * Since the register values are computed and written within
	 * __omap_dm_timer_stop, we need to use read to retrieve the
	 * context.
	 */
	timer->context.tclr =
			omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
	timer->context.tisr = __raw_readl(timer->irq_stat);
	omap_dm_timer_disable(timer);
390
	return 0;
391
}
392
EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
393

394
int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
395
{
396
	int ret;
397 398 399 400 401 402
	struct dmtimer_platform_data *pdata;

	if (unlikely(!timer))
		return -EINVAL;

	pdata = timer->pdev->dev.platform_data;
403

404
	if (source < 0 || source >= 3)
405
		return -EINVAL;
406

407 408 409
	ret = pdata->set_timer_src(timer->pdev, source);

	return ret;
410
}
411
EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
412

413
int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
414
			    unsigned int load)
415 416
{
	u32 l;
417

418 419 420
	if (unlikely(!timer))
		return -EINVAL;

421
	omap_dm_timer_enable(timer);
422
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
423 424 425 426
	if (autoreload)
		l |= OMAP_TIMER_CTRL_AR;
	else
		l &= ~OMAP_TIMER_CTRL_AR;
427
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
428
	omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
429

430
	omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
431 432 433 434
	/* Save the context */
	timer->context.tclr = l;
	timer->context.tldr = load;
	omap_dm_timer_disable(timer);
435
	return 0;
436
}
437
EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
438

439
/* Optimized set_load which removes costly spin wait in timer_start */
440
int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
441 442 443 444
                            unsigned int load)
{
	u32 l;

445 446 447
	if (unlikely(!timer))
		return -EINVAL;

448 449
	omap_dm_timer_enable(timer);

450
	if (!(timer->capability & OMAP_TIMER_ALWON)) {
451 452
		if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
				timer->ctx_loss_count)
453 454 455
			omap_timer_restore_context(timer);
	}

456
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
457
	if (autoreload) {
458
		l |= OMAP_TIMER_CTRL_AR;
459 460
		omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
	} else {
461
		l &= ~OMAP_TIMER_CTRL_AR;
462
	}
463 464
	l |= OMAP_TIMER_CTRL_ST;

465
	__omap_dm_timer_load_start(timer, l, load, timer->posted);
466 467 468 469 470

	/* Save the context */
	timer->context.tclr = l;
	timer->context.tldr = load;
	timer->context.tcrr = load;
471
	return 0;
472
}
473
EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
474

475
int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
476
			     unsigned int match)
477 478 479
{
	u32 l;

480 481 482
	if (unlikely(!timer))
		return -EINVAL;

483
	omap_dm_timer_enable(timer);
484
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
T
Timo Teras 已提交
485
	if (enable)
486 487 488
		l |= OMAP_TIMER_CTRL_CE;
	else
		l &= ~OMAP_TIMER_CTRL_CE;
489
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
490
	omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
491 492 493 494 495

	/* Save the context */
	timer->context.tclr = l;
	timer->context.tmar = match;
	omap_dm_timer_disable(timer);
496
	return 0;
497
}
498
EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
499

500
int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
501
			   int toggle, int trigger)
502 503 504
{
	u32 l;

505 506 507
	if (unlikely(!timer))
		return -EINVAL;

508
	omap_dm_timer_enable(timer);
509
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
510 511 512 513 514 515 516
	l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
	       OMAP_TIMER_CTRL_PT | (0x03 << 10));
	if (def_on)
		l |= OMAP_TIMER_CTRL_SCPWM;
	if (toggle)
		l |= OMAP_TIMER_CTRL_PT;
	l |= trigger << 10;
517
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
518 519 520 521

	/* Save the context */
	timer->context.tclr = l;
	omap_dm_timer_disable(timer);
522
	return 0;
523
}
524
EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
525

526
int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
527 528 529
{
	u32 l;

530 531 532
	if (unlikely(!timer))
		return -EINVAL;

533
	omap_dm_timer_enable(timer);
534
	l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
535 536 537 538 539
	l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
	if (prescaler >= 0x00 && prescaler <= 0x07) {
		l |= OMAP_TIMER_CTRL_PRE;
		l |= prescaler << 2;
	}
540
	omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
541 542 543 544

	/* Save the context */
	timer->context.tclr = l;
	omap_dm_timer_disable(timer);
545
	return 0;
546
}
547
EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
548

549
int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
550
				  unsigned int value)
551
{
552 553 554
	if (unlikely(!timer))
		return -EINVAL;

555
	omap_dm_timer_enable(timer);
556
	__omap_dm_timer_int_enable(timer, value);
557 558 559 560 561

	/* Save the context */
	timer->context.tier = value;
	timer->context.twer = value;
	omap_dm_timer_disable(timer);
562
	return 0;
563
}
564
EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
565

566
unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
567
{
568 569
	unsigned int l;

570 571
	if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
		pr_err("%s: timer not available or enabled.\n", __func__);
572 573 574
		return 0;
	}

575
	l = __raw_readl(timer->irq_stat);
576 577

	return l;
578
}
579
EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
580

581
int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
582
{
583 584 585
	if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
		return -EINVAL;

586
	__omap_dm_timer_write_status(timer, value);
587 588
	/* Save the context */
	timer->context.tisr = value;
589
	return 0;
590
}
591
EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
592

593
unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
594
{
595 596
	if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
		pr_err("%s: timer not iavailable or enabled.\n", __func__);
597 598 599
		return 0;
	}

600
	return __omap_dm_timer_read_counter(timer, timer->posted);
601
}
602
EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
603

604
int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
T
Timo Teras 已提交
605
{
606 607 608
	if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
		pr_err("%s: timer not available or enabled.\n", __func__);
		return -EINVAL;
609 610
	}

611
	omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
612 613 614

	/* Save the context */
	timer->context.tcrr = value;
615
	return 0;
T
Timo Teras 已提交
616
}
617
EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
T
Timo Teras 已提交
618

619
int omap_dm_timers_active(void)
620
{
621
	struct omap_dm_timer *timer;
622

623
	list_for_each_entry(timer, &omap_timer_list, node) {
624
		if (!timer->reserved)
625 626
			continue;

627
		if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
628
		    OMAP_TIMER_CTRL_ST) {
629
			return 1;
630
		}
631 632 633
	}
	return 0;
}
634
EXPORT_SYMBOL_GPL(omap_dm_timers_active);
635

636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
/**
 * omap_dm_timer_probe - probe function called for every registered device
 * @pdev:	pointer to current timer platform device
 *
 * Called by driver framework at the end of device registration for all
 * timer devices.
 */
static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
{
	int ret;
	unsigned long flags;
	struct omap_dm_timer *timer;
	struct resource *mem, *irq, *ioarea;
	struct dmtimer_platform_data *pdata = pdev->dev.platform_data;

	if (!pdata) {
		dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
		return -ENODEV;
	}

	irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
	if (unlikely(!irq)) {
		dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
		return -ENODEV;
	}

	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(!mem)) {
		dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
		return -ENODEV;
	}

	ioarea = request_mem_region(mem->start, resource_size(mem),
			pdev->name);
	if (!ioarea) {
		dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
		return -EBUSY;
	}

	timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
	if (!timer) {
		dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
			__func__);
		ret = -ENOMEM;
		goto err_free_ioregion;
	}

	timer->io_base = ioremap(mem->start, resource_size(mem));
	if (!timer->io_base) {
		dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
		ret = -ENOMEM;
		goto err_free_mem;
	}

	timer->id = pdev->id;
	timer->irq = irq->start;
692
	timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
693
	timer->pdev = pdev;
694
	timer->capability = pdata->timer_capability;
695

696 697 698 699 700 701
	/* Skip pm_runtime_enable for OMAP1 */
	if (!pdata->needs_manual_reset) {
		pm_runtime_enable(&pdev->dev);
		pm_runtime_irq_safe(&pdev->dev);
	}

702 703 704 705 706 707
	if (!timer->reserved) {
		pm_runtime_get_sync(&pdev->dev);
		__omap_dm_timer_init_regs(timer);
		pm_runtime_put(&pdev->dev);
	}

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754
	/* add the timer element to the list */
	spin_lock_irqsave(&dm_timer_lock, flags);
	list_add_tail(&timer->node, &omap_timer_list);
	spin_unlock_irqrestore(&dm_timer_lock, flags);

	dev_dbg(&pdev->dev, "Device Probed.\n");

	return 0;

err_free_mem:
	kfree(timer);

err_free_ioregion:
	release_mem_region(mem->start, resource_size(mem));

	return ret;
}

/**
 * omap_dm_timer_remove - cleanup a registered timer device
 * @pdev:	pointer to current timer platform device
 *
 * Called by driver framework whenever a timer device is unregistered.
 * In addition to freeing platform resources it also deletes the timer
 * entry from the local list.
 */
static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
{
	struct omap_dm_timer *timer;
	unsigned long flags;
	int ret = -EINVAL;

	spin_lock_irqsave(&dm_timer_lock, flags);
	list_for_each_entry(timer, &omap_timer_list, node)
		if (timer->pdev->id == pdev->id) {
			list_del(&timer->node);
			kfree(timer);
			ret = 0;
			break;
		}
	spin_unlock_irqrestore(&dm_timer_lock, flags);

	return ret;
}

static struct platform_driver omap_dm_timer_driver = {
	.probe  = omap_dm_timer_probe,
755
	.remove = __devexit_p(omap_dm_timer_remove),
756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
	.driver = {
		.name   = "omap_timer",
	},
};

static int __init omap_dm_timer_driver_init(void)
{
	return platform_driver_register(&omap_dm_timer_driver);
}

static void __exit omap_dm_timer_driver_exit(void)
{
	platform_driver_unregister(&omap_dm_timer_driver);
}

early_platform_init("earlytimer", &omap_dm_timer_driver);
module_init(omap_dm_timer_driver_init);
module_exit(omap_dm_timer_driver_exit);

MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");