dhd_sdio.c 114.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * Copyright (c) 2010 Broadcom Corporation
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/types.h>
#include <linux/kernel.h>
#include <linux/kthread.h>
#include <linux/printk.h>
#include <linux/pci_ids.h>
#include <linux/netdevice.h>
#include <linux/interrupt.h>
#include <linux/sched.h>
#include <linux/mmc/sdio.h>
26
#include <linux/mmc/sdio_ids.h>
27 28 29 30
#include <linux/mmc/sdio_func.h>
#include <linux/mmc/card.h>
#include <linux/semaphore.h>
#include <linux/firmware.h>
31
#include <linux/module.h>
32
#include <linux/bcma/bcma.h>
33
#include <linux/debugfs.h>
34
#include <linux/vmalloc.h>
35
#include <linux/platform_data/brcmfmac-sdio.h>
36
#include <linux/moduleparam.h>
37 38 39 40 41 42 43
#include <asm/unaligned.h>
#include <defs.h>
#include <brcmu_wifi.h>
#include <brcmu_utils.h>
#include <brcm_hw_ids.h>
#include <soc.h>
#include "sdio_host.h"
44
#include "chip.h"
45
#include "nvram.h"
46 47 48

#define DCMD_RESP_TIMEOUT  2000	/* In milli second */

J
Joe Perches 已提交
49
#ifdef DEBUG
50 51 52 53 54

#define BRCMF_TRAP_INFO_SIZE	80

#define CBUF_LEN	(128)

55 56 57
/* Device console log buffer state */
#define CONSOLE_BUFFER_MAX	2024

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95
struct rte_log_le {
	__le32 buf;		/* Can't be pointer on (64-bit) hosts */
	__le32 buf_size;
	__le32 idx;
	char *_buf_compat;	/* Redundant pointer for backward compat. */
};

struct rte_console {
	/* Virtual UART
	 * When there is no UART (e.g. Quickturn),
	 * the host should write a complete
	 * input line directly into cbuf and then write
	 * the length into vcons_in.
	 * This may also be used when there is a real UART
	 * (at risk of conflicting with
	 * the real UART).  vcons_out is currently unused.
	 */
	uint vcons_in;
	uint vcons_out;

	/* Output (logging) buffer
	 * Console output is written to a ring buffer log_buf at index log_idx.
	 * The host may read the output when it sees log_idx advance.
	 * Output will be lost if the output wraps around faster than the host
	 * polls.
	 */
	struct rte_log_le log_le;

	/* Console input line buffer
	 * Characters are read one at a time into cbuf
	 * until <CR> is received, then
	 * the buffer is processed as a command line.
	 * Also used for virtual UART.
	 */
	uint cbuf_idx;
	char cbuf[CBUF_LEN];
};

J
Joe Perches 已提交
96
#endif				/* DEBUG */
97 98 99 100
#include <chipcommon.h>

#include "dhd_bus.h"
#include "dhd_dbg.h"
101
#include "tracepoint.h"
102 103 104 105 106 107 108 109 110 111 112 113 114 115

#define TXQLEN		2048	/* bulk tx queue length */
#define TXHI		(TXQLEN - 256)	/* turn on flow control above TXHI */
#define TXLOW		(TXHI - 256)	/* turn off flow control below TXLOW */
#define PRIOMASK	7

#define TXRETRIES	2	/* # of retries for tx frames */

#define BRCMF_RXBOUND	50	/* Default for max rx frames in
				 one scheduling */

#define BRCMF_TXBOUND	20	/* Default for max tx frames in
				 one scheduling */

116 117
#define BRCMF_DEFAULT_TXGLOM_SIZE	32  /* max tx frames in glom chain */

118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159
#define BRCMF_TXMINMAX	1	/* Max tx frames if rx still pending */

#define MEMBLOCK	2048	/* Block size used for downloading
				 of dongle image */
#define MAX_DATA_BUF	(32 * 1024)	/* Must be large enough to hold
				 biggest possible glom */

#define BRCMF_FIRSTREAD	(1 << 6)


/* SBSDIO_DEVICE_CTL */

/* 1: device will assert busy signal when receiving CMD53 */
#define SBSDIO_DEVCTL_SETBUSY		0x01
/* 1: assertion of sdio interrupt is synchronous to the sdio clock */
#define SBSDIO_DEVCTL_SPI_INTR_SYNC	0x02
/* 1: mask all interrupts to host except the chipActive (rev 8) */
#define SBSDIO_DEVCTL_CA_INT_ONLY	0x04
/* 1: isolate internal sdio signals, put external pads in tri-state; requires
 * sdio bus power cycle to clear (rev 9) */
#define SBSDIO_DEVCTL_PADS_ISO		0x08
/* Force SD->SB reset mapping (rev 11) */
#define SBSDIO_DEVCTL_SB_RST_CTL	0x30
/*   Determined by CoreControl bit */
#define SBSDIO_DEVCTL_RST_CORECTL	0x00
/*   Force backplane reset */
#define SBSDIO_DEVCTL_RST_BPRESET	0x10
/*   Force no backplane reset */
#define SBSDIO_DEVCTL_RST_NOBPRESET	0x20

/* direct(mapped) cis space */

/* MAPPED common CIS address */
#define SBSDIO_CIS_BASE_COMMON		0x1000
/* maximum bytes in one CIS */
#define SBSDIO_CIS_SIZE_LIMIT		0x200
/* cis offset addr is < 17 bits */
#define SBSDIO_CIS_OFT_ADDR_MASK	0x1FFFF

/* manfid tuple length, include tuple, link bytes */
#define SBSDIO_CIS_MANFID_TUPLE_LEN	6

160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
#define CORE_BUS_REG(base, field) \
		(base + offsetof(struct sdpcmd_regs, field))

/* SDIO function 1 register CHIPCLKCSR */
/* Force ALP request to backplane */
#define SBSDIO_FORCE_ALP		0x01
/* Force HT request to backplane */
#define SBSDIO_FORCE_HT			0x02
/* Force ILP request to backplane */
#define SBSDIO_FORCE_ILP		0x04
/* Make ALP ready (power up xtal) */
#define SBSDIO_ALP_AVAIL_REQ		0x08
/* Make HT ready (power up PLL) */
#define SBSDIO_HT_AVAIL_REQ		0x10
/* Squelch clock requests from HW */
#define SBSDIO_FORCE_HW_CLKREQ_OFF	0x20
/* Status: ALP is ready */
#define SBSDIO_ALP_AVAIL		0x40
/* Status: HT is ready */
#define SBSDIO_HT_AVAIL			0x80
#define SBSDIO_AVBITS		(SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
#define SBSDIO_ALPAV(regval)	((regval) & SBSDIO_AVBITS)
#define SBSDIO_HTAV(regval)	(((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
#define SBSDIO_ALPONLY(regval)	(SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
#define SBSDIO_CLKAV(regval, alponly) \
	(SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
/* intstatus */
#define I_SMB_SW0	(1 << 0)	/* To SB Mail S/W interrupt 0 */
#define I_SMB_SW1	(1 << 1)	/* To SB Mail S/W interrupt 1 */
#define I_SMB_SW2	(1 << 2)	/* To SB Mail S/W interrupt 2 */
#define I_SMB_SW3	(1 << 3)	/* To SB Mail S/W interrupt 3 */
#define I_SMB_SW_MASK	0x0000000f	/* To SB Mail S/W interrupts mask */
#define I_SMB_SW_SHIFT	0	/* To SB Mail S/W interrupts shift */
#define I_HMB_SW0	(1 << 4)	/* To Host Mail S/W interrupt 0 */
#define I_HMB_SW1	(1 << 5)	/* To Host Mail S/W interrupt 1 */
#define I_HMB_SW2	(1 << 6)	/* To Host Mail S/W interrupt 2 */
#define I_HMB_SW3	(1 << 7)	/* To Host Mail S/W interrupt 3 */
#define I_HMB_SW_MASK	0x000000f0	/* To Host Mail S/W interrupts mask */
#define I_HMB_SW_SHIFT	4	/* To Host Mail S/W interrupts shift */
#define I_WR_OOSYNC	(1 << 8)	/* Write Frame Out Of Sync */
#define I_RD_OOSYNC	(1 << 9)	/* Read Frame Out Of Sync */
#define	I_PC		(1 << 10)	/* descriptor error */
#define	I_PD		(1 << 11)	/* data error */
#define	I_DE		(1 << 12)	/* Descriptor protocol Error */
#define	I_RU		(1 << 13)	/* Receive descriptor Underflow */
#define	I_RO		(1 << 14)	/* Receive fifo Overflow */
#define	I_XU		(1 << 15)	/* Transmit fifo Underflow */
#define	I_RI		(1 << 16)	/* Receive Interrupt */
#define I_BUSPWR	(1 << 17)	/* SDIO Bus Power Change (rev 9) */
#define I_XMTDATA_AVAIL (1 << 23)	/* bits in fifo */
#define	I_XI		(1 << 24)	/* Transmit Interrupt */
#define I_RF_TERM	(1 << 25)	/* Read Frame Terminate */
#define I_WF_TERM	(1 << 26)	/* Write Frame Terminate */
#define I_PCMCIA_XU	(1 << 27)	/* PCMCIA Transmit FIFO Underflow */
#define I_SBINT		(1 << 28)	/* sbintstatus Interrupt */
#define I_CHIPACTIVE	(1 << 29)	/* chip from doze to active state */
#define I_SRESET	(1 << 30)	/* CCCR RES interrupt */
#define I_IOE2		(1U << 31)	/* CCCR IOE2 Bit Changed */
#define	I_ERRORS	(I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
#define I_DMA		(I_RI | I_XI | I_ERRORS)

/* corecontrol */
#define CC_CISRDY		(1 << 0)	/* CIS Ready */
#define CC_BPRESEN		(1 << 1)	/* CCCR RES signal */
#define CC_F2RDY		(1 << 2)	/* set CCCR IOR2 bit */
#define CC_CLRPADSISO		(1 << 3)	/* clear SDIO pads isolation */
#define CC_XMTDATAAVAIL_MODE	(1 << 4)
#define CC_XMTDATAAVAIL_CTRL	(1 << 5)

/* SDA_FRAMECTRL */
#define SFC_RF_TERM	(1 << 0)	/* Read Frame Terminate */
#define SFC_WF_TERM	(1 << 1)	/* Write Frame Terminate */
#define SFC_CRC4WOOS	(1 << 2)	/* CRC error for write out of sync */
#define SFC_ABORTALL	(1 << 3)	/* Abort all in-progress frames */

/*
 * Software allocation of To SB Mailbox resources
 */

/* tosbmailbox bits corresponding to intstatus bits */
#define SMB_NAK		(1 << 0)	/* Frame NAK */
#define SMB_INT_ACK	(1 << 1)	/* Host Interrupt ACK */
#define SMB_USE_OOB	(1 << 2)	/* Use OOB Wakeup */
#define SMB_DEV_INT	(1 << 3)	/* Miscellaneous Interrupt */

/* tosbmailboxdata */
#define SMB_DATA_VERSION_SHIFT	16	/* host protocol version */

/*
 * Software allocation of To Host Mailbox resources
 */

/* intstatus bits */
#define I_HMB_FC_STATE	I_HMB_SW0	/* Flow Control State */
#define I_HMB_FC_CHANGE	I_HMB_SW1	/* Flow Control State Changed */
#define I_HMB_FRAME_IND	I_HMB_SW2	/* Frame Indication */
#define I_HMB_HOST_INT	I_HMB_SW3	/* Miscellaneous Interrupt */

/* tohostmailboxdata */
#define HMB_DATA_NAKHANDLED	1	/* retransmit NAK'd frame */
#define HMB_DATA_DEVREADY	2	/* talk to host after enable */
#define HMB_DATA_FC		4	/* per prio flowcontrol update flag */
#define HMB_DATA_FWREADY	8	/* fw ready for protocol activity */

#define HMB_DATA_FCDATA_MASK	0xff000000
#define HMB_DATA_FCDATA_SHIFT	24

#define HMB_DATA_VERSION_MASK	0x00ff0000
#define HMB_DATA_VERSION_SHIFT	16

/*
 * Software-defined protocol header
 */

/* Current protocol version */
#define SDPCM_PROT_VERSION	4

/*
 * Shared structure between dongle and the host.
 * The structure contains pointers to trap or assert information.
 */
282
#define SDPCM_SHARED_VERSION       0x0003
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
#define SDPCM_SHARED_VERSION_MASK  0x00FF
#define SDPCM_SHARED_ASSERT_BUILT  0x0100
#define SDPCM_SHARED_ASSERT        0x0200
#define SDPCM_SHARED_TRAP          0x0400

/* Space for header read, limit for data packets */
#define MAX_HDR_READ	(1 << 6)
#define MAX_RX_DATASZ	2048

/* Bump up limit on waiting for HT to account for first startup;
 * if the image is doing a CRC calculation before programming the PMU
 * for HT availability, it could take a couple hundred ms more, so
 * max out at a 1 second (1000000us).
 */
#undef PMU_MAX_TRANSITION_DLY
#define PMU_MAX_TRANSITION_DLY 1000000

/* Value for ChipClockCSR during initial setup */
#define BRCMF_INIT_CLKCTL1	(SBSDIO_FORCE_HW_CLKREQ_OFF |	\
					SBSDIO_ALP_AVAIL_REQ)

/* Flags for SDH calls */
#define F2SYNC	(SDIO_REQ_4BYTE | SDIO_REQ_FIXED)

307 308 309 310 311 312
#define BRCMF_IDLE_IMMEDIATE	(-1)	/* Enter idle immediately */
#define BRCMF_IDLE_ACTIVE	0	/* Do not request any SD clock change
					 * when idle
					 */
#define BRCMF_IDLE_INTERVAL	1

313 314 315
#define KSO_WAIT_US 50
#define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)

316 317 318 319 320 321 322 323 324
/*
 * Conversion of 802.1D priority to precedence level
 */
static uint prio2prec(u32 prio)
{
	return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
	       (prio^2) : prio;
}

J
Joe Perches 已提交
325
#ifdef DEBUG
326 327 328 329 330 331 332 333 334
/* Device console log buffer state */
struct brcmf_console {
	uint count;		/* Poll interval msec counter */
	uint log_addr;		/* Log struct address (fixed) */
	struct rte_log_le log_le;	/* Log struct (host copy) */
	uint bufsize;		/* Size of log buffer */
	u8 *buf;		/* Log buffer (host copy) */
	uint last;		/* Last buffer read index */
};
335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357

struct brcmf_trap_info {
	__le32		type;
	__le32		epc;
	__le32		cpsr;
	__le32		spsr;
	__le32		r0;	/* a1 */
	__le32		r1;	/* a2 */
	__le32		r2;	/* a3 */
	__le32		r3;	/* a4 */
	__le32		r4;	/* v1 */
	__le32		r5;	/* v2 */
	__le32		r6;	/* v3 */
	__le32		r7;	/* v4 */
	__le32		r8;	/* v5 */
	__le32		r9;	/* sb/v6 */
	__le32		r10;	/* sl/v7 */
	__le32		r11;	/* fp/v8 */
	__le32		r12;	/* ip */
	__le32		r13;	/* sp */
	__le32		r14;	/* lr */
	__le32		pc;	/* r15 */
};
J
Joe Perches 已提交
358
#endif				/* DEBUG */
359 360 361 362 363 364 365 366 367 368

struct sdpcm_shared {
	u32 flags;
	u32 trap_addr;
	u32 assert_exp_addr;
	u32 assert_file_addr;
	u32 assert_line;
	u32 console_addr;	/* Address of struct rte_console */
	u32 msgtrace_addr;
	u8 tag[32];
369
	u32 brpt_addr;
370 371 372 373 374 375 376 377 378 379 380
};

struct sdpcm_shared_le {
	__le32 flags;
	__le32 trap_addr;
	__le32 assert_exp_addr;
	__le32 assert_file_addr;
	__le32 assert_line;
	__le32 console_addr;	/* Address of struct rte_console */
	__le32 msgtrace_addr;
	u8 tag[32];
381
	__le32 brpt_addr;
382 383
};

384 385
/* dongle SDIO bus specific header info */
struct brcmf_sdio_hdrinfo {
386 387 388 389 390 391
	u8 seq_num;
	u8 channel;
	u16 len;
	u16 len_left;
	u16 len_nxtfrm;
	u8 dat_offset;
392 393
	bool lastfrm;
	u16 tail_pad;
394
};
395 396 397

/* misc chip info needed by some of the routines */
/* Private data for SDIO bus interaction */
398
struct brcmf_sdio {
399
	struct brcmf_sdio_dev *sdiodev;	/* sdio device handler */
400
	struct brcmf_chip *ci;	/* Chip info struct */
401 402 403 404

	u32 ramsize;		/* Size of RAM in SOCRAM (bytes) */

	u32 hostintmask;	/* Copy of Host Interrupt Mask */
405 406
	atomic_t intstatus;	/* Intstatus bits (events) pending */
	atomic_t fcstate;	/* State of dongle flow-control */
407 408 409 410 411 412 413 414 415

	uint blocksize;		/* Block size of SDIO transfers */
	uint roundup;		/* Max roundup limit */

	struct pktq txq;	/* Queue length used for flow-control */
	u8 flowcontrol;	/* per prio flow control bitmask */
	u8 tx_seq;		/* Transmit sequence number (next) */
	u8 tx_max;		/* Maximum transmit sequence allowed */

416
	u8 *hdrbuf;		/* buffer for handling rx frame */
417 418
	u8 *rxhdr;		/* Header of current rx frame (in hdrbuf) */
	u8 rx_seq;		/* Receive sequence number (expected) */
419
	struct brcmf_sdio_hdrinfo cur_read;
420
				/* info of current read frame */
421
	bool rxskip;		/* Skip receive (awaiting NAK ACK) */
422
	bool rxpending;		/* Data frame pending in dongle */
423 424 425 426 427 428

	uint rxbound;		/* Rx frames to read before resched */
	uint txbound;		/* Tx frames to send before resched */
	uint txminmax;

	struct sk_buff *glomd;	/* Packet containing glomming descriptor */
429
	struct sk_buff_head glom; /* Packet list for glommed superframe */
430 431 432 433 434
	uint glomerr;		/* Glom packet read errors */

	u8 *rxbuf;		/* Buffer for receiving control packets */
	uint rxblen;		/* Allocated length of rxbuf */
	u8 *rxctl;		/* Aligned pointer into rxbuf */
435
	u8 *rxctl_orig;		/* pointer for freeing rxctl */
436
	uint rxlen;		/* Length of valid data in buffer */
437
	spinlock_t rxctl_lock;	/* protection lock for ctrl frame resources */
438 439 440 441 442

	u8 sdpcm_ver;	/* Bus protocol reported by dongle */

	bool intr;		/* Use interrupts */
	bool poll;		/* Use polling */
443
	atomic_t ipend;		/* Device interrupt is pending */
444 445 446 447
	uint spurious;		/* Count of spurious interrupts */
	uint pollrate;		/* Ticks between device polls */
	uint polltick;		/* Tick counter */

J
Joe Perches 已提交
448
#ifdef DEBUG
449 450 451
	uint console_interval;
	struct brcmf_console console;	/* Console output polling support */
	uint console_addr;	/* Console address from shared struct */
J
Joe Perches 已提交
452
#endif				/* DEBUG */
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

	uint clkstate;		/* State of sd and backplane clock(s) */
	bool activity;		/* Activity flag for clock down */
	s32 idletime;		/* Control for activity timeout */
	s32 idlecount;	/* Activity timeout counter */
	s32 idleclock;	/* How to set bus driver when idle */
	bool rxflow_mode;	/* Rx flow control mode */
	bool rxflow;		/* Is rx flow control on */
	bool alp_only;		/* Don't use HT clock (ALP only) */

	u8 *ctrl_frame_buf;
	u32 ctrl_frame_len;
	bool ctrl_frame_stat;

	spinlock_t txqlock;
	wait_queue_head_t ctrl_wait;
	wait_queue_head_t dcmd_resp_wait;

	struct timer_list timer;
	struct completion watchdog_wait;
	struct task_struct *watchdog_tsk;
	bool wd_timer_valid;
	uint save_ms;

477 478
	struct workqueue_struct *brcmf_wq;
	struct work_struct datawork;
479
	atomic_t dpc_tskcnt;
480

481
	bool txoff;		/* Transmit flow-controlled */
482
	struct brcmf_sdio_count sdcnt;
483 484
	bool sr_enabled; /* SaveRestore enabled */
	bool sleeping; /* SDIO bus sleeping */
485 486

	u8 tx_hdrlen;		/* sdio bus header length for tx packet */
487 488
	bool txglom;		/* host tx glomming enable flag */
	struct sk_buff *txglom_sgpad;	/* scatter-gather padding buffer */
489 490
	u16 head_align;		/* buffer pointer alignment */
	u16 sgentry_align;	/* scatter-gather buffer alignment */
491 492 493 494 495
};

/* clkstate */
#define CLK_NONE	0
#define CLK_SDONLY	1
496
#define CLK_PENDING	2
497 498
#define CLK_AVAIL	3

J
Joe Perches 已提交
499
#ifdef DEBUG
500
static int qcount[NUMPRIO];
J
Joe Perches 已提交
501
#endif				/* DEBUG */
502

503
#define DEFAULT_SDIO_DRIVE_STRENGTH	6	/* in milliamps */
504 505 506 507 508 509 510 511 512 513 514

#define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)

/* Retry count for register access failures */
static const uint retry_limit = 2;

/* Limit on rounding up frames */
static const uint max_roundup = 512;

#define ALIGNMENT  4

515 516 517 518
static int brcmf_sdio_txglomsz = BRCMF_DEFAULT_TXGLOM_SIZE;
module_param_named(txglomsz, brcmf_sdio_txglomsz, int, 0);
MODULE_PARM_DESC(txglomsz, "maximum tx packet chain size [SDIO]");

519 520 521 522 523 524
enum brcmf_sdio_frmtype {
	BRCMF_SDIO_FT_NORMAL,
	BRCMF_SDIO_FT_SUPER,
	BRCMF_SDIO_FT_SUB,
};

525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
#define SDIOD_DRVSTR_KEY(chip, pmu)     (((chip) << 16) | (pmu))

/* SDIO Pad drive strength to select value mappings */
struct sdiod_drive_str {
	u8 strength;	/* Pad Drive Strength in mA */
	u8 sel;		/* Chip-specific select value */
};

/* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
	{32, 0x6},
	{26, 0x7},
	{22, 0x4},
	{16, 0x5},
	{12, 0x2},
	{8, 0x3},
	{4, 0x0},
	{0, 0x1}
};

/* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
	{6, 0x7},
	{5, 0x6},
	{4, 0x5},
	{3, 0x4},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0}
};

/* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
	{3, 0x3},
	{2, 0x2},
	{1, 0x1},
	{0, 0x0} };

/* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
	{16, 0x7},
	{12, 0x5},
	{8,  0x3},
	{4,  0x1}
};

571 572 573 574 575 576 577 578 579 580 581 582 583 584
#define BCM43143_FIRMWARE_NAME		"brcm/brcmfmac43143-sdio.bin"
#define BCM43143_NVRAM_NAME		"brcm/brcmfmac43143-sdio.txt"
#define BCM43241B0_FIRMWARE_NAME	"brcm/brcmfmac43241b0-sdio.bin"
#define BCM43241B0_NVRAM_NAME		"brcm/brcmfmac43241b0-sdio.txt"
#define BCM43241B4_FIRMWARE_NAME	"brcm/brcmfmac43241b4-sdio.bin"
#define BCM43241B4_NVRAM_NAME		"brcm/brcmfmac43241b4-sdio.txt"
#define BCM4329_FIRMWARE_NAME		"brcm/brcmfmac4329-sdio.bin"
#define BCM4329_NVRAM_NAME		"brcm/brcmfmac4329-sdio.txt"
#define BCM4330_FIRMWARE_NAME		"brcm/brcmfmac4330-sdio.bin"
#define BCM4330_NVRAM_NAME		"brcm/brcmfmac4330-sdio.txt"
#define BCM4334_FIRMWARE_NAME		"brcm/brcmfmac4334-sdio.bin"
#define BCM4334_NVRAM_NAME		"brcm/brcmfmac4334-sdio.txt"
#define BCM4335_FIRMWARE_NAME		"brcm/brcmfmac4335-sdio.bin"
#define BCM4335_NVRAM_NAME		"brcm/brcmfmac4335-sdio.txt"
585 586
#define BCM43362_FIRMWARE_NAME		"brcm/brcmfmac43362-sdio.bin"
#define BCM43362_NVRAM_NAME		"brcm/brcmfmac43362-sdio.txt"
587 588
#define BCM4339_FIRMWARE_NAME		"brcm/brcmfmac4339-sdio.bin"
#define BCM4339_NVRAM_NAME		"brcm/brcmfmac4339-sdio.txt"
589 590 591 592 593 594 595 596 597 598 599 600 601 602 603

MODULE_FIRMWARE(BCM43143_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43143_NVRAM_NAME);
MODULE_FIRMWARE(BCM43241B0_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43241B0_NVRAM_NAME);
MODULE_FIRMWARE(BCM43241B4_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43241B4_NVRAM_NAME);
MODULE_FIRMWARE(BCM4329_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4329_NVRAM_NAME);
MODULE_FIRMWARE(BCM4330_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4330_NVRAM_NAME);
MODULE_FIRMWARE(BCM4334_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4334_NVRAM_NAME);
MODULE_FIRMWARE(BCM4335_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4335_NVRAM_NAME);
604 605
MODULE_FIRMWARE(BCM43362_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM43362_NVRAM_NAME);
606 607
MODULE_FIRMWARE(BCM4339_FIRMWARE_NAME);
MODULE_FIRMWARE(BCM4339_NVRAM_NAME);
608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630

struct brcmf_firmware_names {
	u32 chipid;
	u32 revmsk;
	const char *bin;
	const char *nv;
};

enum brcmf_firmware_type {
	BRCMF_FIRMWARE_BIN,
	BRCMF_FIRMWARE_NVRAM
};

#define BRCMF_FIRMWARE_NVRAM(name) \
	name ## _FIRMWARE_NAME, name ## _NVRAM_NAME

static const struct brcmf_firmware_names brcmf_fwname_data[] = {
	{ BCM43143_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM43143) },
	{ BCM43241_CHIP_ID, 0x0000001F, BRCMF_FIRMWARE_NVRAM(BCM43241B0) },
	{ BCM43241_CHIP_ID, 0xFFFFFFE0, BRCMF_FIRMWARE_NVRAM(BCM43241B4) },
	{ BCM4329_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4329) },
	{ BCM4330_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4330) },
	{ BCM4334_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4334) },
631
	{ BCM4335_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4335) },
632
	{ BCM43362_CHIP_ID, 0xFFFFFFFE, BRCMF_FIRMWARE_NVRAM(BCM43362) },
633
	{ BCM4339_CHIP_ID, 0xFFFFFFFF, BRCMF_FIRMWARE_NVRAM(BCM4339) }
634 635 636
};


637
static const struct firmware *brcmf_sdio_get_fw(struct brcmf_sdio *bus,
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
						  enum brcmf_firmware_type type)
{
	const struct firmware *fw;
	const char *name;
	int err, i;

	for (i = 0; i < ARRAY_SIZE(brcmf_fwname_data); i++) {
		if (brcmf_fwname_data[i].chipid == bus->ci->chip &&
		    brcmf_fwname_data[i].revmsk & BIT(bus->ci->chiprev)) {
			switch (type) {
			case BRCMF_FIRMWARE_BIN:
				name = brcmf_fwname_data[i].bin;
				break;
			case BRCMF_FIRMWARE_NVRAM:
				name = brcmf_fwname_data[i].nv;
				break;
			default:
				brcmf_err("invalid firmware type (%d)\n", type);
				return NULL;
			}
			goto found;
		}
	}
	brcmf_err("Unknown chipid %d [%d]\n",
		  bus->ci->chip, bus->ci->chiprev);
	return NULL;

found:
	err = request_firmware(&fw, name, &bus->sdiodev->func[2]->dev);
	if ((err) || (!fw)) {
		brcmf_err("fail to request firmware %s (%d)\n", name, err);
		return NULL;
	}

	return fw;
}

675 676 677 678 679 680 681 682 683 684 685
static void pkt_align(struct sk_buff *p, int len, int align)
{
	uint datalign;
	datalign = (unsigned long)(p->data);
	datalign = roundup(datalign, (align)) - datalign;
	if (datalign)
		skb_pull(p, datalign);
	__skb_trim(p, len);
}

/* To check if there's window offered */
686
static bool data_ok(struct brcmf_sdio *bus)
687 688 689 690 691 692 693 694 695
{
	return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
	       ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
}

/*
 * Reads a register in the SDIO hardware block. This block occupies a series of
 * adresses on the 32 bit backplane bus.
 */
696
static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
697
{
698
	struct brcmf_core *core;
699
	int ret;
700

701 702
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	*regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
703 704

	return ret;
705 706
}

707
static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
708
{
709
	struct brcmf_core *core;
710
	int ret;
711

712 713
	core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
714 715

	return ret;
716 717
}

718
static int
719
brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
720 721 722 723 724 725 726 727 728
{
	u8 wr_val = 0, rd_val, cmp_val, bmask;
	int err = 0;
	int try_cnt = 0;

	brcmf_dbg(TRACE, "Enter\n");

	wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
	/* 1st KSO write goes to AOS wake up core if device is asleep  */
729 730
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
			  wr_val, &err);
731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	if (err) {
		brcmf_err("SDIO_AOS KSO write error: %d\n", err);
		return err;
	}

	if (on) {
		/* device WAKEUP through KSO:
		 * write bit 0 & read back until
		 * both bits 0 (kso bit) & 1 (dev on status) are set
		 */
		cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
			  SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
		bmask = cmp_val;
		usleep_range(2000, 3000);
	} else {
		/* Put device to sleep, turn off KSO */
		cmp_val = 0;
		/* only check for bit0, bit1(dev on status) may not
		 * get cleared right away
		 */
		bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
	}

	do {
		/* reliable KSO bit set/clr:
		 * the sdiod sleep write access is synced to PMU 32khz clk
		 * just one write attempt may fail,
		 * read it back until it matches written value
		 */
760 761
		rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
					   &err);
762 763 764 765 766
		if (((rd_val & bmask) == cmp_val) && !err)
			break;
		brcmf_dbg(SDIO, "KSO wr/rd retry:%d (max: %d) ERR:%x\n",
			  try_cnt, MAX_KSO_ATTEMPTS, err);
		udelay(KSO_WAIT_US);
767 768
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  wr_val, &err);
769 770 771 772 773
	} while (try_cnt++ < MAX_KSO_ATTEMPTS);

	return err;
}

774 775 776 777 778
#define PKT_AVAILABLE()		(intstatus & I_HMB_FRAME_IND)

#define HOSTINTMASK		(I_HMB_SW_MASK | I_CHIPACTIVE)

/* Turn backplane clock on or off */
779
static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
780 781 782 783 784
{
	int err;
	u8 clkctl, clkreq, devctl;
	unsigned long timeout;

785
	brcmf_dbg(SDIO, "Enter\n");
786 787 788

	clkctl = 0;

789 790 791 792 793
	if (bus->sr_enabled) {
		bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
		return 0;
	}

794 795 796 797 798
	if (on) {
		/* Request HT Avail */
		clkreq =
		    bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;

799 800
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
801
		if (err) {
802
			brcmf_err("HT Avail request error: %d\n", err);
803 804 805 806
			return -EBADE;
		}

		/* Check current status */
807 808
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
809
		if (err) {
810
			brcmf_err("HT Avail read error: %d\n", err);
811 812 813 814 815 816
			return -EBADE;
		}

		/* Go to pending and await interrupt if appropriate */
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
			/* Allow only clock-available interrupt */
817 818
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
819
			if (err) {
820
				brcmf_err("Devctl error setting CA: %d\n",
821 822 823 824 825
					  err);
				return -EBADE;
			}

			devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
826 827
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
828
			brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
829 830 831 832 833
			bus->clkstate = CLK_PENDING;

			return 0;
		} else if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
834 835
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
836
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
837 838
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
839 840 841 842 843 844
		}

		/* Otherwise, wait here (polling) for HT Avail */
		timeout = jiffies +
			  msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
		while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
845 846 847
			clkctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_FUNC1_CHIPCLKCSR,
						   &err);
848 849 850 851 852 853
			if (time_after(jiffies, timeout))
				break;
			else
				usleep_range(5000, 10000);
		}
		if (err) {
854
			brcmf_err("HT Avail request error: %d\n", err);
855 856 857
			return -EBADE;
		}
		if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
858
			brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
859 860 861 862 863 864
				  PMU_MAX_TRANSITION_DLY, clkctl);
			return -EBADE;
		}

		/* Mark clock available */
		bus->clkstate = CLK_AVAIL;
865
		brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
866

J
Joe Perches 已提交
867
#if defined(DEBUG)
868
		if (!bus->alp_only) {
869
			if (SBSDIO_ALPONLY(clkctl))
870
				brcmf_err("HT Clock should be on\n");
871
		}
J
Joe Perches 已提交
872
#endif				/* defined (DEBUG) */
873 874 875 876 877 878 879

		bus->activity = true;
	} else {
		clkreq = 0;

		if (bus->clkstate == CLK_PENDING) {
			/* Cancel CA-only interrupt filter */
880 881
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
882
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
883 884
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
885 886 887
		}

		bus->clkstate = CLK_SDONLY;
888 889
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  clkreq, &err);
890
		brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
891
		if (err) {
892
			brcmf_err("Failed access turning clock off: %d\n",
893 894 895 896 897 898 899 900
				  err);
			return -EBADE;
		}
	}
	return 0;
}

/* Change idle/active SD state */
901
static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
902
{
903
	brcmf_dbg(SDIO, "Enter\n");
904 905 906 907 908 909 910 911 912 913

	if (on)
		bus->clkstate = CLK_SDONLY;
	else
		bus->clkstate = CLK_NONE;

	return 0;
}

/* Transition SD and backplane clock readiness */
914
static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
915
{
J
Joe Perches 已提交
916
#ifdef DEBUG
917
	uint oldstate = bus->clkstate;
J
Joe Perches 已提交
918
#endif				/* DEBUG */
919

920
	brcmf_dbg(SDIO, "Enter\n");
921 922 923 924

	/* Early exit if we're already there */
	if (bus->clkstate == target) {
		if (target == CLK_AVAIL) {
925
			brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
926 927 928 929 930 931 932 933 934
			bus->activity = true;
		}
		return 0;
	}

	switch (target) {
	case CLK_AVAIL:
		/* Make sure SD clock is available */
		if (bus->clkstate == CLK_NONE)
935
			brcmf_sdio_sdclk(bus, true);
936
		/* Now request HT Avail on the backplane */
937 938
		brcmf_sdio_htclk(bus, true, pendok);
		brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
939 940 941 942 943 944
		bus->activity = true;
		break;

	case CLK_SDONLY:
		/* Remove HT request, or bring up SD clock */
		if (bus->clkstate == CLK_NONE)
945
			brcmf_sdio_sdclk(bus, true);
946
		else if (bus->clkstate == CLK_AVAIL)
947
			brcmf_sdio_htclk(bus, false, false);
948
		else
949
			brcmf_err("request for %d -> %d\n",
950
				  bus->clkstate, target);
951
		brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
952 953 954 955 956
		break;

	case CLK_NONE:
		/* Make sure to remove HT request */
		if (bus->clkstate == CLK_AVAIL)
957
			brcmf_sdio_htclk(bus, false, false);
958
		/* Now remove the SD clock */
959 960
		brcmf_sdio_sdclk(bus, false);
		brcmf_sdio_wd_timer(bus, 0);
961 962
		break;
	}
J
Joe Perches 已提交
963
#ifdef DEBUG
964
	brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
J
Joe Perches 已提交
965
#endif				/* DEBUG */
966 967 968 969

	return 0;
}

970
static int
971
brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
972 973
{
	int err = 0;
974 975

	brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993
		  (sleep ? "SLEEP" : "WAKE"),
		  (bus->sleeping ? "SLEEP" : "WAKE"));

	/* If SR is enabled control bus state with KSO */
	if (bus->sr_enabled) {
		/* Done if we're already in the requested state */
		if (sleep == bus->sleeping)
			goto end;

		/* Going to sleep */
		if (sleep) {
			/* Don't sleep if something is pending */
			if (atomic_read(&bus->intstatus) ||
			    atomic_read(&bus->ipend) > 0 ||
			    (!atomic_read(&bus->fcstate) &&
			    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
			    data_ok(bus)))
				 return -EBUSY;
994
			err = brcmf_sdio_kso_control(bus, false);
995 996
			/* disable watchdog */
			if (!err)
997
				brcmf_sdio_wd_timer(bus, 0);
998 999
		} else {
			bus->idlecount = 0;
1000
			err = brcmf_sdio_kso_control(bus, true);
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017
		}
		if (!err) {
			/* Change state */
			bus->sleeping = sleep;
			brcmf_dbg(SDIO, "new state %s\n",
				  (sleep ? "SLEEP" : "WAKE"));
		} else {
			brcmf_err("error while changing bus sleep state %d\n",
				  err);
			return err;
		}
	}

end:
	/* control clocks */
	if (sleep) {
		if (!bus->sr_enabled)
1018
			brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
1019
	} else {
1020
		brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
1021 1022 1023 1024 1025 1026
	}

	return err;

}

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
#ifdef DEBUG
static inline bool brcmf_sdio_valid_shared_address(u32 addr)
{
	return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
}

static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
				 struct sdpcm_shared *sh)
{
	u32 addr;
	int rv;
	u32 shaddr = 0;
	struct sdpcm_shared_le sh_le;
	__le32 addr_le;

	shaddr = bus->ci->rambase + bus->ramsize - 4;

	/*
	 * Read last word in socram to determine
	 * address of sdpcm_shared structure
	 */
	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_bus_sleep(bus, false, false);
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr, (u8 *)&addr_le, 4);
	sdio_release_host(bus->sdiodev->func[1]);
	if (rv < 0)
		return rv;

	addr = le32_to_cpu(addr_le);

	brcmf_dbg(SDIO, "sdpcm_shared address 0x%08X\n", addr);

	/*
	 * Check if addr is valid.
	 * NVRAM length at the end of memory should have been overwritten.
	 */
	if (!brcmf_sdio_valid_shared_address(addr)) {
			brcmf_err("invalid sdpcm_shared address 0x%08X\n",
				  addr);
			return -EINVAL;
	}

	/* Read hndrte_shared structure */
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
			       sizeof(struct sdpcm_shared_le));
	if (rv < 0)
		return rv;

	/* Endianness */
	sh->flags = le32_to_cpu(sh_le.flags);
	sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
	sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
	sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
	sh->assert_line = le32_to_cpu(sh_le.assert_line);
	sh->console_addr = le32_to_cpu(sh_le.console_addr);
	sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);

	if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
		brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
			  SDPCM_SHARED_VERSION,
			  sh->flags & SDPCM_SHARED_VERSION_MASK);
		return -EPROTO;
	}

	return 0;
}

static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
	struct sdpcm_shared sh;

	if (brcmf_sdio_readshared(bus, &sh) == 0)
		bus->console_addr = sh.console_addr;
}
#else
static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

1107
static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
1108 1109 1110 1111
{
	u32 intstatus = 0;
	u32 hmb_data;
	u8 fcbits;
1112
	int ret;
1113

1114
	brcmf_dbg(SDIO, "Enter\n");
1115 1116

	/* Read mailbox data and ack that we did so */
1117 1118
	ret = r_sdreg32(bus, &hmb_data,
			offsetof(struct sdpcmd_regs, tohostmailboxdata));
1119

1120
	if (ret == 0)
1121
		w_sdreg32(bus, SMB_INT_ACK,
1122
			  offsetof(struct sdpcmd_regs, tosbmailbox));
1123
	bus->sdcnt.f1regdata += 2;
1124 1125 1126

	/* Dongle recomposed rx frames, accept them again */
	if (hmb_data & HMB_DATA_NAKHANDLED) {
1127
		brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
1128 1129
			  bus->rx_seq);
		if (!bus->rxskip)
1130
			brcmf_err("unexpected NAKHANDLED!\n");
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143

		bus->rxskip = false;
		intstatus |= I_HMB_FRAME_IND;
	}

	/*
	 * DEVREADY does not occur with gSPI.
	 */
	if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
		bus->sdpcm_ver =
		    (hmb_data & HMB_DATA_VERSION_MASK) >>
		    HMB_DATA_VERSION_SHIFT;
		if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
1144
			brcmf_err("Version mismatch, dongle reports %d, "
1145 1146 1147
				  "expecting %d\n",
				  bus->sdpcm_ver, SDPCM_PROT_VERSION);
		else
1148
			brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
1149
				  bus->sdpcm_ver);
1150 1151 1152 1153 1154 1155

		/*
		 * Retrieve console state address now that firmware should have
		 * updated it.
		 */
		brcmf_sdio_get_console_addr(bus);
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
	}

	/*
	 * Flow Control has been moved into the RX headers and this out of band
	 * method isn't used any more.
	 * remaining backward compatible with older dongles.
	 */
	if (hmb_data & HMB_DATA_FC) {
		fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
							HMB_DATA_FCDATA_SHIFT;

		if (fcbits & ~bus->flowcontrol)
1168
			bus->sdcnt.fc_xoff++;
1169 1170

		if (bus->flowcontrol & ~fcbits)
1171
			bus->sdcnt.fc_xon++;
1172

1173
		bus->sdcnt.fc_rcvd++;
1174 1175 1176 1177 1178 1179 1180 1181 1182
		bus->flowcontrol = fcbits;
	}

	/* Shouldn't be any others */
	if (hmb_data & ~(HMB_DATA_DEVREADY |
			 HMB_DATA_NAKHANDLED |
			 HMB_DATA_FC |
			 HMB_DATA_FWREADY |
			 HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
1183
		brcmf_err("Unknown mailbox data content: 0x%02x\n",
1184 1185 1186 1187 1188
			  hmb_data);

	return intstatus;
}

1189
static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
1190 1191 1192 1193 1194 1195
{
	uint retries = 0;
	u16 lastrbc;
	u8 hi, lo;
	int err;

1196
	brcmf_err("%sterminate frame%s\n",
1197 1198 1199 1200
		  abort ? "abort command, " : "",
		  rtx ? ", send NAK" : "");

	if (abort)
1201
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
1202

1203 1204
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
			  SFC_RF_TERM, &err);
1205
	bus->sdcnt.f1regdata++;
1206 1207 1208

	/* Wait until the packet has been flushed (device/FIFO stable) */
	for (lastrbc = retries = 0xffff; retries > 0; retries--) {
1209 1210 1211 1212
		hi = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCHI, &err);
		lo = brcmf_sdiod_regrb(bus->sdiodev,
				       SBSDIO_FUNC1_RFRAMEBCLO, &err);
1213
		bus->sdcnt.f1regdata += 2;
1214 1215 1216 1217 1218

		if ((hi == 0) && (lo == 0))
			break;

		if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
1219
			brcmf_err("count growing: last 0x%04x now 0x%04x\n",
1220 1221 1222 1223 1224 1225
				  lastrbc, (hi << 8) + lo);
		}
		lastrbc = (hi << 8) + lo;
	}

	if (!retries)
1226
		brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
1227
	else
1228
		brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
1229 1230

	if (rtx) {
1231
		bus->sdcnt.rxrtx++;
1232 1233
		err = w_sdreg32(bus, SMB_NAK,
				offsetof(struct sdpcmd_regs, tosbmailbox));
1234

1235
		bus->sdcnt.f1regdata++;
1236
		if (err == 0)
1237 1238 1239 1240
			bus->rxskip = true;
	}

	/* Clear partial in any case */
1241
	bus->cur_read.len = 0;
1242 1243
}

1244
/* return total length of buffer chain */
1245
static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
{
	struct sk_buff *p;
	uint total;

	total = 0;
	skb_queue_walk(&bus->glom, p)
		total += p->len;
	return total;
}

1256
static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
1257 1258 1259 1260 1261 1262 1263 1264 1265
{
	struct sk_buff *cur, *next;

	skb_queue_walk_safe(&bus->glom, cur, next) {
		skb_unlink(cur, &bus->glom);
		brcmu_pkt_buf_free_skb(cur);
	}
}

1266 1267 1268 1269 1270 1271
/**
 * brcmfmac sdio bus specific header
 * This is the lowest layer header wrapped on the packets transmitted between
 * host and WiFi dongle which contains information needed for SDIO core and
 * firmware
 *
1272 1273
 * It consists of 3 parts: hardware header, hardware extension header and
 * software header
1274 1275 1276
 * hardware header (frame tag) - 4 bytes
 * Byte 0~1: Frame length
 * Byte 2~3: Checksum, bit-wise inverse of frame length
1277 1278 1279 1280 1281 1282 1283
 * hardware extension header - 8 bytes
 * Tx glom mode only, N/A for Rx or normal Tx
 * Byte 0~1: Packet length excluding hw frame tag
 * Byte 2: Reserved
 * Byte 3: Frame flags, bit 0: last frame indication
 * Byte 4~5: Reserved
 * Byte 6~7: Tail padding length
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
 * software header - 8 bytes
 * Byte 0: Rx/Tx sequence number
 * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
 * Byte 2: Length of next data frame, reserved for Tx
 * Byte 3: Data offset
 * Byte 4: Flow control bits, reserved for Tx
 * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
 * Byte 6~7: Reserved
 */
#define SDPCM_HWHDR_LEN			4
1294
#define SDPCM_HWEXT_LEN			8
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
#define SDPCM_SWHDR_LEN			8
#define SDPCM_HDRLEN			(SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
/* software header */
#define SDPCM_SEQ_MASK			0x000000ff
#define SDPCM_SEQ_WRAP			256
#define SDPCM_CHANNEL_MASK		0x00000f00
#define SDPCM_CHANNEL_SHIFT		8
#define SDPCM_CONTROL_CHANNEL		0	/* Control */
#define SDPCM_EVENT_CHANNEL		1	/* Asyc Event Indication */
#define SDPCM_DATA_CHANNEL		2	/* Data Xmit/Recv */
#define SDPCM_GLOM_CHANNEL		3	/* Coalesced packets */
#define SDPCM_TEST_CHANNEL		15	/* Test/debug packets */
#define SDPCM_GLOMDESC(p)		(((u8 *)p)[1] & 0x80)
#define SDPCM_NEXTLEN_MASK		0x00ff0000
#define SDPCM_NEXTLEN_SHIFT		16
#define SDPCM_DOFFSET_MASK		0xff000000
#define SDPCM_DOFFSET_SHIFT		24
#define SDPCM_FCMASK_MASK		0x000000ff
#define SDPCM_WINDOW_MASK		0x0000ff00
#define SDPCM_WINDOW_SHIFT		8

static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
{
	u32 hdrvalue;
	hdrvalue = *(u32 *)swheader;
	return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
}

static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *rd,
			      enum brcmf_sdio_frmtype type)
1326 1327 1328
{
	u16 len, checksum;
	u8 rx_seq, fc, tx_seq_max;
1329
	u32 swheader;
1330

1331
	trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
1332

1333
	/* hw header */
1334 1335 1336 1337 1338
	len = get_unaligned_le16(header);
	checksum = get_unaligned_le16(header + sizeof(u16));
	/* All zero means no more to read */
	if (!(len | checksum)) {
		bus->rxpending = false;
1339
		return -ENODATA;
1340 1341
	}
	if ((u16)(~(len ^ checksum))) {
1342
		brcmf_err("HW header checksum error\n");
1343
		bus->sdcnt.rx_badhdr++;
1344
		brcmf_sdio_rxfail(bus, false, false);
1345
		return -EIO;
1346 1347
	}
	if (len < SDPCM_HDRLEN) {
1348
		brcmf_err("HW header length error\n");
1349
		return -EPROTO;
1350
	}
1351 1352
	if (type == BRCMF_SDIO_FT_SUPER &&
	    (roundup(len, bus->blocksize) != rd->len)) {
1353
		brcmf_err("HW superframe header length error\n");
1354
		return -EPROTO;
1355 1356
	}
	if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
1357
		brcmf_err("HW subframe header length error\n");
1358
		return -EPROTO;
1359
	}
1360 1361
	rd->len = len;

1362 1363 1364 1365
	/* software header */
	header += SDPCM_HWHDR_LEN;
	swheader = le32_to_cpu(*(__le32 *)header);
	if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
1366
		brcmf_err("Glom descriptor found in superframe head\n");
1367
		rd->len = 0;
1368
		return -EINVAL;
1369
	}
1370 1371
	rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
	rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
1372 1373
	if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
	    type != BRCMF_SDIO_FT_SUPER) {
1374
		brcmf_err("HW header length too long\n");
1375
		bus->sdcnt.rx_toolong++;
1376
		brcmf_sdio_rxfail(bus, false, false);
1377
		rd->len = 0;
1378
		return -EPROTO;
1379
	}
1380
	if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
1381
		brcmf_err("Wrong channel for superframe\n");
1382
		rd->len = 0;
1383
		return -EINVAL;
1384 1385 1386
	}
	if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
	    rd->channel != SDPCM_EVENT_CHANNEL) {
1387
		brcmf_err("Wrong channel for subframe\n");
1388
		rd->len = 0;
1389
		return -EINVAL;
1390
	}
1391
	rd->dat_offset = brcmf_sdio_getdatoffset(header);
1392
	if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
1393
		brcmf_err("seq %d: bad data offset\n", rx_seq);
1394
		bus->sdcnt.rx_badhdr++;
1395
		brcmf_sdio_rxfail(bus, false, false);
1396
		rd->len = 0;
1397
		return -ENXIO;
1398 1399
	}
	if (rd->seq_num != rx_seq) {
1400
		brcmf_err("seq %d: sequence number error, expect %d\n",
1401 1402 1403 1404
			  rx_seq, rd->seq_num);
		bus->sdcnt.rx_badseq++;
		rd->seq_num = rx_seq;
	}
1405 1406
	/* no need to check the reset for subframe */
	if (type == BRCMF_SDIO_FT_SUB)
1407
		return 0;
1408
	rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
1409 1410 1411
	if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
		/* only warm for NON glom packet */
		if (rd->channel != SDPCM_GLOM_CHANNEL)
1412
			brcmf_err("seq %d: next length error\n", rx_seq);
1413 1414
		rd->len_nxtfrm = 0;
	}
1415 1416
	swheader = le32_to_cpu(*(__le32 *)(header + 4));
	fc = swheader & SDPCM_FCMASK_MASK;
1417 1418 1419 1420 1421 1422 1423 1424
	if (bus->flowcontrol != fc) {
		if (~bus->flowcontrol & fc)
			bus->sdcnt.fc_xoff++;
		if (bus->flowcontrol & ~fc)
			bus->sdcnt.fc_xon++;
		bus->sdcnt.fc_rcvd++;
		bus->flowcontrol = fc;
	}
1425
	tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
1426
	if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
1427
		brcmf_err("seq %d: max tx seq number error\n", rx_seq);
1428 1429 1430 1431
		tx_seq_max = bus->tx_seq + 2;
	}
	bus->tx_max = tx_seq_max;

1432
	return 0;
1433 1434
}

1435 1436 1437 1438 1439 1440 1441 1442 1443
static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
{
	*(__le16 *)header = cpu_to_le16(frm_length);
	*(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
}

static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
			      struct brcmf_sdio_hdrinfo *hd_info)
{
1444 1445
	u32 hdrval;
	u8 hdr_offset;
1446 1447

	brcmf_sdio_update_hwhdr(header, hd_info->len);
1448 1449 1450 1451 1452 1453 1454 1455 1456
	hdr_offset = SDPCM_HWHDR_LEN;

	if (bus->txglom) {
		hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
		*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
		hdrval = (u16)hd_info->tail_pad << 16;
		*(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
		hdr_offset += SDPCM_HWEXT_LEN;
	}
1457

1458 1459 1460 1461 1462 1463 1464 1465
	hdrval = hd_info->seq_num;
	hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
		  SDPCM_CHANNEL_MASK;
	hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
		  SDPCM_DOFFSET_MASK;
	*((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
	*(((__le32 *)(header + hdr_offset)) + 1) = 0;
	trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
1466 1467
}

1468
static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
1469 1470 1471
{
	u16 dlen, totlen;
	u8 *dptr, num = 0;
1472
	u16 sublen;
1473
	struct sk_buff *pfirst, *pnext;
1474 1475

	int errcode;
1476
	u8 doff, sfdoff;
1477

1478
	struct brcmf_sdio_hdrinfo rd_new;
1479 1480 1481 1482

	/* If packets, issue read(s) and send up packet chain */
	/* Return sequence numbers consumed? */

1483
	brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
1484
		  bus->glomd, skb_peek(&bus->glom));
1485 1486 1487

	/* If there's a descriptor, generate the packet chain */
	if (bus->glomd) {
1488
		pfirst = pnext = NULL;
1489 1490 1491
		dlen = (u16) (bus->glomd->len);
		dptr = bus->glomd->data;
		if (!dlen || (dlen & 1)) {
1492
			brcmf_err("bad glomd len(%d), ignore descriptor\n",
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
				  dlen);
			dlen = 0;
		}

		for (totlen = num = 0; dlen; num++) {
			/* Get (and move past) next length */
			sublen = get_unaligned_le16(dptr);
			dlen -= sizeof(u16);
			dptr += sizeof(u16);
			if ((sublen < SDPCM_HDRLEN) ||
			    ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
1504
				brcmf_err("descriptor len %d bad: %d\n",
1505 1506 1507 1508
					  num, sublen);
				pnext = NULL;
				break;
			}
1509
			if (sublen % bus->sgentry_align) {
1510
				brcmf_err("sublen %d not multiple of %d\n",
1511
					  sublen, bus->sgentry_align);
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
			}
			totlen += sublen;

			/* For last frame, adjust read len so total
				 is a block multiple */
			if (!dlen) {
				sublen +=
				    (roundup(totlen, bus->blocksize) - totlen);
				totlen = roundup(totlen, bus->blocksize);
			}

			/* Allocate/chain packet for next subframe */
1524
			pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
1525
			if (pnext == NULL) {
1526
				brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
1527 1528 1529
					  num, sublen);
				break;
			}
1530
			skb_queue_tail(&bus->glom, pnext);
1531 1532

			/* Adhere to start alignment requirements */
1533
			pkt_align(pnext, sublen, bus->sgentry_align);
1534 1535 1536 1537 1538 1539 1540
		}

		/* If all allocations succeeded, save packet chain
			 in bus structure */
		if (pnext) {
			brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
				  totlen, num);
1541 1542
			if (BRCMF_GLOM_ON() && bus->cur_read.len &&
			    totlen != bus->cur_read.len) {
1543
				brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
1544
					  bus->cur_read.len, totlen, rxseq);
1545 1546 1547
			}
			pfirst = pnext = NULL;
		} else {
1548
			brcmf_sdio_free_glom(bus);
1549 1550 1551 1552 1553 1554
			num = 0;
		}

		/* Done with descriptor packet */
		brcmu_pkt_buf_free_skb(bus->glomd);
		bus->glomd = NULL;
1555
		bus->cur_read.len = 0;
1556 1557 1558 1559
	}

	/* Ok -- either we just generated a packet chain,
		 or had one from before */
1560
	if (!skb_queue_empty(&bus->glom)) {
1561 1562
		if (BRCMF_GLOM_ON()) {
			brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
1563
			skb_queue_walk(&bus->glom, pnext) {
1564 1565 1566 1567 1568 1569
				brcmf_dbg(GLOM, "    %p: %p len 0x%04x (%d)\n",
					  pnext, (u8 *) (pnext->data),
					  pnext->len, pnext->len);
			}
		}

1570
		pfirst = skb_peek(&bus->glom);
1571
		dlen = (u16) brcmf_sdio_glom_len(bus);
1572 1573 1574 1575 1576

		/* Do an SDIO read for the superframe.  Configurable iovar to
		 * read directly into the chained packet, or allocate a large
		 * packet and and copy into the chain.
		 */
1577
		sdio_claim_host(bus->sdiodev->func[1]);
1578 1579
		errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
						 &bus->glom, dlen);
1580
		sdio_release_host(bus->sdiodev->func[1]);
1581
		bus->sdcnt.f2rxdata++;
1582 1583 1584

		/* On failure, kill the superframe, allow a couple retries */
		if (errcode < 0) {
1585
			brcmf_err("glom read of %d bytes failed: %d\n",
1586 1587
				  dlen, errcode);

1588
			sdio_claim_host(bus->sdiodev->func[1]);
1589
			if (bus->glomerr++ < 3) {
1590
				brcmf_sdio_rxfail(bus, true, true);
1591 1592
			} else {
				bus->glomerr = 0;
1593
				brcmf_sdio_rxfail(bus, true, false);
1594
				bus->sdcnt.rxglomfail++;
1595
				brcmf_sdio_free_glom(bus);
1596
			}
1597
			sdio_release_host(bus->sdiodev->func[1]);
1598 1599
			return 0;
		}
1600 1601 1602 1603

		brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
				   pfirst->data, min_t(int, pfirst->len, 48),
				   "SUPERFRAME:\n");
1604

1605 1606
		rd_new.seq_num = rxseq;
		rd_new.len = dlen;
1607
		sdio_claim_host(bus->sdiodev->func[1]);
1608 1609
		errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
					     BRCMF_SDIO_FT_SUPER);
1610
		sdio_release_host(bus->sdiodev->func[1]);
1611
		bus->cur_read.len = rd_new.len_nxtfrm << 4;
1612 1613

		/* Remove superframe header, remember offset */
1614 1615
		skb_pull(pfirst, rd_new.dat_offset);
		sfdoff = rd_new.dat_offset;
1616
		num = 0;
1617 1618

		/* Validate all the subframe headers */
1619 1620 1621 1622 1623
		skb_queue_walk(&bus->glom, pnext) {
			/* leave when invalid subframe is found */
			if (errcode)
				break;

1624 1625
			rd_new.len = pnext->len;
			rd_new.seq_num = rxseq++;
1626
			sdio_claim_host(bus->sdiodev->func[1]);
1627 1628
			errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
						     BRCMF_SDIO_FT_SUB);
1629
			sdio_release_host(bus->sdiodev->func[1]);
1630
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1631
					   pnext->data, 32, "subframe:\n");
1632

1633
			num++;
1634 1635 1636 1637 1638
		}

		if (errcode) {
			/* Terminate frame on error, request
				 a couple retries */
1639
			sdio_claim_host(bus->sdiodev->func[1]);
1640 1641 1642
			if (bus->glomerr++ < 3) {
				/* Restore superframe header space */
				skb_push(pfirst, sfdoff);
1643
				brcmf_sdio_rxfail(bus, true, true);
1644 1645
			} else {
				bus->glomerr = 0;
1646
				brcmf_sdio_rxfail(bus, true, false);
1647
				bus->sdcnt.rxglomfail++;
1648
				brcmf_sdio_free_glom(bus);
1649
			}
1650
			sdio_release_host(bus->sdiodev->func[1]);
1651
			bus->cur_read.len = 0;
1652 1653 1654 1655 1656
			return 0;
		}

		/* Basic SD framing looks ok - process each packet (header) */

1657
		skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
1658 1659
			dptr = (u8 *) (pfirst->data);
			sublen = get_unaligned_le16(dptr);
1660
			doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
1661

1662
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1663 1664
					   dptr, pfirst->len,
					   "Rx Subframe Data:\n");
1665 1666 1667 1668 1669

			__skb_trim(pfirst, sublen);
			skb_pull(pfirst, doff);

			if (pfirst->len == 0) {
1670
				skb_unlink(pfirst, &bus->glom);
1671 1672 1673 1674
				brcmu_pkt_buf_free_skb(pfirst);
				continue;
			}

1675 1676 1677 1678 1679 1680 1681
			brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
					   pfirst->data,
					   min_t(int, pfirst->len, 32),
					   "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
					   bus->glom.qlen, pfirst, pfirst->data,
					   pfirst->len, pfirst->next,
					   pfirst->prev);
1682 1683 1684
			skb_unlink(pfirst, &bus->glom);
			brcmf_rx_frame(bus->sdiodev->dev, pfirst);
			bus->sdcnt.rxglompkts++;
1685 1686
		}

1687
		bus->sdcnt.rxglomframes++;
1688 1689 1690 1691
	}
	return num;
}

1692 1693
static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
				     bool *pending)
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713
{
	DECLARE_WAITQUEUE(wait, current);
	int timeout = msecs_to_jiffies(DCMD_RESP_TIMEOUT);

	/* Wait until control frame is available */
	add_wait_queue(&bus->dcmd_resp_wait, &wait);
	set_current_state(TASK_INTERRUPTIBLE);

	while (!(*condition) && (!signal_pending(current) && timeout))
		timeout = schedule_timeout(timeout);

	if (signal_pending(current))
		*pending = true;

	set_current_state(TASK_RUNNING);
	remove_wait_queue(&bus->dcmd_resp_wait, &wait);

	return timeout;
}

1714
static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
1715 1716 1717 1718 1719 1720 1721
{
	if (waitqueue_active(&bus->dcmd_resp_wait))
		wake_up_interruptible(&bus->dcmd_resp_wait);

	return 0;
}
static void
1722
brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
1723 1724
{
	uint rdlen, pad;
1725
	u8 *buf = NULL, *rbuf;
1726 1727 1728 1729
	int sdret;

	brcmf_dbg(TRACE, "Enter\n");

1730 1731
	if (bus->rxblen)
		buf = vzalloc(bus->rxblen);
1732
	if (!buf)
1733
		goto done;
1734

1735
	rbuf = bus->rxbuf;
1736
	pad = ((unsigned long)rbuf % bus->head_align);
1737
	if (pad)
1738
		rbuf += (bus->head_align - pad);
1739 1740

	/* Copy the already-read portion over */
1741
	memcpy(buf, hdr, BRCMF_FIRSTREAD);
1742 1743 1744 1745 1746 1747 1748 1749
	if (len <= BRCMF_FIRSTREAD)
		goto gotpkt;

	/* Raise rdlen to next SDIO block to avoid tail command */
	rdlen = len - BRCMF_FIRSTREAD;
	if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
		pad = bus->blocksize - (rdlen % bus->blocksize);
		if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
1750
		    ((len + pad) < bus->sdiodev->bus_if->maxctl))
1751
			rdlen += pad;
1752 1753
	} else if (rdlen % bus->head_align) {
		rdlen += bus->head_align - (rdlen % bus->head_align);
1754 1755 1756
	}

	/* Drop if the read is too big or it exceeds our maximum */
1757
	if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
1758
		brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
1759
			  rdlen, bus->sdiodev->bus_if->maxctl);
1760
		brcmf_sdio_rxfail(bus, false, false);
1761 1762 1763
		goto done;
	}

1764
	if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
1765
		brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
1766
			  len, len - doff, bus->sdiodev->bus_if->maxctl);
1767
		bus->sdcnt.rx_toolong++;
1768
		brcmf_sdio_rxfail(bus, false, false);
1769 1770 1771
		goto done;
	}

1772
	/* Read remain of frame body */
1773
	sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
1774
	bus->sdcnt.f2rxdata++;
1775 1776 1777

	/* Control frame failures need retransmission */
	if (sdret < 0) {
1778
		brcmf_err("read %d control bytes failed: %d\n",
1779
			  rdlen, sdret);
1780
		bus->sdcnt.rxc_errors++;
1781
		brcmf_sdio_rxfail(bus, true, true);
1782
		goto done;
1783 1784
	} else
		memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
1785 1786 1787

gotpkt:

1788
	brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
1789
			   buf, len, "RxCtrl:\n");
1790 1791

	/* Point to valid data and indicate its length */
1792 1793
	spin_lock_bh(&bus->rxctl_lock);
	if (bus->rxctl) {
1794
		brcmf_err("last control frame is being processed.\n");
1795 1796 1797 1798 1799 1800
		spin_unlock_bh(&bus->rxctl_lock);
		vfree(buf);
		goto done;
	}
	bus->rxctl = buf + doff;
	bus->rxctl_orig = buf;
1801
	bus->rxlen = len - doff;
1802
	spin_unlock_bh(&bus->rxctl_lock);
1803 1804 1805

done:
	/* Awake any waiters */
1806
	brcmf_sdio_dcmd_resp_wake(bus);
1807 1808 1809
}

/* Pad read to blocksize for efficiency */
1810
static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
1811 1812 1813 1814 1815 1816
{
	if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
		*pad = bus->blocksize - (*rdlen % bus->blocksize);
		if (*pad <= bus->roundup && *pad < bus->blocksize &&
		    *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
			*rdlen += *pad;
1817 1818
	} else if (*rdlen % bus->head_align) {
		*rdlen += bus->head_align - (*rdlen % bus->head_align);
1819 1820 1821
	}
}

1822
static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
1823 1824 1825 1826
{
	struct sk_buff *pkt;		/* Packet for event or data frames */
	u16 pad;		/* Number of pad bytes to read */
	uint rxleft = 0;	/* Remaining number of frames allowed */
1827
	int ret;		/* Return code from calls */
1828
	uint rxcount = 0;	/* Total frames read */
1829
	struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
1830
	u8 head_read = 0;
1831 1832 1833 1834

	brcmf_dbg(TRACE, "Enter\n");

	/* Not finished unless we encounter no more frames indication */
1835
	bus->rxpending = true;
1836

1837
	for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
1838
	     !bus->rxskip && rxleft && brcmf_bus_ready(bus->sdiodev->bus_if);
1839
	     rd->seq_num++, rxleft--) {
1840 1841

		/* Handle glomming separately */
1842
		if (bus->glomd || !skb_queue_empty(&bus->glom)) {
1843 1844
			u8 cnt;
			brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
1845
				  bus->glomd, skb_peek(&bus->glom));
1846
			cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
1847
			brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
1848
			rd->seq_num += cnt - 1;
1849 1850 1851 1852
			rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
			continue;
		}

1853 1854
		rd->len_left = rd->len;
		/* read header first for unknow frame length */
1855
		sdio_claim_host(bus->sdiodev->func[1]);
1856
		if (!rd->len) {
1857 1858
			ret = brcmf_sdiod_recv_buf(bus->sdiodev,
						   bus->rxhdr, BRCMF_FIRSTREAD);
1859
			bus->sdcnt.f2rxhdrs++;
1860
			if (ret < 0) {
1861
				brcmf_err("RXHEADER FAILED: %d\n",
1862
					  ret);
1863
				bus->sdcnt.rx_hdrfail++;
1864
				brcmf_sdio_rxfail(bus, true, true);
1865
				sdio_release_host(bus->sdiodev->func[1]);
1866 1867 1868
				continue;
			}

1869
			brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
1870 1871
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");
1872

1873 1874
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
					       BRCMF_SDIO_FT_NORMAL)) {
1875
				sdio_release_host(bus->sdiodev->func[1]);
1876 1877 1878 1879
				if (!bus->rxpending)
					break;
				else
					continue;
1880 1881
			}

1882
			if (rd->channel == SDPCM_CONTROL_CHANNEL) {
1883 1884 1885
				brcmf_sdio_read_control(bus, bus->rxhdr,
							rd->len,
							rd->dat_offset);
1886 1887 1888 1889 1890
				/* prepare the descriptor for the next read */
				rd->len = rd->len_nxtfrm << 4;
				rd->len_nxtfrm = 0;
				/* treat all packet as event if we don't know */
				rd->channel = SDPCM_EVENT_CHANNEL;
1891
				sdio_release_host(bus->sdiodev->func[1]);
1892 1893
				continue;
			}
1894 1895 1896
			rd->len_left = rd->len > BRCMF_FIRSTREAD ?
				       rd->len - BRCMF_FIRSTREAD : 0;
			head_read = BRCMF_FIRSTREAD;
1897 1898
		}

1899
		brcmf_sdio_pad(bus, &pad, &rd->len_left);
1900

1901
		pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
1902
					    bus->head_align);
1903 1904
		if (!pkt) {
			/* Give up on data, request rtx of events */
1905
			brcmf_err("brcmu_pkt_buf_get_skb failed\n");
1906
			brcmf_sdio_rxfail(bus, false,
1907
					    RETRYCHAN(rd->channel));
1908
			sdio_release_host(bus->sdiodev->func[1]);
1909 1910
			continue;
		}
1911
		skb_pull(pkt, head_read);
1912
		pkt_align(pkt, rd->len_left, bus->head_align);
1913

1914
		ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
1915
		bus->sdcnt.f2rxdata++;
1916
		sdio_release_host(bus->sdiodev->func[1]);
1917

1918
		if (ret < 0) {
1919
			brcmf_err("read %d bytes from channel %d failed: %d\n",
1920
				  rd->len, rd->channel, ret);
1921
			brcmu_pkt_buf_free_skb(pkt);
1922
			sdio_claim_host(bus->sdiodev->func[1]);
1923
			brcmf_sdio_rxfail(bus, true,
1924
					    RETRYCHAN(rd->channel));
1925
			sdio_release_host(bus->sdiodev->func[1]);
1926 1927 1928
			continue;
		}

1929 1930 1931 1932 1933 1934 1935
		if (head_read) {
			skb_push(pkt, head_read);
			memcpy(pkt->data, bus->rxhdr, head_read);
			head_read = 0;
		} else {
			memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
			rd_new.seq_num = rd->seq_num;
1936
			sdio_claim_host(bus->sdiodev->func[1]);
1937 1938
			if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
					       BRCMF_SDIO_FT_NORMAL)) {
1939 1940 1941 1942 1943
				rd->len = 0;
				brcmu_pkt_buf_free_skb(pkt);
			}
			bus->sdcnt.rx_readahead_cnt++;
			if (rd->len != roundup(rd_new.len, 16)) {
1944
				brcmf_err("frame length mismatch:read %d, should be %d\n",
1945 1946 1947
					  rd->len,
					  roundup(rd_new.len, 16) >> 4);
				rd->len = 0;
1948
				brcmf_sdio_rxfail(bus, true, true);
1949
				sdio_release_host(bus->sdiodev->func[1]);
1950 1951 1952
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
1953
			sdio_release_host(bus->sdiodev->func[1]);
1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
			rd->len_nxtfrm = rd_new.len_nxtfrm;
			rd->channel = rd_new.channel;
			rd->dat_offset = rd_new.dat_offset;

			brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
					     BRCMF_DATA_ON()) &&
					   BRCMF_HDRS_ON(),
					   bus->rxhdr, SDPCM_HDRLEN,
					   "RxHdr:\n");

			if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
1965
				brcmf_err("readahead on control packet %d?\n",
1966 1967 1968
					  rd_new.seq_num);
				/* Force retry w/normal header read */
				rd->len = 0;
1969
				sdio_claim_host(bus->sdiodev->func[1]);
1970
				brcmf_sdio_rxfail(bus, false, true);
1971
				sdio_release_host(bus->sdiodev->func[1]);
1972 1973 1974 1975
				brcmu_pkt_buf_free_skb(pkt);
				continue;
			}
		}
1976

1977
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
1978
				   pkt->data, rd->len, "Rx Data:\n");
1979 1980

		/* Save superframe descriptor and allocate packet frame */
1981
		if (rd->channel == SDPCM_GLOM_CHANNEL) {
1982
			if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
1983
				brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
1984
					  rd->len);
1985
				brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
1986
						   pkt->data, rd->len,
1987
						   "Glom Data:\n");
1988
				__skb_trim(pkt, rd->len);
1989 1990 1991
				skb_pull(pkt, SDPCM_HDRLEN);
				bus->glomd = pkt;
			} else {
1992
				brcmf_err("%s: glom superframe w/o "
1993
					  "descriptor!\n", __func__);
1994
				sdio_claim_host(bus->sdiodev->func[1]);
1995
				brcmf_sdio_rxfail(bus, false, false);
1996
				sdio_release_host(bus->sdiodev->func[1]);
1997
			}
1998 1999 2000 2001 2002
			/* prepare the descriptor for the next read */
			rd->len = rd->len_nxtfrm << 4;
			rd->len_nxtfrm = 0;
			/* treat all packet as event if we don't know */
			rd->channel = SDPCM_EVENT_CHANNEL;
2003 2004 2005 2006
			continue;
		}

		/* Fill in packet len and prio, deliver upward */
2007 2008 2009 2010 2011 2012 2013 2014
		__skb_trim(pkt, rd->len);
		skb_pull(pkt, rd->dat_offset);

		/* prepare the descriptor for the next read */
		rd->len = rd->len_nxtfrm << 4;
		rd->len_nxtfrm = 0;
		/* treat all packet as event if we don't know */
		rd->channel = SDPCM_EVENT_CHANNEL;
2015 2016 2017 2018 2019 2020

		if (pkt->len == 0) {
			brcmu_pkt_buf_free_skb(pkt);
			continue;
		}

2021
		brcmf_rx_frame(bus->sdiodev->dev, pkt);
2022
	}
2023

2024 2025 2026
	rxcount = maxframes - rxleft;
	/* Message if we hit the limit */
	if (!rxleft)
2027
		brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
2028 2029 2030 2031
	else
		brcmf_dbg(DATA, "processed %d frames\n", rxcount);
	/* Back off rxseq if awaiting rtx, update rx_seq */
	if (bus->rxskip)
2032 2033
		rd->seq_num--;
	bus->rx_seq = rd->seq_num;
2034 2035 2036 2037 2038

	return rxcount;
}

static void
2039
brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
2040 2041 2042 2043 2044 2045
{
	if (waitqueue_active(&bus->ctrl_wait))
		wake_up_interruptible(&bus->ctrl_wait);
	return;
}

2046 2047
static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
{
2048
	u16 head_pad;
2049 2050 2051 2052 2053
	u8 *dat_buf;

	dat_buf = (u8 *)(pkt->data);

	/* Check head padding */
2054
	head_pad = ((unsigned long)dat_buf % bus->head_align);
2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	if (head_pad) {
		if (skb_headroom(pkt) < head_pad) {
			bus->sdiodev->bus_if->tx_realloc++;
			head_pad = 0;
			if (skb_cow(pkt, head_pad))
				return -ENOMEM;
		}
		skb_push(pkt, head_pad);
		dat_buf = (u8 *)(pkt->data);
		memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
	}
	return head_pad;
}

2069 2070 2071 2072
/**
 * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
 * bus layer usage.
 */
2073
/* flag marking a dummy skb added for DMA alignment requirement */
2074
#define ALIGN_SKB_FLAG		0x8000
2075
/* bit mask of data length chopped from the previous packet */
2076 2077
#define ALIGN_SKB_CHOP_LEN_MASK	0x7fff

2078
static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
2079
				    struct sk_buff_head *pktq,
2080
				    struct sk_buff *pkt, u16 total_len)
2081
{
2082
	struct brcmf_sdio_dev *sdiodev;
2083
	struct sk_buff *pkt_pad;
2084
	u16 tail_pad, tail_chop, chain_pad;
2085
	unsigned int blksize;
2086 2087
	bool lastfrm;
	int ntail, ret;
2088

2089
	sdiodev = bus->sdiodev;
2090 2091
	blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
	/* sg entry alignment should be a divisor of block size */
2092
	WARN_ON(blksize % bus->sgentry_align);
2093 2094

	/* Check tail padding */
2095 2096
	lastfrm = skb_queue_is_last(pktq, pkt);
	tail_pad = 0;
2097
	tail_chop = pkt->len % bus->sgentry_align;
2098
	if (tail_chop)
2099
		tail_pad = bus->sgentry_align - tail_chop;
2100 2101 2102
	chain_pad = (total_len + tail_pad) % blksize;
	if (lastfrm && chain_pad)
		tail_pad += blksize - chain_pad;
2103
	if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
2104 2105 2106
		pkt_pad = bus->txglom_sgpad;
		if (pkt_pad == NULL)
			  brcmu_pkt_buf_get_skb(tail_pad + tail_chop);
2107 2108
		if (pkt_pad == NULL)
			return -ENOMEM;
2109 2110 2111
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
		if (unlikely(ret < 0))
			return ret;
2112 2113 2114
		memcpy(pkt_pad->data,
		       pkt->data + pkt->len - tail_chop,
		       tail_chop);
2115
		*(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
		skb_trim(pkt, pkt->len - tail_chop);
		__skb_queue_after(pktq, pkt, pkt_pad);
	} else {
		ntail = pkt->data_len + tail_pad -
			(pkt->end - pkt->tail);
		if (skb_cloned(pkt) || ntail > 0)
			if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
				return -ENOMEM;
		if (skb_linearize(pkt))
			return -ENOMEM;
		__skb_put(pkt, tail_pad);
	}

2129
	return tail_pad;
2130 2131
}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
/**
 * brcmf_sdio_txpkt_prep - packet preparation for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 * @chan: virtual channel to transmit the packet
 *
 * Processes to be applied to the packet
 *	- Align data buffer pointer
 *	- Align data buffer length
 *	- Prepare header
 * Return: negative value if there is error
 */
static int
brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
		      uint chan)
2147
{
2148
	u16 head_pad, total_len;
2149
	struct sk_buff *pkt_next;
2150 2151
	u8 txseq;
	int ret;
2152
	struct brcmf_sdio_hdrinfo hd_info = {0};
2153

2154 2155 2156 2157 2158 2159 2160 2161
	txseq = bus->tx_seq;
	total_len = 0;
	skb_queue_walk(pktq, pkt_next) {
		/* alignment packet inserted in previous
		 * loop cycle can be skipped as it is
		 * already properly aligned and does not
		 * need an sdpcm header.
		 */
2162
		if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
2163
			continue;
2164

2165 2166 2167 2168 2169 2170 2171
		/* align packet data pointer */
		ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
		if (ret < 0)
			return ret;
		head_pad = (u16)ret;
		if (head_pad)
			memset(pkt_next->data, 0, head_pad + bus->tx_hdrlen);
2172

2173
		total_len += pkt_next->len;
2174

2175
		hd_info.len = pkt_next->len;
2176 2177 2178 2179 2180 2181 2182 2183 2184
		hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
		if (bus->txglom && pktq->qlen > 1) {
			ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
						       pkt_next, total_len);
			if (ret < 0)
				return ret;
			hd_info.tail_pad = (u16)ret;
			total_len += (u16)ret;
		}
2185

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
		hd_info.channel = chan;
		hd_info.dat_offset = head_pad + bus->tx_hdrlen;
		hd_info.seq_num = txseq++;

		/* Now fill the header */
		brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);

		if (BRCMF_BYTES_ON() &&
		    ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
		     (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
2196
			brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
2197 2198
					   "Tx Frame:\n");
		else if (BRCMF_HDRS_ON())
2199
			brcmf_dbg_hex_dump(true, pkt_next->data,
2200 2201 2202 2203 2204 2205 2206 2207
					   head_pad + bus->tx_hdrlen,
					   "Tx Header:\n");
	}
	/* Hardware length tag of the first packet should be total
	 * length of the chain (including padding)
	 */
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
2208 2209
	return 0;
}
2210

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
/**
 * brcmf_sdio_txpkt_postp - packet post processing for transmit
 * @bus: brcmf_sdio structure pointer
 * @pktq: packet list pointer
 *
 * Processes to be applied to the packet
 *	- Remove head padding
 *	- Remove tail padding
 */
static void
brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
{
	u8 *hdr;
	u32 dat_offset;
2225
	u16 tail_pad;
2226
	u16 dummy_flags, chop_len;
2227 2228 2229
	struct sk_buff *pkt_next, *tmp, *pkt_prev;

	skb_queue_walk_safe(pktq, pkt_next, tmp) {
2230
		dummy_flags = *(u16 *)(pkt_next->cb);
2231 2232
		if (dummy_flags & ALIGN_SKB_FLAG) {
			chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
2233 2234 2235 2236 2237 2238 2239
			if (chop_len) {
				pkt_prev = pkt_next->prev;
				skb_put(pkt_prev, chop_len);
			}
			__skb_unlink(pkt_next, pktq);
			brcmu_pkt_buf_free_skb(pkt_next);
		} else {
2240
			hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
2241 2242 2243 2244
			dat_offset = le32_to_cpu(*(__le32 *)hdr);
			dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
				     SDPCM_DOFFSET_SHIFT;
			skb_pull(pkt_next, dat_offset);
2245 2246 2247 2248
			if (bus->txglom) {
				tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
				skb_trim(pkt_next, pkt_next->len - tail_pad);
			}
2249
		}
2250
	}
2251
}
2252

2253 2254
/* Writes a HW/SW header into the packet and sends it. */
/* Assumes: (a) header space already there, (b) caller holds lock */
2255 2256
static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
			    uint chan)
2257 2258 2259
{
	int ret;
	int i;
2260
	struct sk_buff *pkt_next, *tmp;
2261 2262 2263

	brcmf_dbg(TRACE, "Enter\n");

2264
	ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
2265 2266
	if (ret)
		goto done;
2267

2268
	sdio_claim_host(bus->sdiodev->func[1]);
2269
	ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
2270
	bus->sdcnt.f2txdata++;
2271 2272 2273 2274 2275

	if (ret < 0) {
		/* On failure, abort the command and terminate the frame */
		brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
			  ret);
2276
		bus->sdcnt.tx_sderrs++;
2277

2278 2279 2280
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
				  SFC_WF_TERM, NULL);
2281
		bus->sdcnt.f1regdata++;
2282 2283 2284

		for (i = 0; i < 3; i++) {
			u8 hi, lo;
2285 2286 2287 2288
			hi = brcmf_sdiod_regrb(bus->sdiodev,
					       SBSDIO_FUNC1_WFRAMEBCHI, NULL);
			lo = brcmf_sdiod_regrb(bus->sdiodev,
					       SBSDIO_FUNC1_WFRAMEBCLO, NULL);
2289
			bus->sdcnt.f1regdata += 2;
2290 2291 2292 2293
			if ((hi == 0) && (lo == 0))
				break;
		}
	}
2294
	sdio_release_host(bus->sdiodev->func[1]);
2295 2296

done:
2297 2298 2299 2300 2301 2302 2303
	brcmf_sdio_txpkt_postp(bus, pktq);
	if (ret == 0)
		bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
	skb_queue_walk_safe(pktq, pkt_next, tmp) {
		__skb_unlink(pkt_next, pktq);
		brcmf_txcomplete(bus->sdiodev->dev, pkt_next, ret == 0);
	}
2304 2305 2306
	return ret;
}

2307
static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
2308 2309
{
	struct sk_buff *pkt;
2310
	struct sk_buff_head pktq;
2311
	u32 intstatus = 0;
2312
	int ret = 0, prec_out, i;
2313
	uint cnt = 0;
2314
	u8 tx_prec_map, pkt_num;
2315 2316 2317 2318 2319 2320

	brcmf_dbg(TRACE, "Enter\n");

	tx_prec_map = ~bus->flowcontrol;

	/* Send frames until the limit or some other event */
2321 2322 2323 2324 2325 2326 2327 2328
	for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
		pkt_num = 1;
		__skb_queue_head_init(&pktq);
		if (bus->txglom)
			pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
					brcmf_sdio_txglomsz);
		pkt_num = min_t(u32, pkt_num,
				brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
2329
		spin_lock_bh(&bus->txqlock);
2330 2331 2332 2333 2334 2335
		for (i = 0; i < pkt_num; i++) {
			pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
					      &prec_out);
			if (pkt == NULL)
				break;
			__skb_queue_tail(&pktq, pkt);
2336 2337
		}
		spin_unlock_bh(&bus->txqlock);
2338 2339
		if (i == 0)
			break;
2340

2341
		ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
2342
		cnt += i;
2343 2344 2345 2346

		/* In poll mode, need to check for other events */
		if (!bus->intr && cnt) {
			/* Check device status, signal pending interrupt */
2347
			sdio_claim_host(bus->sdiodev->func[1]);
2348 2349 2350
			ret = r_sdreg32(bus, &intstatus,
					offsetof(struct sdpcmd_regs,
						 intstatus));
2351
			sdio_release_host(bus->sdiodev->func[1]);
2352
			bus->sdcnt.f2txdata++;
2353
			if (ret != 0)
2354 2355
				break;
			if (intstatus & bus->hostintmask)
2356
				atomic_set(&bus->ipend, 1);
2357 2358 2359 2360
		}
	}

	/* Deflow-control stack if needed */
2361
	if ((bus->sdiodev->bus_if->state == BRCMF_BUS_DATA) &&
2362
	    bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
2363 2364
		bus->txoff = false;
		brcmf_txflowblock(bus->sdiodev->dev, false);
2365
	}
2366 2367 2368 2369

	return cnt;
}

2370
static void brcmf_sdio_bus_stop(struct device *dev)
2371 2372 2373 2374 2375
{
	u32 local_hostintmask;
	u8 saveclk;
	int err;
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2376
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
	struct brcmf_sdio *bus = sdiodev->bus;

	brcmf_dbg(TRACE, "Enter\n");

	if (bus->watchdog_tsk) {
		send_sig(SIGTERM, bus->watchdog_tsk, 1);
		kthread_stop(bus->watchdog_tsk);
		bus->watchdog_tsk = NULL;
	}

2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
	if (bus_if->state == BRCMF_BUS_DOWN) {
		sdio_claim_host(sdiodev->func[1]);

		/* Enable clock for device interrupts */
		brcmf_sdio_bus_sleep(bus, false, false);

		/* Disable and clear interrupts at the chip level also */
		w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
		local_hostintmask = bus->hostintmask;
		bus->hostintmask = 0;

		/* Force backplane clocks to assure F2 interrupt propagates */
		saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					    &err);
		if (!err)
			brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
					  (saveclk | SBSDIO_FORCE_HT), &err);
		if (err)
			brcmf_err("Failed to force clock for F2: err %d\n",
				  err);
2407

2408 2409 2410
		/* Turn off the bus (F2), free any pending packets */
		brcmf_dbg(INTR, "disable SDIO interrupts\n");
		sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
2411

2412 2413 2414
		/* Clear any pending interrupts now that F2 is disabled */
		w_sdreg32(bus, local_hostintmask,
			  offsetof(struct sdpcmd_regs, intstatus));
2415

2416
		sdio_release_host(sdiodev->func[1]);
2417 2418 2419 2420 2421 2422 2423
	}
	/* Clear the data packet queues */
	brcmu_pktq_flush(&bus->txq, true, NULL, NULL);

	/* Clear any held glomming stuff */
	if (bus->glomd)
		brcmu_pkt_buf_free_skb(bus->glomd);
2424
	brcmf_sdio_free_glom(bus);
2425 2426

	/* Clear rx control and wake any waiters */
2427
	spin_lock_bh(&bus->rxctl_lock);
2428
	bus->rxlen = 0;
2429
	spin_unlock_bh(&bus->rxctl_lock);
2430
	brcmf_sdio_dcmd_resp_wake(bus);
2431 2432 2433 2434 2435 2436

	/* Reset some F2 state stuff */
	bus->rxskip = false;
	bus->tx_seq = bus->rx_seq = 0;
}

2437
static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
2438 2439 2440
{
	unsigned long flags;

2441 2442 2443 2444 2445 2446 2447
	if (bus->sdiodev->oob_irq_requested) {
		spin_lock_irqsave(&bus->sdiodev->irq_en_lock, flags);
		if (!bus->sdiodev->irq_en && !atomic_read(&bus->ipend)) {
			enable_irq(bus->sdiodev->pdata->oob_irq_nr);
			bus->sdiodev->irq_en = true;
		}
		spin_unlock_irqrestore(&bus->sdiodev->irq_en_lock, flags);
2448 2449 2450
	}
}

2451 2452
static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
{
2453
	struct brcmf_core *buscore;
2454 2455 2456 2457
	u32 addr;
	unsigned long val;
	int n, ret;

2458 2459
	buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
	addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
2460

2461
	val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
2462 2463 2464 2465 2466 2467 2468 2469 2470
	bus->sdcnt.f1regdata++;
	if (ret != 0)
		val = 0;

	val &= bus->hostintmask;
	atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));

	/* Clear interrupts */
	if (val) {
2471
		brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		bus->sdcnt.f1regdata++;
	}

	if (ret) {
		atomic_set(&bus->intstatus, 0);
	} else if (val) {
		for_each_set_bit(n, &val, 32)
			set_bit(n, (unsigned long *)&bus->intstatus.counter);
	}

	return ret;
}

2485
static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
2486
{
2487 2488
	u32 newstatus = 0;
	unsigned long intstatus;
2489 2490 2491
	uint rxlimit = bus->rxbound;	/* Rx frames to read before resched */
	uint txlimit = bus->txbound;	/* Tx frames to send before resched */
	uint framecnt = 0;	/* Temporary counter of tx/rx frames */
2492
	int err = 0, n;
2493 2494 2495

	brcmf_dbg(TRACE, "Enter\n");

2496
	sdio_claim_host(bus->sdiodev->func[1]);
2497 2498

	/* If waiting for HTAVAIL, check status */
2499
	if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
2500 2501
		u8 clkctl, devctl = 0;

J
Joe Perches 已提交
2502
#ifdef DEBUG
2503
		/* Check for inconsistent device control */
2504 2505
		devctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_DEVICE_CTL, &err);
J
Joe Perches 已提交
2506
#endif				/* DEBUG */
2507 2508

		/* Read CSR, if clock on switch to AVAIL, else ignore */
2509 2510
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
2511

2512
		brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
2513 2514 2515
			  devctl, clkctl);

		if (SBSDIO_HTAV(clkctl)) {
2516 2517
			devctl = brcmf_sdiod_regrb(bus->sdiodev,
						   SBSDIO_DEVICE_CTL, &err);
2518
			devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
2519 2520
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
					  devctl, &err);
2521 2522 2523 2524 2525
			bus->clkstate = CLK_AVAIL;
		}
	}

	/* Make sure backplane clock is on */
2526
	brcmf_sdio_bus_sleep(bus, false, true);
2527 2528

	/* Pending interrupt indicates new device status */
2529 2530
	if (atomic_read(&bus->ipend) > 0) {
		atomic_set(&bus->ipend, 0);
2531
		err = brcmf_sdio_intr_rstatus(bus);
2532 2533
	}

2534 2535
	/* Start with leftover status bits */
	intstatus = atomic_xchg(&bus->intstatus, 0);
2536 2537 2538 2539 2540 2541 2542

	/* Handle flow-control change: read new state in case our ack
	 * crossed another change interrupt.  If change still set, assume
	 * FC ON for safety, let next loop through do the debounce.
	 */
	if (intstatus & I_HMB_FC_CHANGE) {
		intstatus &= ~I_HMB_FC_CHANGE;
2543 2544
		err = w_sdreg32(bus, I_HMB_FC_CHANGE,
				offsetof(struct sdpcmd_regs, intstatus));
2545

2546 2547
		err = r_sdreg32(bus, &newstatus,
				offsetof(struct sdpcmd_regs, intstatus));
2548
		bus->sdcnt.f1regdata += 2;
2549 2550
		atomic_set(&bus->fcstate,
			   !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
2551 2552 2553 2554 2555 2556
		intstatus |= (newstatus & bus->hostintmask);
	}

	/* Handle host mailbox indication */
	if (intstatus & I_HMB_HOST_INT) {
		intstatus &= ~I_HMB_HOST_INT;
2557
		intstatus |= brcmf_sdio_hostmail(bus);
2558 2559
	}

2560
	sdio_release_host(bus->sdiodev->func[1]);
2561

2562 2563
	/* Generally don't ask for these, can get CRC errors... */
	if (intstatus & I_WR_OOSYNC) {
2564
		brcmf_err("Dongle reports WR_OOSYNC\n");
2565 2566 2567 2568
		intstatus &= ~I_WR_OOSYNC;
	}

	if (intstatus & I_RD_OOSYNC) {
2569
		brcmf_err("Dongle reports RD_OOSYNC\n");
2570 2571 2572 2573
		intstatus &= ~I_RD_OOSYNC;
	}

	if (intstatus & I_SBINT) {
2574
		brcmf_err("Dongle reports SBINT\n");
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
		intstatus &= ~I_SBINT;
	}

	/* Would be active due to wake-wlan in gSPI */
	if (intstatus & I_CHIPACTIVE) {
		brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
		intstatus &= ~I_CHIPACTIVE;
	}

	/* Ignore frame indications if rxskip is set */
	if (bus->rxskip)
		intstatus &= ~I_HMB_FRAME_IND;

	/* On frame indication, read available frames */
F
Franky Lin 已提交
2589
	if (PKT_AVAILABLE() && bus->clkstate == CLK_AVAIL) {
2590 2591
		framecnt = brcmf_sdio_readframes(bus, rxlimit);
		if (!bus->rxpending)
2592 2593 2594 2595 2596
			intstatus &= ~I_HMB_FRAME_IND;
		rxlimit -= min(framecnt, rxlimit);
	}

	/* Keep still-pending events for next scheduling */
2597 2598 2599 2600
	if (intstatus) {
		for_each_set_bit(n, &intstatus, 32)
			set_bit(n, (unsigned long *)&bus->intstatus.counter);
	}
2601

2602
	brcmf_sdio_clrintr(bus);
2603

2604 2605
	if (data_ok(bus) && bus->ctrl_frame_stat &&
		(bus->clkstate == CLK_AVAIL)) {
F
Franky Lin 已提交
2606
		int i;
2607

2608
		sdio_claim_host(bus->sdiodev->func[1]);
2609
		err = brcmf_sdiod_send_buf(bus->sdiodev, bus->ctrl_frame_buf,
2610
					   (u32)bus->ctrl_frame_len);
2611

F
Franky Lin 已提交
2612
		if (err < 0) {
2613 2614 2615
			/* On failure, abort the command and
				terminate the frame */
			brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
F
Franky Lin 已提交
2616
				  err);
2617
			bus->sdcnt.tx_sderrs++;
2618

2619
			brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
2620

2621 2622
			brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
					  SFC_WF_TERM, &err);
2623
			bus->sdcnt.f1regdata++;
2624 2625 2626

			for (i = 0; i < 3; i++) {
				u8 hi, lo;
2627 2628 2629 2630 2631 2632
				hi = brcmf_sdiod_regrb(bus->sdiodev,
						       SBSDIO_FUNC1_WFRAMEBCHI,
						       &err);
				lo = brcmf_sdiod_regrb(bus->sdiodev,
						       SBSDIO_FUNC1_WFRAMEBCLO,
						       &err);
2633
				bus->sdcnt.f1regdata += 2;
2634 2635 2636 2637
				if ((hi == 0) && (lo == 0))
					break;
			}

F
Franky Lin 已提交
2638
		} else {
2639
			bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
F
Franky Lin 已提交
2640
		}
2641
		sdio_release_host(bus->sdiodev->func[1]);
2642
		bus->ctrl_frame_stat = false;
2643
		brcmf_sdio_wait_event_wakeup(bus);
2644 2645
	}
	/* Send queued frames (limit 1 if rx may still be pending) */
2646
	else if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
2647 2648
		 brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit
		 && data_ok(bus)) {
2649 2650
		framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
					    txlimit;
2651
		framecnt = brcmf_sdio_sendfromq(bus, framecnt);
2652 2653 2654
		txlimit -= framecnt;
	}

2655
	if (!brcmf_bus_ready(bus->sdiodev->bus_if) || (err != 0)) {
2656
		brcmf_err("failed backplane access over SDIO, halting operation\n");
2657 2658 2659 2660 2661 2662
		atomic_set(&bus->intstatus, 0);
	} else if (atomic_read(&bus->intstatus) ||
		   atomic_read(&bus->ipend) > 0 ||
		   (!atomic_read(&bus->fcstate) &&
		    brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
		    data_ok(bus)) || PKT_AVAILABLE()) {
2663
		atomic_inc(&bus->dpc_tskcnt);
2664 2665 2666 2667 2668 2669
	}

	/* If we're done for now, turn off clock request. */
	if ((bus->clkstate != CLK_PENDING)
	    && bus->idletime == BRCMF_IDLE_IMMEDIATE) {
		bus->activity = false;
2670
		brcmf_dbg(SDIO, "idle state\n");
2671
		sdio_claim_host(bus->sdiodev->func[1]);
2672
		brcmf_sdio_bus_sleep(bus, true, false);
2673
		sdio_release_host(bus->sdiodev->func[1]);
2674 2675 2676
	}
}

2677
static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
2678 2679 2680 2681 2682 2683 2684 2685
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;

	return &bus->txq;
}

2686
static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
2687 2688
{
	int ret = -EBADE;
2689
	uint prec;
2690
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2691
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2692
	struct brcmf_sdio *bus = sdiodev->bus;
2693
	ulong flags;
2694

2695
	brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
2696 2697

	/* Add space for the header */
2698
	skb_push(pkt, bus->tx_hdrlen);
2699 2700 2701 2702 2703 2704 2705
	/* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */

	prec = prio2prec((pkt->priority & PRIOMASK));

	/* Check for existing queue, current flow-control,
			 pending event, or pending clock */
	brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
2706
	bus->sdcnt.fcqueued++;
2707 2708

	/* Priority based enq */
2709
	spin_lock_irqsave(&bus->txqlock, flags);
2710 2711
	/* reset bus_flags in packet cb */
	*(u16 *)(pkt->cb) = 0;
2712
	if (!brcmf_c_prec_enq(bus->sdiodev->dev, &bus->txq, pkt, prec)) {
2713
		skb_pull(pkt, bus->tx_hdrlen);
2714
		brcmf_err("out of bus->txq !!!\n");
2715 2716 2717 2718 2719
		ret = -ENOSR;
	} else {
		ret = 0;
	}

2720
	if (pktq_len(&bus->txq) >= TXHI) {
2721 2722
		bus->txoff = true;
		brcmf_txflowblock(bus->sdiodev->dev, true);
2723
	}
2724
	spin_unlock_irqrestore(&bus->txqlock, flags);
2725

J
Joe Perches 已提交
2726
#ifdef DEBUG
2727 2728 2729
	if (pktq_plen(&bus->txq, prec) > qcount[prec])
		qcount[prec] = pktq_plen(&bus->txq, prec);
#endif
2730

2731 2732
	if (atomic_read(&bus->dpc_tskcnt) == 0) {
		atomic_inc(&bus->dpc_tskcnt);
2733
		queue_work(bus->brcmf_wq, &bus->datawork);
2734 2735 2736 2737 2738
	}

	return ret;
}

J
Joe Perches 已提交
2739
#ifdef DEBUG
2740 2741
#define CONSOLE_LINE_MAX	192

2742
static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
{
	struct brcmf_console *c = &bus->console;
	u8 line[CONSOLE_LINE_MAX], ch;
	u32 n, idx, addr;
	int rv;

	/* Don't do anything until FWREADY updates console address */
	if (bus->console_addr == 0)
		return 0;

	/* Read console log struct */
	addr = bus->console_addr + offsetof(struct rte_console, log_le);
2755 2756
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
			       sizeof(c->log_le));
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	if (rv < 0)
		return rv;

	/* Allocate console buffer (one time only) */
	if (c->buf == NULL) {
		c->bufsize = le32_to_cpu(c->log_le.buf_size);
		c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
		if (c->buf == NULL)
			return -ENOMEM;
	}

	idx = le32_to_cpu(c->log_le.idx);

	/* Protect against corrupt value */
	if (idx > c->bufsize)
		return -EBADE;

	/* Skip reading the console buffer if the index pointer
	 has not moved */
	if (idx == c->last)
		return 0;

	/* Read the console buffer */
	addr = le32_to_cpu(c->log_le.buf);
2781
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809
	if (rv < 0)
		return rv;

	while (c->last != idx) {
		for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
			if (c->last == idx) {
				/* This would output a partial line.
				 * Instead, back up
				 * the buffer pointer and output this
				 * line next time around.
				 */
				if (c->last >= n)
					c->last -= n;
				else
					c->last = c->bufsize - n;
				goto break2;
			}
			ch = c->buf[c->last];
			c->last = (c->last + 1) % c->bufsize;
			if (ch == '\n')
				break;
			line[n] = ch;
		}

		if (n > 0) {
			if (line[n - 1] == '\r')
				n--;
			line[n] = 0;
2810
			pr_debug("CONSOLE: %s\n", line);
2811 2812 2813 2814 2815 2816
		}
	}
break2:

	return 0;
}
J
Joe Perches 已提交
2817
#endif				/* DEBUG */
2818

2819
static int brcmf_sdio_tx_frame(struct brcmf_sdio *bus, u8 *frame, u16 len)
2820 2821 2822 2823 2824
{
	int i;
	int ret;

	bus->ctrl_frame_stat = false;
2825
	ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
2826 2827 2828 2829 2830

	if (ret < 0) {
		/* On failure, abort the command and terminate the frame */
		brcmf_dbg(INFO, "sdio error %d, abort command and terminate frame\n",
			  ret);
2831
		bus->sdcnt.tx_sderrs++;
2832

2833
		brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
2834

2835 2836
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
				  SFC_WF_TERM, NULL);
2837
		bus->sdcnt.f1regdata++;
2838 2839 2840

		for (i = 0; i < 3; i++) {
			u8 hi, lo;
2841 2842 2843 2844
			hi = brcmf_sdiod_regrb(bus->sdiodev,
					       SBSDIO_FUNC1_WFRAMEBCHI, NULL);
			lo = brcmf_sdiod_regrb(bus->sdiodev,
					       SBSDIO_FUNC1_WFRAMEBCLO, NULL);
2845
			bus->sdcnt.f1regdata += 2;
2846 2847 2848 2849 2850 2851
			if (hi == 0 && lo == 0)
				break;
		}
		return ret;
	}

2852
	bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
2853 2854 2855 2856

	return ret;
}

2857
static int
2858
brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
2859 2860
{
	u8 *frame;
2861
	u16 len, pad;
2862 2863 2864
	uint retries = 0;
	u8 doff = 0;
	int ret = -1;
2865
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
2866
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
2867
	struct brcmf_sdio *bus = sdiodev->bus;
2868
	struct brcmf_sdio_hdrinfo hd_info = {0};
2869 2870 2871 2872

	brcmf_dbg(TRACE, "Enter\n");

	/* Back the pointer to make a room for bus header */
2873 2874
	frame = msg - bus->tx_hdrlen;
	len = (msglen += bus->tx_hdrlen);
2875 2876

	/* Add alignment padding (optional for ctl frames) */
2877
	doff = ((unsigned long)frame % bus->head_align);
2878 2879 2880 2881
	if (doff) {
		frame -= doff;
		len += doff;
		msglen += doff;
2882
		memset(frame, 0, doff + bus->tx_hdrlen);
2883
	}
2884
	/* precondition: doff < bus->head_align */
2885
	doff += bus->tx_hdrlen;
2886 2887

	/* Round send length to next SDIO block */
2888
	pad = 0;
2889
	if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
2890 2891 2892
		pad = bus->blocksize - (len % bus->blocksize);
		if ((pad > bus->roundup) || (pad >= bus->blocksize))
			pad = 0;
2893 2894
	} else if (len % bus->head_align) {
		pad = bus->head_align - (len % bus->head_align);
2895
	}
2896
	len += pad;
2897 2898 2899 2900

	/* precondition: IS_ALIGNED((unsigned long)frame, 2) */

	/* Make sure backplane clock is on */
2901
	sdio_claim_host(bus->sdiodev->func[1]);
2902
	brcmf_sdio_bus_sleep(bus, false, false);
2903
	sdio_release_host(bus->sdiodev->func[1]);
2904

2905 2906 2907
	hd_info.len = (u16)msglen;
	hd_info.channel = SDPCM_CONTROL_CHANNEL;
	hd_info.dat_offset = doff;
2908
	hd_info.seq_num = bus->tx_seq;
2909 2910
	hd_info.lastfrm = true;
	hd_info.tail_pad = pad;
2911
	brcmf_sdio_hdpack(bus, frame, &hd_info);
2912

2913 2914 2915
	if (bus->txglom)
		brcmf_sdio_update_hwhdr(frame, len);

2916 2917 2918 2919 2920 2921 2922 2923
	if (!data_ok(bus)) {
		brcmf_dbg(INFO, "No bus credit bus->tx_max %d, bus->tx_seq %d\n",
			  bus->tx_max, bus->tx_seq);
		bus->ctrl_frame_stat = true;
		/* Send from dpc */
		bus->ctrl_frame_buf = frame;
		bus->ctrl_frame_len = len;

2924 2925 2926
		wait_event_interruptible_timeout(bus->ctrl_wait,
						 !bus->ctrl_frame_stat,
						 msecs_to_jiffies(2000));
2927

2928
		if (!bus->ctrl_frame_stat) {
2929
			brcmf_dbg(SDIO, "ctrl_frame_stat == false\n");
2930 2931
			ret = 0;
		} else {
2932
			brcmf_dbg(SDIO, "ctrl_frame_stat == true\n");
2933 2934 2935 2936 2937
			ret = -1;
		}
	}

	if (ret == -1) {
2938 2939 2940 2941 2942
		brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
				   frame, len, "Tx Frame:\n");
		brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
				   BRCMF_HDRS_ON(),
				   frame, min_t(u16, len, 16), "TxHdr:\n");
2943 2944

		do {
2945
			sdio_claim_host(bus->sdiodev->func[1]);
2946
			ret = brcmf_sdio_tx_frame(bus, frame, len);
2947
			sdio_release_host(bus->sdiodev->func[1]);
2948 2949 2950
		} while (ret < 0 && retries++ < TXRETRIES);
	}

2951
	if ((bus->idletime == BRCMF_IDLE_IMMEDIATE) &&
2952
	    atomic_read(&bus->dpc_tskcnt) == 0) {
2953
		bus->activity = false;
2954
		sdio_claim_host(bus->sdiodev->func[1]);
2955
		brcmf_dbg(INFO, "idle\n");
2956
		brcmf_sdio_clkctl(bus, CLK_NONE, true);
2957
		sdio_release_host(bus->sdiodev->func[1]);
2958 2959 2960
	}

	if (ret)
2961
		bus->sdcnt.tx_ctlerrs++;
2962
	else
2963
		bus->sdcnt.tx_ctlpkts++;
2964 2965 2966 2967

	return ret ? -EIO : 0;
}

2968
#ifdef DEBUG
2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
static int brcmf_sdio_dump_console(struct brcmf_sdio *bus,
				   struct sdpcm_shared *sh, char __user *data,
				   size_t count)
{
	u32 addr, console_ptr, console_size, console_index;
	char *conbuf = NULL;
	__le32 sh_val;
	int rv;
	loff_t pos = 0;
	int nbytes = 0;

	/* obtain console information from device memory */
	addr = sh->console_addr + offsetof(struct rte_console, log_le);
2982 2983
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2984 2985 2986 2987 2988
	if (rv < 0)
		return rv;
	console_ptr = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
2989 2990
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2991 2992 2993 2994 2995
	if (rv < 0)
		return rv;
	console_size = le32_to_cpu(sh_val);

	addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
2996 2997
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
			       (u8 *)&sh_val, sizeof(u32));
2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
	if (rv < 0)
		return rv;
	console_index = le32_to_cpu(sh_val);

	/* allocate buffer for console data */
	if (console_size <= CONSOLE_BUFFER_MAX)
		conbuf = vzalloc(console_size+1);

	if (!conbuf)
		return -ENOMEM;

	/* obtain the console data from device */
	conbuf[console_size] = '\0';
3011 3012
	rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
			       console_size);
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
	if (rv < 0)
		goto done;

	rv = simple_read_from_buffer(data, count, &pos,
				     conbuf + console_index,
				     console_size - console_index);
	if (rv < 0)
		goto done;

	nbytes = rv;
	if (console_index > 0) {
		pos = 0;
		rv = simple_read_from_buffer(data+nbytes, count, &pos,
					     conbuf, console_index - 1);
		if (rv < 0)
			goto done;
		rv += nbytes;
	}
done:
	vfree(conbuf);
	return rv;
}

static int brcmf_sdio_trap_info(struct brcmf_sdio *bus, struct sdpcm_shared *sh,
				char __user *data, size_t count)
{
	int error, res;
	char buf[350];
	struct brcmf_trap_info tr;
	loff_t pos = 0;

3044 3045
	if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
		brcmf_dbg(INFO, "no trap in firmware\n");
3046
		return 0;
3047
	}
3048

3049 3050
	error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
				  sizeof(struct brcmf_trap_info));
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062
	if (error < 0)
		return error;

	res = scnprintf(buf, sizeof(buf),
			"dongle trap info: type 0x%x @ epc 0x%08x\n"
			"  cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
			"  lr   0x%08x pc   0x%08x offset 0x%x\n"
			"  r0   0x%08x r1   0x%08x r2 0x%08x r3 0x%08x\n"
			"  r4   0x%08x r5   0x%08x r6 0x%08x r7 0x%08x\n",
			le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
			le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
			le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
3063
			le32_to_cpu(tr.pc), sh->trap_addr,
3064 3065 3066 3067 3068
			le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
			le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
			le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
			le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));

3069
	return simple_read_from_buffer(data, count, &pos, buf, res);
3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
}

static int brcmf_sdio_assert_info(struct brcmf_sdio *bus,
				  struct sdpcm_shared *sh, char __user *data,
				  size_t count)
{
	int error = 0;
	char buf[200];
	char file[80] = "?";
	char expr[80] = "<???>";
	int res;
	loff_t pos = 0;

	if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
		brcmf_dbg(INFO, "firmware not built with -assert\n");
		return 0;
	} else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
		brcmf_dbg(INFO, "no assert in dongle\n");
		return 0;
	}

3091
	sdio_claim_host(bus->sdiodev->func[1]);
3092
	if (sh->assert_file_addr != 0) {
3093 3094
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_file_addr, (u8 *)file, 80);
3095 3096 3097 3098
		if (error < 0)
			return error;
	}
	if (sh->assert_exp_addr != 0) {
3099 3100
		error = brcmf_sdiod_ramrw(bus->sdiodev, false,
					  sh->assert_exp_addr, (u8 *)expr, 80);
3101 3102 3103
		if (error < 0)
			return error;
	}
3104
	sdio_release_host(bus->sdiodev->func[1]);
3105 3106 3107 3108 3109 3110 3111

	res = scnprintf(buf, sizeof(buf),
			"dongle assert: %s:%d: assert(%s)\n",
			file, sh->assert_line, expr);
	return simple_read_from_buffer(data, count, &pos, buf, res);
}

3112
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124
{
	int error;
	struct sdpcm_shared sh;

	error = brcmf_sdio_readshared(bus, &sh);

	if (error < 0)
		return error;

	if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
		brcmf_dbg(INFO, "firmware not built with -assert\n");
	else if (sh.flags & SDPCM_SHARED_ASSERT)
3125
		brcmf_err("assertion in dongle\n");
3126 3127

	if (sh.flags & SDPCM_SHARED_TRAP)
3128
		brcmf_err("firmware trap in dongle\n");
3129 3130 3131 3132

	return 0;
}

3133 3134
static int brcmf_sdio_died_dump(struct brcmf_sdio *bus, char __user *data,
				size_t count, loff_t *ppos)
3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151
{
	int error = 0;
	struct sdpcm_shared sh;
	int nbytes = 0;
	loff_t pos = *ppos;

	if (pos != 0)
		return 0;

	error = brcmf_sdio_readshared(bus, &sh);
	if (error < 0)
		goto done;

	error = brcmf_sdio_assert_info(bus, &sh, data, count);
	if (error < 0)
		goto done;
	nbytes = error;
3152 3153

	error = brcmf_sdio_trap_info(bus, &sh, data+nbytes, count);
3154 3155
	if (error < 0)
		goto done;
3156 3157 3158 3159 3160 3161
	nbytes += error;

	error = brcmf_sdio_dump_console(bus, &sh, data+nbytes, count);
	if (error < 0)
		goto done;
	nbytes += error;
3162

3163 3164
	error = nbytes;
	*ppos += nbytes;
3165 3166 3167 3168 3169 3170 3171 3172 3173 3174
done:
	return error;
}

static ssize_t brcmf_sdio_forensic_read(struct file *f, char __user *data,
					size_t count, loff_t *ppos)
{
	struct brcmf_sdio *bus = f->private_data;
	int res;

3175
	res = brcmf_sdio_died_dump(bus, data, count, ppos);
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	if (res > 0)
		*ppos += res;
	return (ssize_t)res;
}

static const struct file_operations brcmf_sdio_forensic_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.read = brcmf_sdio_forensic_read
};

3187 3188 3189
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
	struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
3190
	struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
3191

3192 3193 3194 3195 3196
	if (IS_ERR_OR_NULL(dentry))
		return;

	debugfs_create_file("forensics", S_IRUGO, dentry, bus,
			    &brcmf_sdio_forensic_ops);
3197
	brcmf_debugfs_create_sdio_count(drvr, &bus->sdcnt);
3198 3199
	debugfs_create_u32("console_interval", 0644, dentry,
			   &bus->console_interval);
3200 3201
}
#else
3202
static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
3203 3204 3205 3206
{
	return 0;
}

3207 3208 3209 3210 3211
static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
{
}
#endif /* DEBUG */

3212
static int
3213
brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
3214 3215 3216 3217
{
	int timeleft;
	uint rxlen = 0;
	bool pending;
3218
	u8 *buf;
3219
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3220
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3221
	struct brcmf_sdio *bus = sdiodev->bus;
3222 3223 3224 3225

	brcmf_dbg(TRACE, "Enter\n");

	/* Wait until control frame is available */
3226
	timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
3227

3228
	spin_lock_bh(&bus->rxctl_lock);
3229 3230
	rxlen = bus->rxlen;
	memcpy(msg, bus->rxctl, min(msglen, rxlen));
3231 3232 3233
	bus->rxctl = NULL;
	buf = bus->rxctl_orig;
	bus->rxctl_orig = NULL;
3234
	bus->rxlen = 0;
3235 3236
	spin_unlock_bh(&bus->rxctl_lock);
	vfree(buf);
3237 3238 3239 3240 3241

	if (rxlen) {
		brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
			  rxlen, msglen);
	} else if (timeleft == 0) {
3242
		brcmf_err("resumed on timeout\n");
3243
		brcmf_sdio_checkdied(bus);
3244
	} else if (pending) {
3245 3246 3247 3248
		brcmf_dbg(CTL, "cancelled\n");
		return -ERESTARTSYS;
	} else {
		brcmf_dbg(CTL, "resumed for unknown reason?\n");
3249
		brcmf_sdio_checkdied(bus);
3250 3251 3252
	}

	if (rxlen)
3253
		bus->sdcnt.rx_ctlpkts++;
3254
	else
3255
		bus->sdcnt.rx_ctlerrs++;
3256 3257 3258 3259

	return rxlen ? (int)rxlen : -ETIMEDOUT;
}

3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
#ifdef DEBUG
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	char *ram_cmp;
	int err;
	bool ret = true;
	int address;
	int offset;
	int len;

	/* read back and verify */
	brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
		  ram_sz);
	ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
	/* do not proceed while no memory but  */
	if (!ram_cmp)
		return true;

	address = ram_addr;
	offset = 0;
	while (offset < ram_sz) {
		len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
		      ram_sz - offset;
		err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
		if (err) {
			brcmf_err("error %d on reading %d membytes at 0x%08x\n",
				  err, len, address);
			ret = false;
			break;
		} else if (memcmp(ram_cmp, &ram_data[offset], len)) {
			brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
				  offset, len);
			ret = false;
			break;
		}
		offset += len;
		address += len;
	}

	kfree(ram_cmp);

	return ret;
}
#else	/* DEBUG */
static bool
brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
			u8 *ram_data, uint ram_sz)
{
	return true;
}
#endif	/* DEBUG */

3314 3315
static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
					 const struct firmware *fw)
3316
{
3317 3318
	int err;

3319 3320
	brcmf_dbg(TRACE, "Enter\n");

3321 3322 3323 3324 3325 3326 3327 3328
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
				(u8 *)fw->data, fw->size);
	if (err)
		brcmf_err("error %d on writing %d membytes at 0x%08x\n",
			  err, (int)fw->size, bus->ci->rambase);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
					  (u8 *)fw->data, fw->size))
		err = -EIO;
3329

3330
	return err;
3331 3332
}

3333 3334
static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
				     const struct firmware *nv)
3335
{
3336 3337 3338 3339 3340 3341
	void *vars;
	u32 varsz;
	int address;
	int err;

	brcmf_dbg(TRACE, "Enter\n");
3342

3343
	vars = brcmf_nvram_strip(nv, &varsz);
3344

3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358
	if (vars == NULL)
		return -EINVAL;

	address = bus->ci->ramsize - varsz + bus->ci->rambase;
	err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
	if (err)
		brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
			  err, varsz, address);
	else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
		err = -EIO;

	brcmf_nvram_free(vars);

	return err;
3359 3360
}

3361
static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus)
3362
{
3363
	int bcmerror = -EFAULT;
3364 3365
	const struct firmware *fw;
	u32 rstvec;
3366 3367 3368

	sdio_claim_host(bus->sdiodev->func[1]);
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3369 3370

	/* Keep arm in reset */
3371
	brcmf_chip_enter_download(bus->ci);
3372 3373 3374 3375

	fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_BIN);
	if (fw == NULL) {
		bcmerror = -ENOENT;
3376 3377 3378
		goto err;
	}

3379 3380 3381 3382 3383 3384
	rstvec = get_unaligned_le32(fw->data);
	brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);

	bcmerror = brcmf_sdio_download_code_file(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3385
		brcmf_err("dongle image file download failed\n");
3386 3387 3388
		goto err;
	}

3389 3390 3391 3392 3393 3394 3395 3396 3397
	fw = brcmf_sdio_get_fw(bus, BRCMF_FIRMWARE_NVRAM);
	if (fw == NULL) {
		bcmerror = -ENOENT;
		goto err;
	}

	bcmerror = brcmf_sdio_download_nvram(bus, fw);
	release_firmware(fw);
	if (bcmerror) {
3398
		brcmf_err("dongle nvram file download failed\n");
3399 3400
		goto err;
	}
3401 3402

	/* Take arm out of reset */
3403
	if (!brcmf_chip_exit_download(bus->ci, rstvec)) {
3404
		brcmf_err("error getting out of ARM core reset\n");
3405 3406 3407
		goto err;
	}

3408
	/* Allow HT Clock now that the ARM is running. */
3409
	brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_LOAD);
3410 3411 3412
	bcmerror = 0;

err:
3413 3414
	brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
	sdio_release_host(bus->sdiodev->func[1]);
3415 3416 3417
	return bcmerror;
}

3418
static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
3419 3420 3421 3422 3423 3424
{
	int err = 0;
	u8 val;

	brcmf_dbg(TRACE, "Enter\n");

3425
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
3426 3427 3428 3429 3430 3431
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
3432
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
3433 3434 3435 3436 3437 3438
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
		return;
	}

	/* Add CMD14 Support */
3439 3440 3441 3442
	brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
			  (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
			   SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
			  &err);
3443 3444 3445 3446 3447
	if (err) {
		brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
		return;
	}

3448 3449
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			  SBSDIO_FORCE_HT, &err);
3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
	if (err) {
		brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
		return;
	}

	/* set flag */
	bus->sr_enabled = true;
	brcmf_dbg(INFO, "SR enabled\n");
}

/* enable KSO bit */
3461
static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
3462 3463 3464 3465 3466 3467 3468
{
	u8 val;
	int err = 0;

	brcmf_dbg(TRACE, "Enter\n");

	/* KSO bit added in SDIO core rev 12 */
3469
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
3470 3471
		return 0;

3472
	val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
3473 3474 3475 3476 3477 3478 3479 3480
	if (err) {
		brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
		return err;
	}

	if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
		val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
			SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
3481 3482
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
				  val, &err);
3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
		if (err) {
			brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
			return err;
		}
	}

	return 0;
}


3493
static int brcmf_sdio_bus_preinit(struct device *dev)
3494 3495 3496 3497
{
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
	struct brcmf_sdio *bus = sdiodev->bus;
3498
	uint pad_size;
3499 3500 3501
	u32 value;
	int err;

3502 3503 3504 3505
	/* the commands below use the terms tx and rx from
	 * a device perspective, ie. bus:txglom affects the
	 * bus transfers from device to host.
	 */
3506
	if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517 3518 3519 3520
		/* for sdio core rev < 12, disable txgloming */
		value = 0;
		err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
					   sizeof(u32));
	} else {
		/* otherwise, set txglomalign */
		value = 4;
		if (sdiodev->pdata)
			value = sdiodev->pdata->sd_sgentry_align;
		/* SDIO ADMA requires at least 32 bit alignment */
		value = max_t(u32, value, 4);
		err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
					   sizeof(u32));
	}
3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546

	if (err < 0)
		goto done;

	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
	if (sdiodev->sg_support) {
		bus->txglom = false;
		value = 1;
		pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
		bus->txglom_sgpad = brcmu_pkt_buf_get_skb(pad_size);
		if (!bus->txglom_sgpad)
			brcmf_err("allocating txglom padding skb failed, reduced performance\n");

		err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
					   &value, sizeof(u32));
		if (err < 0) {
			/* bus:rxglom is allowed to fail */
			err = 0;
		} else {
			bus->txglom = true;
			bus->tx_hdrlen += SDPCM_HWEXT_LEN;
		}
	}
	brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);

done:
3547 3548 3549
	return err;
}

3550
static int brcmf_sdio_bus_init(struct device *dev)
3551
{
3552
	struct brcmf_bus *bus_if = dev_get_drvdata(dev);
3553
	struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
3554
	struct brcmf_sdio *bus = sdiodev->bus;
3555 3556 3557 3558 3559 3560
	int err, ret = 0;
	u8 saveclk;

	brcmf_dbg(TRACE, "Enter\n");

	/* try to download image and nvram to the dongle */
3561
	if (bus_if->state == BRCMF_BUS_DOWN) {
3562
		bus->alp_only = true;
3563 3564 3565
		err = brcmf_sdio_download_firmware(bus);
		if (err)
			return err;
3566
		bus->alp_only = false;
3567 3568
	}

3569
	if (!bus->sdiodev->bus_if->drvr)
3570 3571 3572
		return 0;

	/* Start the watchdog timer */
3573
	bus->sdcnt.tickcnt = 0;
3574
	brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
3575

3576
	sdio_claim_host(bus->sdiodev->func[1]);
3577 3578

	/* Make sure backplane clock is on, needed to generate F2 interrupt */
3579
	brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
3580 3581 3582 3583
	if (bus->clkstate != CLK_AVAIL)
		goto exit;

	/* Force clocks on backplane to be sure F2 interrupt propagates */
3584 3585
	saveclk = brcmf_sdiod_regrb(bus->sdiodev,
				    SBSDIO_FUNC1_CHIPCLKCSR, &err);
3586
	if (!err) {
3587 3588
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  (saveclk | SBSDIO_FORCE_HT), &err);
3589 3590
	}
	if (err) {
3591
		brcmf_err("Failed to force clock for F2: err %d\n", err);
3592 3593 3594 3595 3596
		goto exit;
	}

	/* Enable function 2 (frame transfers) */
	w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
3597
		  offsetof(struct sdpcmd_regs, tosbmailboxdata));
3598
	err = sdio_enable_func(bus->sdiodev->func[SDIO_FUNC_2]);
3599 3600


3601
	brcmf_dbg(INFO, "enable F2: err=%d\n", err);
3602 3603

	/* If F2 successfully enabled, set core and enable interrupts */
3604
	if (!err) {
3605 3606 3607
		/* Set up the interrupt mask and enable interrupts */
		bus->hostintmask = HOSTINTMASK;
		w_sdreg32(bus, bus->hostintmask,
3608
			  offsetof(struct sdpcmd_regs, hostintmask));
3609

3610
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_WATERMARK, 8, &err);
3611
	} else {
3612
		/* Disable F2 again */
3613
		sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
3614
		ret = -ENODEV;
3615 3616
	}

3617
	if (brcmf_chip_sr_capable(bus->ci)) {
3618
		brcmf_sdio_sr_init(bus);
3619 3620
	} else {
		/* Restore previous clock setting */
3621 3622
		brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
				  saveclk, &err);
3623
	}
3624

3625
	if (ret == 0) {
3626
		ret = brcmf_sdiod_intr_register(bus->sdiodev);
3627
		if (ret != 0)
3628
			brcmf_err("intr register failed:%d\n", ret);
3629 3630
	}

3631
	/* If we didn't come up, turn off backplane clock */
3632
	if (ret != 0)
3633
		brcmf_sdio_clkctl(bus, CLK_NONE, false);
3634 3635

exit:
3636
	sdio_release_host(bus->sdiodev->func[1]);
3637 3638 3639 3640

	return ret;
}

3641
void brcmf_sdio_isr(struct brcmf_sdio *bus)
3642 3643 3644 3645
{
	brcmf_dbg(TRACE, "Enter\n");

	if (!bus) {
3646
		brcmf_err("bus is null pointer, exiting\n");
3647 3648 3649
		return;
	}

3650
	if (!brcmf_bus_ready(bus->sdiodev->bus_if)) {
3651
		brcmf_err("bus is down. we have nothing to do\n");
3652 3653 3654
		return;
	}
	/* Count the interrupt call */
3655
	bus->sdcnt.intrcount++;
3656 3657 3658 3659
	if (in_interrupt())
		atomic_set(&bus->ipend, 1);
	else
		if (brcmf_sdio_intr_rstatus(bus)) {
3660
			brcmf_err("failed backplane access\n");
3661
		}
3662 3663 3664

	/* Disable additional interrupts (is this needed now)? */
	if (!bus->intr)
3665
		brcmf_err("isr w/o interrupt configured!\n");
3666

3667
	atomic_inc(&bus->dpc_tskcnt);
3668
	queue_work(bus->brcmf_wq, &bus->datawork);
3669 3670
}

3671
static bool brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
3672
{
J
Joe Perches 已提交
3673
#ifdef DEBUG
3674
	struct brcmf_bus *bus_if = dev_get_drvdata(bus->sdiodev->dev);
J
Joe Perches 已提交
3675
#endif	/* DEBUG */
3676 3677 3678 3679

	brcmf_dbg(TIMER, "Enter\n");

	/* Poll period: check device if appropriate. */
3680 3681
	if (!bus->sr_enabled &&
	    bus->poll && (++bus->polltick >= bus->pollrate)) {
3682 3683 3684 3685 3686 3687
		u32 intstatus = 0;

		/* Reset poll tick */
		bus->polltick = 0;

		/* Check device if no interrupts */
3688 3689
		if (!bus->intr ||
		    (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
3690

3691
			if (atomic_read(&bus->dpc_tskcnt) == 0) {
3692
				u8 devpend;
3693

3694
				sdio_claim_host(bus->sdiodev->func[1]);
3695 3696 3697
				devpend = brcmf_sdiod_regrb(bus->sdiodev,
							    SDIO_CCCR_INTx,
							    NULL);
3698
				sdio_release_host(bus->sdiodev->func[1]);
3699 3700 3701 3702 3703 3704 3705 3706
				intstatus =
				    devpend & (INTR_STATUS_FUNC1 |
					       INTR_STATUS_FUNC2);
			}

			/* If there is something, make like the ISR and
				 schedule the DPC */
			if (intstatus) {
3707
				bus->sdcnt.pollcnt++;
3708
				atomic_set(&bus->ipend, 1);
3709

3710
				atomic_inc(&bus->dpc_tskcnt);
3711
				queue_work(bus->brcmf_wq, &bus->datawork);
3712 3713 3714 3715
			}
		}

		/* Update interrupt tracking */
3716
		bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
3717
	}
J
Joe Perches 已提交
3718
#ifdef DEBUG
3719
	/* Poll for console output periodically */
H
Hante Meuleman 已提交
3720
	if (bus_if && bus_if->state == BRCMF_BUS_DATA &&
3721
	    bus->console_interval != 0) {
3722 3723 3724
		bus->console.count += BRCMF_WD_POLL_MS;
		if (bus->console.count >= bus->console_interval) {
			bus->console.count -= bus->console_interval;
3725
			sdio_claim_host(bus->sdiodev->func[1]);
3726
			/* Make sure backplane clock is on */
3727 3728
			brcmf_sdio_bus_sleep(bus, false, false);
			if (brcmf_sdio_readconsole(bus) < 0)
3729 3730
				/* stop on error */
				bus->console_interval = 0;
3731
			sdio_release_host(bus->sdiodev->func[1]);
3732 3733
		}
	}
J
Joe Perches 已提交
3734
#endif				/* DEBUG */
3735 3736 3737 3738 3739 3740 3741

	/* On idle timeout clear activity flag and/or turn off clock */
	if ((bus->idletime > 0) && (bus->clkstate == CLK_AVAIL)) {
		if (++bus->idlecount >= bus->idletime) {
			bus->idlecount = 0;
			if (bus->activity) {
				bus->activity = false;
3742
				brcmf_sdio_wd_timer(bus, BRCMF_WD_POLL_MS);
3743
			} else {
3744
				brcmf_dbg(SDIO, "idle\n");
3745
				sdio_claim_host(bus->sdiodev->func[1]);
3746
				brcmf_sdio_bus_sleep(bus, true, false);
3747
				sdio_release_host(bus->sdiodev->func[1]);
3748 3749 3750 3751
			}
		}
	}

3752
	return (atomic_read(&bus->ipend) > 0);
3753 3754
}

3755 3756 3757 3758 3759
static void brcmf_sdio_dataworker(struct work_struct *work)
{
	struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
					      datawork);

3760
	while (atomic_read(&bus->dpc_tskcnt)) {
3761
		brcmf_sdio_dpc(bus);
3762
		atomic_dec(&bus->dpc_tskcnt);
3763 3764 3765
	}
}

3766 3767
static void
brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
3768
			     struct brcmf_chip *ci, u32 drivestrength)
3769 3770 3771 3772
{
	const struct sdiod_drive_str *str_tab = NULL;
	u32 str_mask;
	u32 str_shift;
3773
	u32 base;
3774 3775 3776 3777 3778
	u32 i;
	u32 drivestrength_sel = 0;
	u32 cc_data_temp;
	u32 addr;

3779
	if (!(ci->cc_caps & CC_CAP_PMU))
3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801
		return;

	switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
	case SDIOD_DRVSTR_KEY(BCM4330_CHIP_ID, 12):
		str_tab = sdiod_drvstr_tab1_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	case SDIOD_DRVSTR_KEY(BCM4334_CHIP_ID, 17):
		str_tab = sdiod_drvstr_tab6_1v8;
		str_mask = 0x00001800;
		str_shift = 11;
		break;
	case SDIOD_DRVSTR_KEY(BCM43143_CHIP_ID, 17):
		/* note: 43143 does not support tristate */
		i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
		if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
			str_tab = sdiod_drvstr_tab2_3v3;
			str_mask = 0x00000007;
			str_shift = 0;
		} else
			brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
3802
				  ci->name, drivestrength);
3803 3804 3805 3806 3807 3808 3809 3810
		break;
	case SDIOD_DRVSTR_KEY(BCM43362_CHIP_ID, 13):
		str_tab = sdiod_drive_strength_tab5_1v8;
		str_mask = 0x00003800;
		str_shift = 11;
		break;
	default:
		brcmf_err("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n",
3811
			  ci->name, ci->chiprev, ci->pmurev);
3812 3813 3814 3815 3816 3817 3818 3819 3820 3821
		break;
	}

	if (str_tab != NULL) {
		for (i = 0; str_tab[i].strength != 0; i++) {
			if (drivestrength >= str_tab[i].strength) {
				drivestrength_sel = str_tab[i].sel;
				break;
			}
		}
3822
		base = brcmf_chip_get_chipcommon(ci)->base;
3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
		addr = CORE_CC_REG(base, chipcontrol_addr);
		brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
		cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
		cc_data_temp &= ~str_mask;
		drivestrength_sel <<= str_shift;
		cc_data_temp |= drivestrength_sel;
		brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);

		brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
			  str_tab[i].strength, drivestrength, cc_data_temp);
	}
}

3836
static int brcmf_sdio_buscoreprep(void *ctx)
3837
{
3838
	struct brcmf_sdio_dev *sdiodev = ctx;
3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880
	int err = 0;
	u8 clkval, clkset;

	/* Try forcing SDIO core to do ALPAvail request only */
	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	if (err) {
		brcmf_err("error writing for HT off\n");
		return err;
	}

	/* If register supported, wait for ALPAvail and then force ALP */
	/* This may take up to 15 milliseconds */
	clkval = brcmf_sdiod_regrb(sdiodev,
				   SBSDIO_FUNC1_CHIPCLKCSR, NULL);

	if ((clkval & ~SBSDIO_AVBITS) != clkset) {
		brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
			  clkset, clkval);
		return -EACCES;
	}

	SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
					      SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
			!SBSDIO_ALPAV(clkval)),
			PMU_MAX_TRANSITION_DLY);
	if (!SBSDIO_ALPAV(clkval)) {
		brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
			  clkval);
		return -EBUSY;
	}

	clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
	udelay(65);

	/* Also, disable the extra SDIO pull-ups */
	brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);

	return 0;
}

3881 3882 3883 3884 3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
static void brcmf_sdio_buscore_exitdl(void *ctx, struct brcmf_chip *chip,
				      u32 rstvec)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	struct brcmf_core *core;
	u32 reg_addr;

	/* clear all interrupts */
	core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
	reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
	brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);

	if (rstvec)
		/* Write reset vector to address 0 */
		brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
				  sizeof(rstvec));
}

static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
{
	struct brcmf_sdio_dev *sdiodev = ctx;
	u32 val, rev;

	val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
	if (sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 &&
	    addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
		rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
		if (rev >= 2) {
			val &= ~CID_ID_MASK;
			val |= BCM4339_CHIP_ID;
		}
	}
	return val;
}

static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
{
	struct brcmf_sdio_dev *sdiodev = ctx;

	brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
}

static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
	.prepare = brcmf_sdio_buscoreprep,
	.exit_dl = brcmf_sdio_buscore_exitdl,
	.read32 = brcmf_sdio_buscore_read32,
	.write32 = brcmf_sdio_buscore_write32,
};

3930
static bool
3931
brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
3932 3933 3934 3935 3936
{
	u8 clkctl = 0;
	int err = 0;
	int reg_addr;
	u32 reg_val;
3937
	u32 drivestrength;
3938

3939 3940
	sdio_claim_host(bus->sdiodev->func[1]);

3941
	pr_debug("F1 signature read @0x18000000=0x%4x\n",
3942
		 brcmf_sdiod_regrl(bus->sdiodev, SI_ENUM_BASE, NULL));
3943 3944

	/*
3945
	 * Force PLL off until brcmf_chip_attach()
3946 3947 3948
	 * programs PLL control regs
	 */

3949 3950
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
			  BRCMF_INIT_CLKCTL1, &err);
3951
	if (!err)
3952 3953
		clkctl = brcmf_sdiod_regrb(bus->sdiodev,
					   SBSDIO_FUNC1_CHIPCLKCSR, &err);
3954 3955

	if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
3956
		brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
3957 3958 3959 3960
			  err, BRCMF_INIT_CLKCTL1, clkctl);
		goto fail;
	}

3961 3962 3963 3964 3965
	/* SDIO register access works so moving
	 * state from UNKNOWN to DOWN.
	 */
	brcmf_bus_change_state(bus->sdiodev->bus_if, BRCMF_BUS_DOWN);

3966 3967 3968 3969
	bus->ci = brcmf_chip_attach(bus->sdiodev, &brcmf_sdio_buscore_ops);
	if (IS_ERR(bus->ci)) {
		brcmf_err("brcmf_chip_attach failed!\n");
		bus->ci = NULL;
3970 3971 3972
		goto fail;
	}

3973
	if (brcmf_sdio_kso_init(bus)) {
3974 3975 3976 3977
		brcmf_err("error enabling KSO\n");
		goto fail;
	}

3978 3979 3980 3981
	if ((bus->sdiodev->pdata) && (bus->sdiodev->pdata->drive_strength))
		drivestrength = bus->sdiodev->pdata->drive_strength;
	else
		drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
3982
	brcmf_sdio_drivestrengthinit(bus->sdiodev, bus->ci, drivestrength);
3983

3984
	/* Get info on the SOCRAM cores... */
3985 3986
	bus->ramsize = bus->ci->ramsize;
	if (!(bus->ramsize)) {
3987
		brcmf_err("failed to find SOCRAM memory!\n");
3988 3989 3990
		goto fail;
	}

3991
	/* Set card control so an SDIO card reset does a WLAN backplane reset */
3992 3993
	reg_val = brcmf_sdiod_regrb(bus->sdiodev,
				    SDIO_CCCR_BRCM_CARDCTRL, &err);
3994 3995 3996 3997 3998
	if (err)
		goto fail;

	reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;

3999 4000
	brcmf_sdiod_regwb(bus->sdiodev,
			  SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
4001 4002 4003 4004
	if (err)
		goto fail;

	/* set PMUControl so a backplane reset does PMU state reload */
4005
	reg_addr = CORE_CC_REG(brcmf_chip_get_chipcommon(bus->ci)->base,
4006
			       pmucontrol);
4007
	reg_val = brcmf_sdiod_regrl(bus->sdiodev, reg_addr, &err);
4008 4009 4010 4011 4012
	if (err)
		goto fail;

	reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);

4013
	brcmf_sdiod_regwl(bus->sdiodev, reg_addr, reg_val, &err);
4014 4015 4016
	if (err)
		goto fail;

4017 4018
	sdio_release_host(bus->sdiodev->func[1]);

4019 4020
	brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);

4021 4022 4023 4024
	/* allocate header buffer */
	bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
	if (!bus->hdrbuf)
		return false;
4025 4026
	/* Locate an appropriately-aligned portion of hdrbuf */
	bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
4027
				    bus->head_align);
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037

	/* Set the poll and/or interrupt flags */
	bus->intr = true;
	bus->poll = false;
	if (bus->poll)
		bus->pollrate = 1;

	return true;

fail:
4038
	sdio_release_host(bus->sdiodev->func[1]);
4039 4040 4041 4042
	return false;
}

static int
4043
brcmf_sdio_watchdog_thread(void *data)
4044
{
4045
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
4046 4047 4048 4049 4050 4051 4052

	allow_signal(SIGTERM);
	/* Run until signal received */
	while (1) {
		if (kthread_should_stop())
			break;
		if (!wait_for_completion_interruptible(&bus->watchdog_wait)) {
4053
			brcmf_sdio_bus_watchdog(bus);
4054
			/* Count the tick for reference */
4055
			bus->sdcnt.tickcnt++;
4056 4057 4058 4059 4060 4061 4062
		} else
			break;
	}
	return 0;
}

static void
4063
brcmf_sdio_watchdog(unsigned long data)
4064
{
4065
	struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
4066 4067 4068 4069 4070 4071 4072 4073 4074 4075

	if (bus->watchdog_tsk) {
		complete(&bus->watchdog_wait);
		/* Reschedule the watchdog */
		if (bus->wd_timer_valid)
			mod_timer(&bus->timer,
				  jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
	}
}

A
Arend van Spriel 已提交
4076
static struct brcmf_bus_ops brcmf_sdio_bus_ops = {
4077 4078 4079 4080 4081 4082 4083
	.stop = brcmf_sdio_bus_stop,
	.preinit = brcmf_sdio_bus_preinit,
	.init = brcmf_sdio_bus_init,
	.txdata = brcmf_sdio_bus_txdata,
	.txctl = brcmf_sdio_bus_txctl,
	.rxctl = brcmf_sdio_bus_rxctl,
	.gettxq = brcmf_sdio_bus_gettxq,
A
Arend van Spriel 已提交
4084 4085
};

4086
struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
4087 4088
{
	int ret;
4089
	struct brcmf_sdio *bus;
4090 4091 4092 4093

	brcmf_dbg(TRACE, "Enter\n");

	/* Allocate private bus interface state */
4094
	bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
4095 4096 4097 4098 4099
	if (!bus)
		goto fail;

	bus->sdiodev = sdiodev;
	sdiodev->bus = bus;
4100
	skb_queue_head_init(&bus->glom);
4101 4102 4103
	bus->txbound = BRCMF_TXBOUND;
	bus->rxbound = BRCMF_RXBOUND;
	bus->txminmax = BRCMF_TXMINMAX;
4104
	bus->tx_seq = SDPCM_SEQ_WRAP - 1;
4105

4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
	/* platform specific configuration:
	 *   alignments must be at least 4 bytes for ADMA
         */
	bus->head_align = ALIGNMENT;
	bus->sgentry_align = ALIGNMENT;
	if (sdiodev->pdata) {
		if (sdiodev->pdata->sd_head_align > ALIGNMENT)
			bus->head_align = sdiodev->pdata->sd_head_align;
		if (sdiodev->pdata->sd_sgentry_align > ALIGNMENT)
			bus->sgentry_align = sdiodev->pdata->sd_sgentry_align;
	}

4118 4119 4120
	INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
	bus->brcmf_wq = create_singlethread_workqueue("brcmf_wq");
	if (bus->brcmf_wq == NULL) {
4121
		brcmf_err("insufficient memory to create txworkqueue\n");
4122 4123 4124
		goto fail;
	}

4125
	/* attempt to attach to the dongle */
4126 4127
	if (!(brcmf_sdio_probe_attach(bus))) {
		brcmf_err("brcmf_sdio_probe_attach failed\n");
4128 4129 4130
		goto fail;
	}

4131
	spin_lock_init(&bus->rxctl_lock);
4132 4133 4134 4135 4136 4137 4138
	spin_lock_init(&bus->txqlock);
	init_waitqueue_head(&bus->ctrl_wait);
	init_waitqueue_head(&bus->dcmd_resp_wait);

	/* Set up the watchdog timer */
	init_timer(&bus->timer);
	bus->timer.data = (unsigned long)bus;
4139
	bus->timer.function = brcmf_sdio_watchdog;
4140 4141 4142

	/* Initialize watchdog thread */
	init_completion(&bus->watchdog_wait);
4143
	bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
4144 4145
					bus, "brcmf_watchdog");
	if (IS_ERR(bus->watchdog_tsk)) {
4146
		pr_warn("brcmf_watchdog thread failed to start\n");
4147 4148 4149
		bus->watchdog_tsk = NULL;
	}
	/* Initialize DPC thread */
4150
	atomic_set(&bus->dpc_tskcnt, 0);
4151

4152
	/* Assign bus interface call back */
A
Arend van Spriel 已提交
4153 4154
	bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
	bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
4155 4156
	bus->sdiodev->bus_if->chip = bus->ci->chip;
	bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
A
Arend van Spriel 已提交
4157

4158 4159 4160 4161
	/* default sdio bus header length for tx packet */
	bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;

	/* Attach to the common layer, reserve hdr space */
4162
	ret = brcmf_attach(bus->sdiodev->dev);
4163
	if (ret != 0) {
4164
		brcmf_err("brcmf_attach failed\n");
4165 4166 4167 4168
		goto fail;
	}

	/* Allocate buffers */
4169 4170 4171 4172 4173 4174 4175 4176 4177
	if (bus->sdiodev->bus_if->maxctl) {
		bus->rxblen =
		    roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
			    ALIGNMENT) + bus->head_align;
		bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
		if (!(bus->rxbuf)) {
			brcmf_err("rxbuf allocation failed\n");
			goto fail;
		}
4178 4179
	}

4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203
	sdio_claim_host(bus->sdiodev->func[1]);

	/* Disable F2 to clear any intermediate frame state on the dongle */
	sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);

	bus->rxflow = false;

	/* Done with backplane-dependent accesses, can drop clock... */
	brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);

	sdio_release_host(bus->sdiodev->func[1]);

	/* ...and initialize clock/power states */
	bus->clkstate = CLK_SDONLY;
	bus->idletime = BRCMF_IDLE_INTERVAL;
	bus->idleclock = BRCMF_IDLE_ACTIVE;

	/* Query the F2 block size, set roundup accordingly */
	bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
	bus->roundup = min(max_roundup, bus->blocksize);

	/* SR state */
	bus->sleeping = false;
	bus->sr_enabled = false;
4204

4205
	brcmf_sdio_debugfs_create(bus);
4206 4207 4208
	brcmf_dbg(INFO, "completed!!\n");

	/* if firmware path present try to download and bring up bus */
4209
	ret = brcmf_bus_start(bus->sdiodev->dev);
4210
	if (ret != 0) {
4211
		brcmf_err("dongle is not responding\n");
4212
		goto fail;
4213
	}
4214

4215 4216 4217
	return bus;

fail:
4218
	brcmf_sdio_remove(bus);
4219 4220 4221
	return NULL;
}

4222 4223
/* Detach and free everything */
void brcmf_sdio_remove(struct brcmf_sdio *bus)
4224 4225 4226
{
	brcmf_dbg(TRACE, "Enter\n");

4227 4228 4229 4230 4231 4232
	if (bus) {
		/* De-register interrupt handler */
		brcmf_sdiod_intr_unregister(bus->sdiodev);

		if (bus->sdiodev->bus_if->drvr) {
			brcmf_detach(bus->sdiodev->dev);
4233 4234
		}

4235 4236 4237 4238
		cancel_work_sync(&bus->datawork);
		if (bus->brcmf_wq)
			destroy_workqueue(bus->brcmf_wq);

4239
		if (bus->ci) {
4240 4241 4242 4243 4244 4245 4246 4247 4248
			if (bus->sdiodev->bus_if->state == BRCMF_BUS_DOWN) {
				sdio_claim_host(bus->sdiodev->func[1]);
				brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
				/* Leave the device in state where it is
				 * 'quiet'. This is done by putting it in
				 * download_state which essentially resets
				 * all necessary cores.
				 */
				msleep(20);
4249
				brcmf_chip_enter_download(bus->ci);
4250 4251 4252
				brcmf_sdio_clkctl(bus, CLK_NONE, false);
				sdio_release_host(bus->sdiodev->func[1]);
			}
4253
			brcmf_chip_detach(bus->ci);
4254 4255 4256
		}

		brcmu_pkt_buf_free_skb(bus->txglom_sgpad);
4257
		kfree(bus->rxbuf);
4258 4259 4260
		kfree(bus->hdrbuf);
		kfree(bus);
	}
4261 4262 4263 4264

	brcmf_dbg(TRACE, "Disconnected\n");
}

4265
void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick)
4266 4267
{
	/* Totally stop the timer */
4268
	if (!wdtick && bus->wd_timer_valid) {
4269 4270 4271 4272 4273 4274
		del_timer_sync(&bus->timer);
		bus->wd_timer_valid = false;
		bus->save_ms = wdtick;
		return;
	}

4275
	/* don't start the wd until fw is loaded */
4276
	if (bus->sdiodev->bus_if->state != BRCMF_BUS_DATA)
4277 4278
		return;

4279 4280
	if (wdtick) {
		if (bus->save_ms != BRCMF_WD_POLL_MS) {
4281
			if (bus->wd_timer_valid)
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301
				/* Stop timer and restart at new value */
				del_timer_sync(&bus->timer);

			/* Create timer again when watchdog period is
			   dynamically changed or in the first instance
			 */
			bus->timer.expires =
				jiffies + BRCMF_WD_POLL_MS * HZ / 1000;
			add_timer(&bus->timer);

		} else {
			/* Re arm the timer, at last watchdog period */
			mod_timer(&bus->timer,
				jiffies + BRCMF_WD_POLL_MS * HZ / 1000);
		}

		bus->wd_timer_valid = true;
		bus->save_ms = wdtick;
	}
}