xhci-hub.c 51.4 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0
S
Sarah Sharp 已提交
2 3 4 5 6 7 8 9 10
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 */

11 12

#include <linux/slab.h>
S
Sarah Sharp 已提交
13 14 15
#include <asm/unaligned.h>

#include "xhci.h"
16
#include "xhci-trace.h"
S
Sarah Sharp 已提交
17

18 19 20 21
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
#define	PORT_RWC_BITS	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
			 PORT_RC | PORT_PLC | PORT_PE)

22 23 24
/* USB 3 BOS descriptor and a capability descriptors, combined.
 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
 */
25 26 27 28 29
static u8 usb_bos_descriptor [] = {
	USB_DT_BOS_SIZE,		/*  __u8 bLength, 5 bytes */
	USB_DT_BOS,			/*  __u8 bDescriptorType */
	0x0F, 0x00,			/*  __le16 wTotalLength, 15 bytes */
	0x1,				/*  __u8 bNumDeviceCaps */
30
	/* First device capability, SuperSpeed */
31 32 33 34 35 36 37 38
	USB_DT_USB_SS_CAP_SIZE,		/*  __u8 bLength, 10 bytes */
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SS_CAP_TYPE,		/* bDevCapabilityType, SUPERSPEED_USB */
	0x00,				/* bmAttributes, LTM off by default */
	USB_5GBPS_OPERATION, 0x00,	/* wSpeedsSupported, 5Gbps only */
	0x03,				/* bFunctionalitySupport,
					   USB 3.0 speed only */
	0x00,				/* bU1DevExitLat, set later. */
39 40
	0x00, 0x00,			/* __le16 bU2DevExitLat, set later. */
	/* Second device capability, SuperSpeedPlus */
41
	0x1c,				/* bLength 28, will be adjusted later */
42 43 44
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SSP_CAP_TYPE,		/* bDevCapabilityType SUPERSPEED_PLUS */
	0x00,				/* bReserved 0 */
45 46
	0x23, 0x00, 0x00, 0x00,		/* bmAttributes, SSAC=3 SSIC=1 */
	0x01, 0x00,			/* wFunctionalitySupport */
47
	0x00, 0x00,			/* wReserved 0 */
48 49 50 51 52
	/* Default Sublink Speed Attributes, overwrite if custom PSI exists */
	0x34, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, rx, ID = 4 */
	0xb4, 0x00, 0x05, 0x00,		/* 5Gbps, symmetric, tx, ID = 4 */
	0x35, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, rx, ID = 5 */
	0xb5, 0x40, 0x0a, 0x00,		/* 10Gbps, SSP, symmetric, tx, ID = 5 */
53 54
};

55 56 57 58 59 60 61 62 63 64 65 66
static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
				     u16 wLength)
{
	int i, ssa_count;
	u32 temp;
	u16 desc_size, ssp_cap_size, ssa_size = 0;
	bool usb3_1 = false;

	desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
	ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;

	/* does xhci support USB 3.1 Enhanced SuperSpeed */
67 68 69 70 71 72 73 74
	if (xhci->usb3_rhub.min_rev >= 0x01) {
		/* does xhci provide a PSI table for SSA speed attributes? */
		if (xhci->usb3_rhub.psi_count) {
			/* two SSA entries for each unique PSI ID, RX and TX */
			ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
			ssa_size = ssa_count * sizeof(u32);
			ssp_cap_size -= 16; /* skip copying the default SSA */
		}
75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100
		desc_size += ssp_cap_size;
		usb3_1 = true;
	}
	memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));

	if (usb3_1) {
		/* modify bos descriptor bNumDeviceCaps and wTotalLength */
		buf[4] += 1;
		put_unaligned_le16(desc_size + ssa_size, &buf[2]);
	}

	if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
		return wLength;

	/* Indicate whether the host has LTM support. */
	temp = readl(&xhci->cap_regs->hcc_params);
	if (HCC_LTC(temp))
		buf[8] |= USB_LTM_SUPPORT;

	/* Set the U1 and U2 exit latencies. */
	if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
		temp = readl(&xhci->cap_regs->hcs_params3);
		buf[12] = HCS_U1_LATENCY(temp);
		put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
	}

101 102
	/* If PSI table exists, add the custom speed attributes from it */
	if (usb3_1 && xhci->usb3_rhub.psi_count) {
103
		u32 ssp_cap_base, bm_attrib, psi, psi_mant, psi_exp;
104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
		int offset;

		ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;

		if (wLength < desc_size)
			return wLength;
		buf[ssp_cap_base] = ssp_cap_size + ssa_size;

		/* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
		bm_attrib = (ssa_count - 1) & 0x1f;
		bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
		put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);

		if (wLength < desc_size + ssa_size)
			return wLength;
		/*
		 * Create the Sublink Speed Attributes (SSA) array.
		 * The xhci PSI field and USB 3.1 SSA fields are very similar,
		 * but link type bits 7:6 differ for values 01b and 10b.
		 * xhci has also only one PSI entry for a symmetric link when
		 * USB 3.1 requires two SSA entries (RX and TX) for every link
		 */
		offset = desc_size;
		for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
			psi = xhci->usb3_rhub.psi[i];
			psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
130 131 132 133 134 135 136 137 138
			psi_exp = XHCI_EXT_PORT_PSIE(psi);
			psi_mant = XHCI_EXT_PORT_PSIM(psi);

			/* Shift to Gbps and set SSP Link BIT(14) if 10Gpbs */
			for (; psi_exp < 3; psi_exp++)
				psi_mant /= 1000;
			if (psi_mant >= 10)
				psi |= BIT(14);

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
			if ((psi & PLT_MASK) == PLT_SYM) {
			/* Symmetric, create SSA RX and TX from one PSI entry */
				put_unaligned_le32(psi, &buf[offset]);
				psi |= 1 << 7;  /* turn entry to TX */
				offset += 4;
				if (offset >= desc_size + ssa_size)
					return desc_size + ssa_size;
			} else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
				/* Asymetric RX, flip bits 7:6 for SSA */
				psi ^= PLT_MASK;
			}
			put_unaligned_le32(psi, &buf[offset]);
			offset += 4;
			if (offset >= desc_size + ssa_size)
				return desc_size + ssa_size;
		}
	}
	/* ssa_size is 0 for other than usb 3.1 hosts */
	return desc_size + ssa_size;
}
159

160 161
static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc, int ports)
S
Sarah Sharp 已提交
162 163 164 165 166 167 168 169
{
	u16 temp;

	desc->bPwrOn2PwrGood = 10;	/* xhci section 5.4.9 says 20ms max */
	desc->bHubContrCurrent = 0;

	desc->bNbrPorts = ports;
	temp = 0;
170
	/* Bits 1:0 - support per-port power switching, or power always on */
S
Sarah Sharp 已提交
171
	if (HCC_PPC(xhci->hcc_params))
172
		temp |= HUB_CHAR_INDV_PORT_LPSM;
S
Sarah Sharp 已提交
173
	else
174
		temp |= HUB_CHAR_NO_LPSM;
S
Sarah Sharp 已提交
175 176
	/* Bit  2 - root hubs are not part of a compound device */
	/* Bits 4:3 - individual port over current protection */
177
	temp |= HUB_CHAR_INDV_PORT_OCPM;
S
Sarah Sharp 已提交
178 179
	/* Bits 6:5 - no TTs in root ports */
	/* Bit  7 - no port indicators */
M
Matt Evans 已提交
180
	desc->wHubCharacteristics = cpu_to_le16(temp);
S
Sarah Sharp 已提交
181 182
}

183 184 185 186 187 188 189 190 191
/* Fill in the USB 2.0 roothub descriptor */
static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 temp;
	__u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
	u32 portsc;
	unsigned int i;
192
	struct xhci_hub *rhub;
193

194 195
	rhub = &xhci->usb2_rhub;
	ports = rhub->num_ports;
196
	xhci_common_hub_descriptor(xhci, desc, ports);
197
	desc->bDescriptorType = USB_DT_HUB;
198
	temp = 1 + (ports / 8);
199
	desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
200 201 202 203 204 205

	/* The Device Removable bits are reported on a byte granularity.
	 * If the port doesn't exist within that byte, the bit is set to 0.
	 */
	memset(port_removable, 0, sizeof(port_removable));
	for (i = 0; i < ports; i++) {
206
		portsc = readl(rhub->ports[i]->addr);
207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
		/* If a device is removable, PORTSC reports a 0, same as in the
		 * hub descriptor DeviceRemovable bits.
		 */
		if (portsc & PORT_DEV_REMOVE)
			/* This math is hairy because bit 0 of DeviceRemovable
			 * is reserved, and bit 1 is for port 1, etc.
			 */
			port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
	}

	/* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
	 * ports on it.  The USB 2.0 specification says that there are two
	 * variable length fields at the end of the hub descriptor:
	 * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
	 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
	 * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
	 * 0xFF, so we initialize the both arrays (DeviceRemovable and
	 * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
	 * set of ports that actually exist.
	 */
	memset(desc->u.hs.DeviceRemovable, 0xff,
			sizeof(desc->u.hs.DeviceRemovable));
	memset(desc->u.hs.PortPwrCtrlMask, 0xff,
			sizeof(desc->u.hs.PortPwrCtrlMask));

	for (i = 0; i < (ports + 1 + 7) / 8; i++)
		memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
				sizeof(__u8));
}

/* Fill in the USB 3.0 roothub descriptor */
static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 port_removable;
	u32 portsc;
	unsigned int i;
245
	struct xhci_hub *rhub;
246

247 248
	rhub = &xhci->usb3_rhub;
	ports = rhub->num_ports;
249
	xhci_common_hub_descriptor(xhci, desc, ports);
250 251
	desc->bDescriptorType = USB_DT_SS_HUB;
	desc->bDescLength = USB_DT_SS_HUB_SIZE;
252 253 254 255 256 257 258 259 260 261

	/* header decode latency should be zero for roothubs,
	 * see section 4.23.5.2.
	 */
	desc->u.ss.bHubHdrDecLat = 0;
	desc->u.ss.wHubDelay = 0;

	port_removable = 0;
	/* bit 0 is reserved, bit 1 is for port 1, etc. */
	for (i = 0; i < ports; i++) {
262
		portsc = readl(rhub->ports[i]->addr);
263 264 265
		if (portsc & PORT_DEV_REMOVE)
			port_removable |= 1 << (i + 1);
	}
266 267

	desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
268 269 270 271 272 273
}

static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{

274
	if (hcd->speed >= HCD_USB3)
275 276 277 278 279 280
		xhci_usb3_hub_descriptor(hcd, xhci, desc);
	else
		xhci_usb2_hub_descriptor(hcd, xhci, desc);

}

S
Sarah Sharp 已提交
281 282 283
static unsigned int xhci_port_speed(unsigned int port_status)
{
	if (DEV_LOWSPEED(port_status))
284
		return USB_PORT_STAT_LOW_SPEED;
S
Sarah Sharp 已提交
285
	if (DEV_HIGHSPEED(port_status))
286
		return USB_PORT_STAT_HIGH_SPEED;
S
Sarah Sharp 已提交
287 288 289
	/*
	 * FIXME: Yes, we should check for full speed, but the core uses that as
	 * a default in portspeed() in usb/core/hub.c (which is the only place
290
	 * USB_PORT_STAT_*_SPEED is used).
S
Sarah Sharp 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
	 */
	return 0;
}

/*
 * These bits are Read Only (RO) and should be saved and written to the
 * registers: 0, 3, 10:13, 30
 * connect status, over-current status, port speed, and device removable.
 * connect status and port speed are also sticky - meaning they're in
 * the AUX well and they aren't changed by a hot, warm, or cold reset.
 */
#define	XHCI_PORT_RO	((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
/*
 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
 * bits 5:8, 9, 14:15, 25:27
 * link state, port power, port indicator state, "wake on" enable state
 */
#define XHCI_PORT_RWS	((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
/*
 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
 * bit 4 (port reset)
 */
#define	XHCI_PORT_RW1S	((1<<4))
/*
 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
 * bits 1, 17, 18, 19, 20, 21, 22, 23
 * port enable/disable, and
 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
 * over-current, reset, link state, and L1 change
 */
#define XHCI_PORT_RW1CS	((1<<1) | (0x7f<<17))
/*
 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
 * latched in
 */
#define	XHCI_PORT_RW	((1<<16))
/*
 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
 * bits 2, 24, 28:31
 */
#define	XHCI_PORT_RZ	((1<<2) | (1<<24) | (0xf<<28))

/*
 * Given a port state, this function returns a value that would result in the
 * port being in the same state, if the value was written to the port status
 * control register.
 * Save Read Only (RO) bits and save read/write bits where
 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
 */
341
u32 xhci_port_state_to_neutral(u32 state)
S
Sarah Sharp 已提交
342 343 344 345 346
{
	/* Save read-only status and port state */
	return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
}

347 348
/*
 * find slot id based on port number.
349
 * @port: The one-based port number from one of the two split roothubs.
350
 */
351 352
int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		u16 port)
353 354 355
{
	int slot_id;
	int i;
356
	enum usb_device_speed speed;
357 358 359

	slot_id = 0;
	for (i = 0; i < MAX_HC_SLOTS; i++) {
360
		if (!xhci->devs[i] || !xhci->devs[i]->udev)
361
			continue;
362
		speed = xhci->devs[i]->udev->speed;
363
		if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
364
				&& xhci->devs[i]->fake_port == port) {
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
			slot_id = i;
			break;
		}
	}

	return slot_id;
}

/*
 * Stop device
 * It issues stop endpoint command for EP 0 to 30. And wait the last command
 * to complete.
 * suspend will set to 1, if suspend bit need to set in command.
 */
static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *cmd;
	unsigned long flags;
	int ret;
	int i;

	ret = 0;
	virt_dev = xhci->devs[slot_id];
J
Jim Lin 已提交
389 390 391
	if (!virt_dev)
		return -ENODEV;

392 393
	trace_xhci_stop_device(virt_dev);

394
	cmd = xhci_alloc_command(xhci, true, GFP_NOIO);
395
	if (!cmd)
396 397 398 399
		return -ENOMEM;

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = LAST_EP_INDEX; i > 0; i--) {
400
		if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
401
			struct xhci_ep_ctx *ep_ctx;
402
			struct xhci_command *command;
403 404 405 406 407 408 409

			ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, i);

			/* Check ep is running, required by AMD SNPS 3.1 xHC */
			if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_RUNNING)
				continue;

410
			command = xhci_alloc_command(xhci, false, GFP_NOWAIT);
411 412
			if (!command) {
				spin_unlock_irqrestore(&xhci->lock, flags);
413 414 415 416 417 418 419 420 421 422
				ret = -ENOMEM;
				goto cmd_cleanup;
			}

			ret = xhci_queue_stop_endpoint(xhci, command, slot_id,
						       i, suspend);
			if (ret) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_free_command(xhci, command);
				goto cmd_cleanup;
423 424
			}
		}
425
	}
426 427 428 429 430 431
	ret = xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
	if (ret) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		goto cmd_cleanup;
	}

432 433 434 435
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for last stop endpoint command to finish */
436 437
	wait_for_completion(cmd->completion);

438
	if (cmd->status == COMP_COMMAND_ABORTED ||
439
	    cmd->status == COMP_COMMAND_RING_STOPPED) {
440
		xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
441 442
		ret = -ETIME;
	}
443 444

cmd_cleanup:
445 446 447 448 449 450 451
	xhci_free_command(xhci, cmd);
	return ret;
}

/*
 * Ring device, it rings the all doorbells unconditionally.
 */
452
void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
453
{
454 455 456 457 458
	int i, s;
	struct xhci_virt_ep *ep;

	for (i = 0; i < LAST_EP_INDEX + 1; i++) {
		ep = &xhci->devs[slot_id]->eps[i];
459

460 461 462 463
		if (ep->ep_state & EP_HAS_STREAMS) {
			for (s = 1; s < ep->stream_info->num_streams; s++)
				xhci_ring_ep_doorbell(xhci, slot_id, i, s);
		} else if (ep->ring && ep->ring->dequeue) {
464
			xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
465 466
		}
	}
467 468 469 470

	return;
}

471
static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
M
Matt Evans 已提交
472
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
473
{
474
	/* Don't allow the USB core to disable SuperSpeed ports. */
475
	if (hcd->speed >= HCD_USB3) {
476 477 478 479 480
		xhci_dbg(xhci, "Ignoring request to disable "
				"SuperSpeed port.\n");
		return;
	}

481 482 483 484 485 486
	if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
		xhci_dbg(xhci,
			 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
		return;
	}

487
	/* Write 1 to disable the port */
488
	writel(port_status | PORT_PE, addr);
489
	port_status = readl(addr);
490 491
	xhci_dbg(xhci, "disable port %d-%d, portsc: 0x%x\n",
		 hcd->self.busnum, wIndex + 1, port_status);
492 493
}

494
static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
M
Matt Evans 已提交
495
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
496 497 498 499 500 501 502 503 504
{
	char *port_change_bit;
	u32 status;

	switch (wValue) {
	case USB_PORT_FEAT_C_RESET:
		status = PORT_RC;
		port_change_bit = "reset";
		break;
A
Andiry Xu 已提交
505 506 507 508
	case USB_PORT_FEAT_C_BH_PORT_RESET:
		status = PORT_WRC;
		port_change_bit = "warm(BH) reset";
		break;
509 510 511 512 513 514 515 516
	case USB_PORT_FEAT_C_CONNECTION:
		status = PORT_CSC;
		port_change_bit = "connect";
		break;
	case USB_PORT_FEAT_C_OVER_CURRENT:
		status = PORT_OCC;
		port_change_bit = "over-current";
		break;
517 518 519 520
	case USB_PORT_FEAT_C_ENABLE:
		status = PORT_PEC;
		port_change_bit = "enable/disable";
		break;
521 522 523 524
	case USB_PORT_FEAT_C_SUSPEND:
		status = PORT_PLC;
		port_change_bit = "suspend/resume";
		break;
525 526 527 528
	case USB_PORT_FEAT_C_PORT_LINK_STATE:
		status = PORT_PLC;
		port_change_bit = "link state";
		break;
529 530 531 532
	case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
		status = PORT_CEC;
		port_change_bit = "config error";
		break;
533 534 535 536 537
	default:
		/* Should never happen */
		return;
	}
	/* Change bits are all write 1 to clear */
538
	writel(port_status | status, addr);
539
	port_status = readl(addr);
540 541 542

	xhci_dbg(xhci, "clear port%d %s change, portsc: 0x%x\n",
		 wIndex + 1, port_change_bit, port_status);
543 544
}

545 546 547 548 549 550 551 552 553
struct xhci_hub *xhci_get_rhub(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);

	if (hcd->speed >= HCD_USB3)
		return &xhci->usb3_rhub;
	return &xhci->usb2_rhub;
}

554 555 556 557 558 559
/*
 * xhci_set_port_power() must be called with xhci->lock held.
 * It will release and re-aquire the lock while calling ACPI
 * method.
 */
static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
560
				u16 index, bool on, unsigned long *flags)
561
{
562 563
	struct xhci_hub *rhub;
	struct xhci_port *port;
564 565
	u32 temp;

566 567 568
	rhub = xhci_get_rhub(hcd);
	port = rhub->ports[index];
	temp = readl(port->addr);
569 570 571 572

	xhci_dbg(xhci, "set port power %d-%d %s, portsc: 0x%x\n",
		 hcd->self.busnum, index + 1, on ? "ON" : "OFF", temp);

573
	temp = xhci_port_state_to_neutral(temp);
574

575 576
	if (on) {
		/* Power on */
577
		writel(temp | PORT_POWER, port->addr);
578
		readl(port->addr);
579 580
	} else {
		/* Power off */
581
		writel(temp & ~PORT_POWER, port->addr);
582 583
	}

584
	spin_unlock_irqrestore(&xhci->lock, *flags);
585 586 587 588 589
	temp = usb_acpi_power_manageable(hcd->self.root_hub,
					index);
	if (temp)
		usb_acpi_set_power_state(hcd->self.root_hub,
			index, on);
590
	spin_lock_irqsave(&xhci->lock, *flags);
591 592
}

593 594 595 596
static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
	u16 test_mode, u16 wIndex)
{
	u32 temp;
597
	struct xhci_port *port;
598

599 600 601
	/* xhci only supports test mode for usb2 ports */
	port = xhci->usb2_rhub.ports[wIndex];
	temp = readl(port->addr + PORTPMSC);
602
	temp |= test_mode << PORT_TEST_MODE_SHIFT;
603
	writel(temp, port->addr + PORTPMSC);
604 605 606 607 608 609
	xhci->test_mode = test_mode;
	if (test_mode == TEST_FORCE_EN)
		xhci_start(xhci);
}

static int xhci_enter_test_mode(struct xhci_hcd *xhci,
610
				u16 test_mode, u16 wIndex, unsigned long *flags)
611 612 613 614 615
{
	int i, retval;

	/* Disable all Device Slots */
	xhci_dbg(xhci, "Disable all slots\n");
616
	spin_unlock_irqrestore(&xhci->lock, *flags);
617
	for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
618 619 620
		if (!xhci->devs[i])
			continue;

621
		retval = xhci_disable_slot(xhci, i);
622 623 624 625
		if (retval)
			xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
				 i, retval);
	}
626
	spin_lock_irqsave(&xhci->lock, *flags);
627 628 629
	/* Put all ports to the Disable state by clear PP */
	xhci_dbg(xhci, "Disable all port (PP = 0)\n");
	/* Power off USB3 ports*/
630
	for (i = 0; i < xhci->usb3_rhub.num_ports; i++)
631
		xhci_set_port_power(xhci, xhci->shared_hcd, i, false, flags);
632
	/* Power off USB2 ports*/
633
	for (i = 0; i < xhci->usb2_rhub.num_ports; i++)
634
		xhci_set_port_power(xhci, xhci->main_hcd, i, false, flags);
635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668
	/* Stop the controller */
	xhci_dbg(xhci, "Stop controller\n");
	retval = xhci_halt(xhci);
	if (retval)
		return retval;
	/* Disable runtime PM for test mode */
	pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
	/* Set PORTPMSC.PTC field to enter selected test mode */
	/* Port is selected by wIndex. port_id = wIndex + 1 */
	xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
					test_mode, wIndex + 1);
	xhci_port_set_test_mode(xhci, test_mode, wIndex);
	return retval;
}

static int xhci_exit_test_mode(struct xhci_hcd *xhci)
{
	int retval;

	if (!xhci->test_mode) {
		xhci_err(xhci, "Not in test mode, do nothing.\n");
		return 0;
	}
	if (xhci->test_mode == TEST_FORCE_EN &&
		!(xhci->xhc_state & XHCI_STATE_HALTED)) {
		retval = xhci_halt(xhci);
		if (retval)
			return retval;
	}
	pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
	xhci->test_mode = 0;
	return xhci_reset(xhci);
}

669 670
void xhci_set_link_state(struct xhci_hcd *xhci, struct xhci_port *port,
			 u32 link_state)
A
Andiry Xu 已提交
671 672
{
	u32 temp;
673
	u32 portsc;
A
Andiry Xu 已提交
674

675 676
	portsc = readl(port->addr);
	temp = xhci_port_state_to_neutral(portsc);
A
Andiry Xu 已提交
677 678
	temp &= ~PORT_PLS_MASK;
	temp |= PORT_LINK_STROBE | link_state;
679
	writel(temp, port->addr);
680 681 682 683

	xhci_dbg(xhci, "Set port %d-%d link state, portsc: 0x%x, write 0x%x",
		 port->rhub->hcd->self.busnum, port->hcd_portnum + 1,
		 portsc, temp);
A
Andiry Xu 已提交
684 685
}

F
Felipe Balbi 已提交
686
static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
687
				      struct xhci_port *port, u16 wake_mask)
688 689 690
{
	u32 temp;

691
	temp = readl(port->addr);
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
	temp = xhci_port_state_to_neutral(temp);

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
		temp |= PORT_WKCONN_E;
	else
		temp &= ~PORT_WKCONN_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
		temp |= PORT_WKDISC_E;
	else
		temp &= ~PORT_WKDISC_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
		temp |= PORT_WKOC_E;
	else
		temp &= ~PORT_WKOC_E;

709
	writel(temp, port->addr);
710 711
}

A
Andiry Xu 已提交
712
/* Test and clear port RWC bit */
713 714
void xhci_test_and_clear_bit(struct xhci_hcd *xhci, struct xhci_port *port,
			     u32 port_bit)
A
Andiry Xu 已提交
715 716 717
{
	u32 temp;

718
	temp = readl(port->addr);
A
Andiry Xu 已提交
719 720 721
	if (temp & port_bit) {
		temp = xhci_port_state_to_neutral(temp);
		temp |= port_bit;
722
		writel(temp, port->addr);
A
Andiry Xu 已提交
723 724 725
	}
}

726
/* Updates Link Status for super Speed port */
727 728
static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
		u32 *status, u32 status_reg)
729 730 731 732
{
	u32 pls = status_reg & PORT_PLS_MASK;

	/* resume state is a xHCI internal state.
733 734
	 * Do not report it to usb core, instead, pretend to be U3,
	 * thus usb core knows it's not ready for transfer
735
	 */
736 737
	if (pls == XDEV_RESUME) {
		*status |= USB_SS_PORT_LS_U3;
738
		return;
739
	}
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760

	/* When the CAS bit is set then warm reset
	 * should be performed on port
	 */
	if (status_reg & PORT_CAS) {
		/* The CAS bit can be set while the port is
		 * in any link state.
		 * Only roothubs have CAS bit, so we
		 * pretend to be in compliance mode
		 * unless we're already in compliance
		 * or the inactive state.
		 */
		if (pls != USB_SS_PORT_LS_COMP_MOD &&
		    pls != USB_SS_PORT_LS_SS_INACTIVE) {
			pls = USB_SS_PORT_LS_COMP_MOD;
		}
		/* Return also connection bit -
		 * hub state machine resets port
		 * when this bit is set.
		 */
		pls |= USB_PORT_STAT_CONNECTION;
761 762 763 764 765 766 767 768 769
	} else {
		/*
		 * If CAS bit isn't set but the Port is already at
		 * Compliance Mode, fake a connection so the USB core
		 * notices the Compliance state and resets the port.
		 * This resolves an issue generated by the SN65LVPE502CP
		 * in which sometimes the port enters compliance mode
		 * caused by a delay on the host-device negotiation.
		 */
770 771
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				(pls == USB_SS_PORT_LS_COMP_MOD))
772
			pls |= USB_PORT_STAT_CONNECTION;
773
	}
774

775 776 777 778
	/* update status field */
	*status |= pls;
}

779 780 781 782 783 784 785
/*
 * Function for Compliance Mode Quirk.
 *
 * This Function verifies if all xhc USB3 ports have entered U0, if so,
 * the compliance mode timer is deleted. A port won't enter
 * compliance mode if it has previously entered U0.
 */
786 787
static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
				    u16 wIndex)
788
{
789
	u32 all_ports_seen_u0 = ((1 << xhci->usb3_rhub.num_ports) - 1);
790 791 792 793 794 795 796 797 798
	bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);

	if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
		return;

	if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
		xhci->port_status_u0 |= 1 << wIndex;
		if (xhci->port_status_u0 == all_ports_seen_u0) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
799 800 801 802
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"All USB3 ports have entered U0 already!");
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer Deleted.");
803 804 805 806
		}
	}
}

807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
static int xhci_handle_usb2_port_link_resume(struct xhci_port *port,
					     u32 *status, u32 portsc,
					     unsigned long flags)
{
	struct xhci_bus_state *bus_state;
	struct xhci_hcd	*xhci;
	struct usb_hcd *hcd;
	int slot_id;
	u32 wIndex;

	hcd = port->rhub->hcd;
	bus_state = &port->rhub->bus_state;
	xhci = hcd_to_xhci(hcd);
	wIndex = port->hcd_portnum;

	if ((portsc & PORT_RESET) || !(portsc & PORT_PE)) {
		*status = 0xffffffff;
		return -EINVAL;
	}
	/* did port event handler already start resume timing? */
	if (!bus_state->resume_done[wIndex]) {
		/* If not, maybe we are in a host initated resume? */
		if (test_bit(wIndex, &bus_state->resuming_ports)) {
			/* Host initated resume doesn't time the resume
			 * signalling using resume_done[].
			 * It manually sets RESUME state, sleeps 20ms
			 * and sets U0 state. This should probably be
			 * changed, but not right now.
			 */
		} else {
			/* port resume was discovered now and here,
			 * start resume timing
			 */
			unsigned long timeout = jiffies +
				msecs_to_jiffies(USB_RESUME_TIMEOUT);

			set_bit(wIndex, &bus_state->resuming_ports);
			bus_state->resume_done[wIndex] = timeout;
			mod_timer(&hcd->rh_timer, timeout);
			usb_hcd_start_port_resume(&hcd->self, wIndex);
		}
	/* Has resume been signalled for USB_RESUME_TIME yet? */
	} else if (time_after_eq(jiffies, bus_state->resume_done[wIndex])) {
		int time_left;

852 853 854
		xhci_dbg(xhci, "resume USB2 port %d-%d\n",
			 hcd->self.busnum, wIndex + 1);

855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
		bus_state->resume_done[wIndex] = 0;
		clear_bit(wIndex, &bus_state->resuming_ports);

		set_bit(wIndex, &bus_state->rexit_ports);

		xhci_test_and_clear_bit(xhci, port, PORT_PLC);
		xhci_set_link_state(xhci, port, XDEV_U0);

		spin_unlock_irqrestore(&xhci->lock, flags);
		time_left = wait_for_completion_timeout(
			&bus_state->rexit_done[wIndex],
			msecs_to_jiffies(XHCI_MAX_REXIT_TIMEOUT_MS));
		spin_lock_irqsave(&xhci->lock, flags);

		if (time_left) {
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
							    wIndex + 1);
			if (!slot_id) {
				xhci_dbg(xhci, "slot_id is zero\n");
				*status = 0xffffffff;
				return -ENODEV;
			}
			xhci_ring_device(xhci, slot_id);
		} else {
			int port_status = readl(port->addr);

881 882
			xhci_warn(xhci, "Port resume timed out, port %d-%d: 0x%x\n",
				  hcd->self.busnum, wIndex + 1, port_status);
883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
			*status |= USB_PORT_STAT_SUSPEND;
			clear_bit(wIndex, &bus_state->rexit_ports);
		}

		usb_hcd_end_port_resume(&hcd->self, wIndex);
		bus_state->port_c_suspend |= 1 << wIndex;
		bus_state->suspended_ports &= ~(1 << wIndex);
	} else {
		/*
		 * The resume has been signaling for less than
		 * USB_RESUME_TIME. Report the port status as SUSPEND,
		 * let the usbcore check port status again and clear
		 * resume signaling later.
		 */
		*status |= USB_PORT_STAT_SUSPEND;
	}
	return 0;
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
{
	u32 ext_stat = 0;
	int speed_id;

	/* only support rx and tx lane counts of 1 in usb3.1 spec */
	speed_id = DEV_PORT_SPEED(raw_port_status);
	ext_stat |= speed_id;		/* bits 3:0, RX speed id */
	ext_stat |= speed_id << 4;	/* bits 7:4, TX speed id */

	ext_stat |= PORT_RX_LANES(port_li) << 8;  /* bits 11:8 Rx lane count */
	ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */

	return ext_stat;
}

918 919 920
static void xhci_get_usb3_port_status(struct xhci_port *port, u32 *status,
				      u32 portsc)
{
921
	struct xhci_bus_state *bus_state;
922
	struct xhci_hcd	*xhci;
923
	struct usb_hcd *hcd;
924 925 926
	u32 link_state;
	u32 portnum;

927
	bus_state = &port->rhub->bus_state;
928
	xhci = hcd_to_xhci(port->rhub->hcd);
929
	hcd = port->rhub->hcd;
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
	link_state = portsc & PORT_PLS_MASK;
	portnum = port->hcd_portnum;

	/* USB3 specific wPortChange bits
	 *
	 * Port link change with port in resume state should not be
	 * reported to usbcore, as this is an internal state to be
	 * handled by xhci driver. Reporting PLC to usbcore may
	 * cause usbcore clearing PLC first and port change event
	 * irq won't be generated.
	 */

	if (portsc & PORT_PLC && (link_state != XDEV_RESUME))
		*status |= USB_PORT_STAT_C_LINK_STATE << 16;
	if (portsc & PORT_WRC)
		*status |= USB_PORT_STAT_C_BH_RESET << 16;
	if (portsc & PORT_CEC)
		*status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;

	/* USB3 specific wPortStatus bits */
950
	if (portsc & PORT_POWER) {
951
		*status |= USB_SS_PORT_STAT_POWER;
952 953 954 955
		/* link state handling */
		if (link_state == XDEV_U0)
			bus_state->suspended_ports &= ~(1 << portnum);
	}
956

957 958 959 960 961 962 963 964
	/* remote wake resume signaling complete */
	if (bus_state->port_remote_wakeup & (1 << portnum) &&
	    link_state != XDEV_RESUME &&
	    link_state != XDEV_RECOVERY) {
		bus_state->port_remote_wakeup &= ~(1 << portnum);
		usb_hcd_end_port_resume(&hcd->self, portnum);
	}

965 966 967 968
	xhci_hub_report_usb3_link_state(xhci, status, portsc);
	xhci_del_comp_mod_timer(xhci, portsc, portnum);
}

969
static void xhci_get_usb2_port_status(struct xhci_port *port, u32 *status,
970
				      u32 portsc, unsigned long flags)
971
{
972
	struct xhci_bus_state *bus_state;
973
	u32 link_state;
974
	u32 portnum;
975
	int ret;
976

977
	bus_state = &port->rhub->bus_state;
978
	link_state = portsc & PORT_PLS_MASK;
979
	portnum = port->hcd_portnum;
980 981 982 983 984 985 986 987 988 989

	/* USB2 wPortStatus bits */
	if (portsc & PORT_POWER) {
		*status |= USB_PORT_STAT_POWER;

		/* link state is only valid if port is powered */
		if (link_state == XDEV_U3)
			*status |= USB_PORT_STAT_SUSPEND;
		if (link_state == XDEV_U2)
			*status |= USB_PORT_STAT_L1;
990 991 992 993 994 995 996 997
		if (link_state == XDEV_U0) {
			bus_state->resume_done[portnum] = 0;
			clear_bit(portnum, &bus_state->resuming_ports);
			if (bus_state->suspended_ports & (1 << portnum)) {
				bus_state->suspended_ports &= ~(1 << portnum);
				bus_state->port_c_suspend |= 1 << portnum;
			}
		}
998 999 1000 1001 1002 1003
		if (link_state == XDEV_RESUME) {
			ret = xhci_handle_usb2_port_link_resume(port, status,
								portsc, flags);
			if (ret)
				return;
		}
1004 1005 1006
	}
}

1007 1008 1009 1010 1011 1012 1013 1014
/*
 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
 * 3.0 hubs use.
 *
 * Possible side effects:
 *  - Mark a port as being done with device resume,
 *    and ring the endpoint doorbells.
 *  - Stop the Synopsys redriver Compliance Mode polling.
1015
 *  - Drop and reacquire the xHCI lock, in order to wait for port resume.
1016 1017 1018
 */
static u32 xhci_get_port_status(struct usb_hcd *hcd,
		struct xhci_bus_state *bus_state,
1019
	u16 wIndex, u32 raw_port_status,
1020 1021 1022
		unsigned long flags)
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
1023 1024
{
	u32 status = 0;
1025 1026 1027 1028 1029
	struct xhci_hub *rhub;
	struct xhci_port *port;

	rhub = xhci_get_rhub(hcd);
	port = rhub->ports[wIndex];
1030

1031
	/* common wPortChange bits */
1032 1033 1034 1035 1036 1037 1038 1039
	if (raw_port_status & PORT_CSC)
		status |= USB_PORT_STAT_C_CONNECTION << 16;
	if (raw_port_status & PORT_PEC)
		status |= USB_PORT_STAT_C_ENABLE << 16;
	if ((raw_port_status & PORT_OCC))
		status |= USB_PORT_STAT_C_OVERCURRENT << 16;
	if ((raw_port_status & PORT_RC))
		status |= USB_PORT_STAT_C_RESET << 16;
1040

1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	/* common wPortStatus bits */
	if (raw_port_status & PORT_CONNECT) {
		status |= USB_PORT_STAT_CONNECTION;
		status |= xhci_port_speed(raw_port_status);
	}
	if (raw_port_status & PORT_PE)
		status |= USB_PORT_STAT_ENABLE;
	if (raw_port_status & PORT_OC)
		status |= USB_PORT_STAT_OVERCURRENT;
	if (raw_port_status & PORT_RESET)
		status |= USB_PORT_STAT_RESET;

	/* USB2 and USB3 specific bits, including Port Link State */
1054 1055
	if (hcd->speed >= HCD_USB3)
		xhci_get_usb3_port_status(port, &status, raw_port_status);
1056
	else
1057 1058
		xhci_get_usb2_port_status(port, &status, raw_port_status,
					  flags);
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
	/*
	 * Clear stale usb2 resume signalling variables in case port changed
	 * state during resume signalling. For example on error
	 */
	if ((bus_state->resume_done[wIndex] ||
	     test_bit(wIndex, &bus_state->resuming_ports)) &&
	    (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
	    (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
		bus_state->resume_done[wIndex] = 0;
		clear_bit(wIndex, &bus_state->resuming_ports);
1069
		usb_hcd_end_port_resume(&hcd->self, wIndex);
1070 1071
	}

1072
	if (bus_state->port_c_suspend & (1 << wIndex))
1073
		status |= USB_PORT_STAT_C_SUSPEND << 16;
1074 1075 1076 1077

	return status;
}

S
Sarah Sharp 已提交
1078 1079 1080 1081
int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
		u16 wIndex, char *buf, u16 wLength)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1082
	int max_ports;
S
Sarah Sharp 已提交
1083
	unsigned long flags;
A
Andiry Xu 已提交
1084
	u32 temp, status;
S
Sarah Sharp 已提交
1085
	int retval = 0;
1086
	int slot_id;
1087
	struct xhci_bus_state *bus_state;
A
Andiry Xu 已提交
1088
	u16 link_state = 0;
1089
	u16 wake_mask = 0;
1090
	u16 timeout = 0;
1091
	u16 test_mode = 0;
1092 1093
	struct xhci_hub *rhub;
	struct xhci_port **ports;
S
Sarah Sharp 已提交
1094

1095 1096
	rhub = xhci_get_rhub(hcd);
	ports = rhub->ports;
1097
	max_ports = rhub->num_ports;
1098
	bus_state = &rhub->bus_state;
S
Sarah Sharp 已提交
1099 1100 1101 1102 1103 1104 1105 1106

	spin_lock_irqsave(&xhci->lock, flags);
	switch (typeReq) {
	case GetHubStatus:
		/* No power source, over-current reported per port */
		memset(buf, 0, 4);
		break;
	case GetHubDescriptor:
1107 1108 1109 1110
		/* Check to make sure userspace is asking for the USB 3.0 hub
		 * descriptor for the USB 3.0 roothub.  If not, we stall the
		 * endpoint, like external hubs do.
		 */
1111
		if (hcd->speed >= HCD_USB3 &&
1112 1113 1114 1115 1116 1117
				(wLength < USB_DT_SS_HUB_SIZE ||
				 wValue != (USB_DT_SS_HUB << 8))) {
			xhci_dbg(xhci, "Wrong hub descriptor type for "
					"USB 3.0 roothub.\n");
			goto error;
		}
1118 1119
		xhci_hub_descriptor(hcd, xhci,
				(struct usb_hub_descriptor *) buf);
S
Sarah Sharp 已提交
1120
		break;
1121 1122 1123 1124
	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
		if ((wValue & 0xff00) != (USB_DT_BOS << 8))
			goto error;

1125
		if (hcd->speed < HCD_USB3)
1126 1127
			goto error;

1128
		retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
1129
		spin_unlock_irqrestore(&xhci->lock, flags);
1130
		return retval;
S
Sarah Sharp 已提交
1131
	case GetPortStatus:
1132
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1133 1134
			goto error;
		wIndex--;
1135
		temp = readl(ports[wIndex]->addr);
1136 1137
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1138 1139 1140
			retval = -ENODEV;
			break;
		}
1141
		trace_xhci_get_port_status(wIndex, temp);
1142 1143
		status = xhci_get_port_status(hcd, bus_state, wIndex, temp,
					      flags);
1144 1145
		if (status == 0xffffffff)
			goto error;
1146

1147 1148
		xhci_dbg(xhci, "Get port status %d-%d read: 0x%x, return 0x%x",
			 hcd->self.busnum, wIndex + 1, temp, status);
1149

S
Sarah Sharp 已提交
1150
		put_unaligned(cpu_to_le32(status), (__le32 *) buf);
1151 1152 1153 1154 1155 1156 1157 1158 1159
		/* if USB 3.1 extended port status return additional 4 bytes */
		if (wValue == 0x02) {
			u32 port_li;

			if (hcd->speed < HCD_USB31 || wLength != 8) {
				xhci_err(xhci, "get ext port status invalid parameter\n");
				retval = -EINVAL;
				break;
			}
1160
			port_li = readl(ports[wIndex]->addr + PORTLI);
1161
			status = xhci_get_ext_port_status(temp, port_li);
1162
			put_unaligned_le32(status, &buf[4]);
1163
		}
S
Sarah Sharp 已提交
1164 1165
		break;
	case SetPortFeature:
A
Andiry Xu 已提交
1166 1167
		if (wValue == USB_PORT_FEAT_LINK_STATE)
			link_state = (wIndex & 0xff00) >> 3;
1168 1169
		if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
			wake_mask = wIndex & 0xff00;
1170 1171
		if (wValue == USB_PORT_FEAT_TEST)
			test_mode = (wIndex & 0xff00) >> 8;
1172 1173
		/* The MSB of wIndex is the U1/U2 timeout */
		timeout = (wIndex & 0xff00) >> 8;
S
Sarah Sharp 已提交
1174
		wIndex &= 0xff;
1175
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1176 1177
			goto error;
		wIndex--;
1178
		temp = readl(ports[wIndex]->addr);
1179 1180
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1181 1182 1183
			retval = -ENODEV;
			break;
		}
S
Sarah Sharp 已提交
1184
		temp = xhci_port_state_to_neutral(temp);
1185
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
1186
		switch (wValue) {
1187
		case USB_PORT_FEAT_SUSPEND:
1188
			temp = readl(ports[wIndex]->addr);
A
Andiry Xu 已提交
1189 1190
			if ((temp & PORT_PLS_MASK) != XDEV_U0) {
				/* Resume the port to U0 first */
1191
				xhci_set_link_state(xhci, ports[wIndex],
A
Andiry Xu 已提交
1192 1193 1194 1195 1196
							XDEV_U0);
				spin_unlock_irqrestore(&xhci->lock, flags);
				msleep(10);
				spin_lock_irqsave(&xhci->lock, flags);
			}
1197 1198 1199 1200
			/* In spec software should not attempt to suspend
			 * a port unless the port reports that it is in the
			 * enabled (PED = ‘1’,PLS < ‘3’) state.
			 */
1201
			temp = readl(ports[wIndex]->addr);
1202 1203
			if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
				|| (temp & PORT_PLS_MASK) >= XDEV_U3) {
1204 1205
				xhci_warn(xhci, "USB core suspending port %d-%d not in U0/U1/U2\n",
					  hcd->self.busnum, wIndex + 1);
1206 1207 1208
				goto error;
			}

1209 1210
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1211 1212 1213 1214 1215 1216 1217 1218 1219
			if (!slot_id) {
				xhci_warn(xhci, "slot_id is zero\n");
				goto error;
			}
			/* unlock to execute stop endpoint commands */
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_stop_device(xhci, slot_id, 1);
			spin_lock_irqsave(&xhci->lock, flags);

1220
			xhci_set_link_state(xhci, ports[wIndex], XDEV_U3);
1221 1222 1223 1224 1225

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(10); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

1226
			temp = readl(ports[wIndex]->addr);
1227
			bus_state->suspended_ports |= 1 << wIndex;
1228
			break;
A
Andiry Xu 已提交
1229
		case USB_PORT_FEAT_LINK_STATE:
1230
			temp = readl(ports[wIndex]->addr);
1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
			/* Disable port */
			if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
				xhci_dbg(xhci, "Disable port %d\n", wIndex);
				temp = xhci_port_state_to_neutral(temp);
				/*
				 * Clear all change bits, so that we get a new
				 * connection event.
				 */
				temp |= PORT_CSC | PORT_PEC | PORT_WRC |
					PORT_OCC | PORT_RC | PORT_PLC |
					PORT_CEC;
1242 1243
				writel(temp | PORT_PE, ports[wIndex]->addr);
				temp = readl(ports[wIndex]->addr);
1244 1245 1246 1247 1248 1249
				break;
			}

			/* Put link in RxDetect (enable port) */
			if (link_state == USB_SS_PORT_LS_RX_DETECT) {
				xhci_dbg(xhci, "Enable port %d\n", wIndex);
1250 1251
				xhci_set_link_state(xhci, ports[wIndex],
							link_state);
1252
				temp = readl(ports[wIndex]->addr);
1253 1254 1255
				break;
			}

1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
			/*
			 * For xHCI 1.1 according to section 4.19.1.2.4.1 a
			 * root hub port's transition to compliance mode upon
			 * detecting LFPS timeout may be controlled by an
			 * Compliance Transition Enabled (CTE) flag (not
			 * software visible). This flag is set by writing 0xA
			 * to PORTSC PLS field which will allow transition to
			 * compliance mode the next time LFPS timeout is
			 * encountered. A warm reset will clear it.
			 *
			 * The CTE flag is only supported if the HCCPARAMS2 CTC
			 * flag is set, otherwise, the compliance substate is
			 * automatically entered as on 1.0 and prior.
			 */
			if (link_state == USB_SS_PORT_LS_COMP_MOD) {
				if (!HCC2_CTC(xhci->hcc_params2)) {
					xhci_dbg(xhci, "CTC flag is 0, port already supports entering compliance mode\n");
					break;
				}

				if ((temp & PORT_CONNECT)) {
					xhci_warn(xhci, "Can't set compliance mode when port is connected\n");
					goto error;
				}

				xhci_dbg(xhci, "Enable compliance mode transition for port %d\n",
						wIndex);
1283
				xhci_set_link_state(xhci, ports[wIndex],
1284
						link_state);
1285

1286
				temp = readl(ports[wIndex]->addr);
1287 1288
				break;
			}
1289 1290 1291 1292 1293 1294 1295 1296 1297
			/* Port must be enabled */
			if (!(temp & PORT_PE)) {
				retval = -ENODEV;
				break;
			}
			/* Can't set port link state above '3' (U3) */
			if (link_state > USB_SS_PORT_LS_U3) {
				xhci_warn(xhci, "Cannot set port %d link state %d\n",
					 wIndex, link_state);
A
Andiry Xu 已提交
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
				goto error;
			}
			if (link_state == USB_SS_PORT_LS_U3) {
				slot_id = xhci_find_slot_id_by_port(hcd, xhci,
						wIndex + 1);
				if (slot_id) {
					/* unlock to execute stop endpoint
					 * commands */
					spin_unlock_irqrestore(&xhci->lock,
								flags);
					xhci_stop_device(xhci, slot_id, 1);
					spin_lock_irqsave(&xhci->lock, flags);
				}
			}

1313
			xhci_set_link_state(xhci, ports[wIndex], link_state);
A
Andiry Xu 已提交
1314 1315 1316 1317 1318

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(20); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

1319
			temp = readl(ports[wIndex]->addr);
A
Andiry Xu 已提交
1320 1321 1322
			if (link_state == USB_SS_PORT_LS_U3)
				bus_state->suspended_ports |= 1 << wIndex;
			break;
S
Sarah Sharp 已提交
1323 1324 1325 1326
		case USB_PORT_FEAT_POWER:
			/*
			 * Turn on ports, even if there isn't per-port switching.
			 * HC will report connect events even before this is set.
1327
			 * However, hub_wq will ignore the roothub events until
S
Sarah Sharp 已提交
1328 1329
			 * the roothub is registered.
			 */
1330
			xhci_set_port_power(xhci, hcd, wIndex, true, &flags);
S
Sarah Sharp 已提交
1331 1332 1333
			break;
		case USB_PORT_FEAT_RESET:
			temp = (temp | PORT_RESET);
1334
			writel(temp, ports[wIndex]->addr);
S
Sarah Sharp 已提交
1335

1336
			temp = readl(ports[wIndex]->addr);
S
Sarah Sharp 已提交
1337 1338
			xhci_dbg(xhci, "set port reset, actual port %d status  = 0x%x\n", wIndex, temp);
			break;
1339
		case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1340 1341
			xhci_set_remote_wake_mask(xhci, ports[wIndex],
						  wake_mask);
1342
			temp = readl(ports[wIndex]->addr);
1343 1344 1345 1346
			xhci_dbg(xhci, "set port remote wake mask, "
					"actual port %d status  = 0x%x\n",
					wIndex, temp);
			break;
A
Andiry Xu 已提交
1347 1348
		case USB_PORT_FEAT_BH_PORT_RESET:
			temp |= PORT_WR;
1349 1350
			writel(temp, ports[wIndex]->addr);
			temp = readl(ports[wIndex]->addr);
A
Andiry Xu 已提交
1351
			break;
1352
		case USB_PORT_FEAT_U1_TIMEOUT:
1353
			if (hcd->speed < HCD_USB3)
1354
				goto error;
1355
			temp = readl(ports[wIndex]->addr + PORTPMSC);
1356 1357
			temp &= ~PORT_U1_TIMEOUT_MASK;
			temp |= PORT_U1_TIMEOUT(timeout);
1358
			writel(temp, ports[wIndex]->addr + PORTPMSC);
1359 1360
			break;
		case USB_PORT_FEAT_U2_TIMEOUT:
1361
			if (hcd->speed < HCD_USB3)
1362
				goto error;
1363
			temp = readl(ports[wIndex]->addr + PORTPMSC);
1364 1365
			temp &= ~PORT_U2_TIMEOUT_MASK;
			temp |= PORT_U2_TIMEOUT(timeout);
1366
			writel(temp, ports[wIndex]->addr + PORTPMSC);
1367
			break;
1368 1369 1370 1371 1372 1373
		case USB_PORT_FEAT_TEST:
			/* 4.19.6 Port Test Modes (USB2 Test Mode) */
			if (hcd->speed != HCD_USB2)
				goto error;
			if (test_mode > TEST_FORCE_EN || test_mode < TEST_J)
				goto error;
1374 1375
			retval = xhci_enter_test_mode(xhci, test_mode, wIndex,
						      &flags);
1376
			break;
S
Sarah Sharp 已提交
1377 1378 1379
		default:
			goto error;
		}
1380
		/* unblock any posted writes */
1381
		temp = readl(ports[wIndex]->addr);
S
Sarah Sharp 已提交
1382 1383
		break;
	case ClearPortFeature:
1384
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1385 1386
			goto error;
		wIndex--;
1387
		temp = readl(ports[wIndex]->addr);
1388 1389
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1390 1391 1392
			retval = -ENODEV;
			break;
		}
1393
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
1394 1395
		temp = xhci_port_state_to_neutral(temp);
		switch (wValue) {
1396
		case USB_PORT_FEAT_SUSPEND:
1397
			temp = readl(ports[wIndex]->addr);
1398 1399 1400 1401
			xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
			xhci_dbg(xhci, "PORTSC %04x\n", temp);
			if (temp & PORT_RESET)
				goto error;
1402
			if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1403 1404 1405
				if ((temp & PORT_PE) == 0)
					goto error;

1406
				set_bit(wIndex, &bus_state->resuming_ports);
1407
				usb_hcd_start_port_resume(&hcd->self, wIndex);
1408 1409
				xhci_set_link_state(xhci, ports[wIndex],
						    XDEV_RESUME);
A
Andiry Xu 已提交
1410
				spin_unlock_irqrestore(&xhci->lock, flags);
1411
				msleep(USB_RESUME_TIMEOUT);
1412
				spin_lock_irqsave(&xhci->lock, flags);
1413
				xhci_set_link_state(xhci, ports[wIndex],
A
Andiry Xu 已提交
1414
							XDEV_U0);
1415
				clear_bit(wIndex, &bus_state->resuming_ports);
1416
				usb_hcd_end_port_resume(&hcd->self, wIndex);
1417
			}
1418
			bus_state->port_c_suspend |= 1 << wIndex;
1419

1420 1421
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1422 1423 1424 1425 1426 1427 1428
			if (!slot_id) {
				xhci_dbg(xhci, "slot_id is zero\n");
				goto error;
			}
			xhci_ring_device(xhci, slot_id);
			break;
		case USB_PORT_FEAT_C_SUSPEND:
1429
			bus_state->port_c_suspend &= ~(1 << wIndex);
1430
			/* fall through */
S
Sarah Sharp 已提交
1431
		case USB_PORT_FEAT_C_RESET:
A
Andiry Xu 已提交
1432
		case USB_PORT_FEAT_C_BH_PORT_RESET:
S
Sarah Sharp 已提交
1433 1434
		case USB_PORT_FEAT_C_CONNECTION:
		case USB_PORT_FEAT_C_OVER_CURRENT:
1435
		case USB_PORT_FEAT_C_ENABLE:
1436
		case USB_PORT_FEAT_C_PORT_LINK_STATE:
1437
		case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1438
			xhci_clear_port_change_bit(xhci, wValue, wIndex,
1439
					ports[wIndex]->addr, temp);
S
Sarah Sharp 已提交
1440
			break;
1441
		case USB_PORT_FEAT_ENABLE:
1442
			xhci_disable_port(hcd, xhci, wIndex,
1443
					ports[wIndex]->addr, temp);
1444
			break;
1445
		case USB_PORT_FEAT_POWER:
1446
			xhci_set_port_power(xhci, hcd, wIndex, false, &flags);
1447
			break;
1448 1449 1450
		case USB_PORT_FEAT_TEST:
			retval = xhci_exit_test_mode(xhci);
			break;
S
Sarah Sharp 已提交
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
		default:
			goto error;
		}
		break;
	default:
error:
		/* "stall" on error */
		retval = -EPIPE;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return retval;
}

/*
 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
 * Ports are 0-indexed from the HCD point of view,
 * and 1-indexed from the USB core pointer of view.
 *
 * Note that the status change bits will be cleared as soon as a port status
 * change event is generated, so we use the saved status from that event.
 */
int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
{
	unsigned long flags;
	u32 temp, status;
1476
	u32 mask;
S
Sarah Sharp 已提交
1477 1478
	int i, retval;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1479
	int max_ports;
1480
	struct xhci_bus_state *bus_state;
1481
	bool reset_change = false;
1482 1483
	struct xhci_hub *rhub;
	struct xhci_port **ports;
S
Sarah Sharp 已提交
1484

1485 1486
	rhub = xhci_get_rhub(hcd);
	ports = rhub->ports;
1487
	max_ports = rhub->num_ports;
1488
	bus_state = &rhub->bus_state;
S
Sarah Sharp 已提交
1489 1490

	/* Initial status is no changes */
1491
	retval = (max_ports + 8) / 8;
1492
	memset(buf, 0, retval);
1493 1494 1495 1496 1497 1498

	/*
	 * Inform the usbcore about resume-in-progress by returning
	 * a non-zero value even if there are no status changes.
	 */
	status = bus_state->resuming_ports;
S
Sarah Sharp 已提交
1499

1500
	mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1501

S
Sarah Sharp 已提交
1502 1503
	spin_lock_irqsave(&xhci->lock, flags);
	/* For each port, did anything change?  If so, set that bit in buf. */
1504
	for (i = 0; i < max_ports; i++) {
1505
		temp = readl(ports[i]->addr);
1506 1507
		if (temp == ~(u32)0) {
			xhci_hc_died(xhci);
1508 1509 1510
			retval = -ENODEV;
			break;
		}
1511 1512
		trace_xhci_hub_status_data(i, temp);

1513
		if ((temp & mask) != 0 ||
1514 1515 1516
			(bus_state->port_c_suspend & 1 << i) ||
			(bus_state->resume_done[i] && time_after_eq(
			    jiffies, bus_state->resume_done[i]))) {
1517
			buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
S
Sarah Sharp 已提交
1518 1519
			status = 1;
		}
1520 1521 1522 1523 1524 1525
		if ((temp & PORT_RC))
			reset_change = true;
	}
	if (!status && !reset_change) {
		xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
		clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1526 1527 1528 1529
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return status ? retval : 0;
}
1530 1531 1532 1533 1534 1535

#ifdef CONFIG_PM

int xhci_bus_suspend(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1536
	int max_ports, port_index;
1537
	struct xhci_bus_state *bus_state;
1538
	unsigned long flags;
1539 1540
	struct xhci_hub *rhub;
	struct xhci_port **ports;
1541 1542
	u32 portsc_buf[USB_MAXCHILDREN];
	bool wake_enabled;
1543

1544 1545
	rhub = xhci_get_rhub(hcd);
	ports = rhub->ports;
1546
	max_ports = rhub->num_ports;
1547
	bus_state = &rhub->bus_state;
1548
	wake_enabled = hcd->self.root_hub->do_remote_wakeup;
1549 1550 1551

	spin_lock_irqsave(&xhci->lock, flags);

1552
	if (wake_enabled) {
1553 1554
		if (bus_state->resuming_ports ||	/* USB2 */
		    bus_state->port_remote_wakeup) {	/* USB3 */
1555
			spin_unlock_irqrestore(&xhci->lock, flags);
1556
			xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1557
			return -EBUSY;
1558 1559
		}
	}
1560 1561 1562 1563
	/*
	 * Prepare ports for suspend, but don't write anything before all ports
	 * are checked and we know bus suspend can proceed
	 */
1564
	bus_state->bus_suspended = 0;
1565
	port_index = max_ports;
1566
	while (port_index--) {
1567
		u32 t1, t2;
1568 1569
		int retries = 10;
retry:
1570
		t1 = readl(ports[port_index]->addr);
1571
		t2 = xhci_port_state_to_neutral(t1);
1572
		portsc_buf[port_index] = 0;
1573

1574 1575 1576 1577 1578
		/*
		 * Give a USB3 port in link training time to finish, but don't
		 * prevent suspend as port might be stuck
		 */
		if ((hcd->speed >= HCD_USB3) && retries-- &&
1579
		    (t1 & PORT_PLS_MASK) == XDEV_POLLING) {
1580
			spin_unlock_irqrestore(&xhci->lock, flags);
1581 1582 1583 1584 1585
			msleep(XHCI_PORT_POLLING_LFPS_TIME);
			spin_lock_irqsave(&xhci->lock, flags);
			xhci_dbg(xhci, "port %d polling in bus suspend, waiting\n",
				 port_index);
			goto retry;
1586 1587 1588 1589 1590
		}
		/* suspend ports in U0, or bail out for new connect changes */
		if ((t1 & PORT_PE) && (t1 & PORT_PLS_MASK) == XDEV_U0) {
			if ((t1 & PORT_CSC) && wake_enabled) {
				bus_state->bus_suspended = 0;
1591
				spin_unlock_irqrestore(&xhci->lock, flags);
1592 1593
				xhci_dbg(xhci, "Bus suspend bailout, port connect change\n");
				return -EBUSY;
1594
			}
1595
			xhci_dbg(xhci, "port %d not suspended\n", port_index);
1596 1597
			t2 &= ~PORT_PLS_MASK;
			t2 |= PORT_LINK_STROBE | XDEV_U3;
1598
			set_bit(port_index, &bus_state->bus_suspended);
1599
		}
1600
		/* USB core sets remote wake mask for USB 3.0 hubs,
1601
		 * including the USB 3.0 roothub, but only if CONFIG_PM
1602 1603
		 * is enabled, so also enable remote wake here.
		 */
1604
		if (wake_enabled) {
1605 1606 1607 1608 1609 1610 1611
			if (t1 & PORT_CONNECT) {
				t2 |= PORT_WKOC_E | PORT_WKDISC_E;
				t2 &= ~PORT_WKCONN_E;
			} else {
				t2 |= PORT_WKOC_E | PORT_WKCONN_E;
				t2 &= ~PORT_WKDISC_E;
			}
1612 1613 1614 1615 1616 1617 1618

			if ((xhci->quirks & XHCI_U2_DISABLE_WAKE) &&
			    (hcd->speed < HCD_USB3)) {
				if (usb_amd_pt_check_port(hcd->self.controller,
							  port_index))
					t2 &= ~PORT_WAKE_BITS;
			}
1619 1620 1621 1622 1623
		} else
			t2 &= ~PORT_WAKE_BITS;

		t1 = xhci_port_state_to_neutral(t1);
		if (t1 != t2)
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643
			portsc_buf[port_index] = t2;
	}

	/* write port settings, stopping and suspending ports if needed */
	port_index = max_ports;
	while (port_index--) {
		if (!portsc_buf[port_index])
			continue;
		if (test_bit(port_index, &bus_state->bus_suspended)) {
			int slot_id;

			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
							    port_index + 1);
			if (slot_id) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_stop_device(xhci, slot_id, 1);
				spin_lock_irqsave(&xhci->lock, flags);
			}
		}
		writel(portsc_buf[port_index], ports[port_index]->addr);
1644 1645
	}
	hcd->state = HC_STATE_SUSPENDED;
1646
	bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1647 1648 1649 1650
	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1651 1652 1653 1654 1655
/*
 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
 * warm reset a USB3 device stuck in polling or compliance mode after resume.
 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
 */
1656
static bool xhci_port_missing_cas_quirk(struct xhci_port *port)
1657 1658 1659
{
	u32 portsc;

1660
	portsc = readl(port->addr);
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672

	/* if any of these are set we are not stuck */
	if (portsc & (PORT_CONNECT | PORT_CAS))
		return false;

	if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
	    ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
		return false;

	/* clear wakeup/change bits, and do a warm port reset */
	portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
	portsc |= PORT_WR;
1673
	writel(portsc, port->addr);
1674
	/* flush write */
1675
	readl(port->addr);
1676 1677 1678
	return true;
}

1679 1680 1681
int xhci_bus_resume(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1682
	struct xhci_bus_state *bus_state;
1683
	unsigned long flags;
1684
	int max_ports, port_index;
1685 1686
	int slot_id;
	int sret;
1687 1688
	u32 next_state;
	u32 temp, portsc;
1689 1690
	struct xhci_hub *rhub;
	struct xhci_port **ports;
1691

1692 1693
	rhub = xhci_get_rhub(hcd);
	ports = rhub->ports;
1694
	max_ports = rhub->num_ports;
1695
	bus_state = &rhub->bus_state;
1696

1697
	if (time_before(jiffies, bus_state->next_statechange))
1698 1699 1700 1701 1702 1703 1704 1705 1706
		msleep(5);

	spin_lock_irqsave(&xhci->lock, flags);
	if (!HCD_HW_ACCESSIBLE(hcd)) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

	/* delay the irqs */
1707
	temp = readl(&xhci->op_regs->command);
1708
	temp &= ~CMD_EIE;
1709
	writel(temp, &xhci->op_regs->command);
1710

1711 1712 1713 1714 1715 1716
	/* bus specific resume for ports we suspended at bus_suspend */
	if (hcd->speed >= HCD_USB3)
		next_state = XDEV_U0;
	else
		next_state = XDEV_RESUME;

1717 1718
	port_index = max_ports;
	while (port_index--) {
1719
		portsc = readl(ports[port_index]->addr);
1720 1721 1722 1723

		/* warm reset CAS limited ports stuck in polling/compliance */
		if ((xhci->quirks & XHCI_MISSING_CAS) &&
		    (hcd->speed >= HCD_USB3) &&
1724
		    xhci_port_missing_cas_quirk(ports[port_index])) {
1725
			xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1726
			clear_bit(port_index, &bus_state->bus_suspended);
1727 1728
			continue;
		}
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744
		/* resume if we suspended the link, and it is still suspended */
		if (test_bit(port_index, &bus_state->bus_suspended))
			switch (portsc & PORT_PLS_MASK) {
			case XDEV_U3:
				portsc = xhci_port_state_to_neutral(portsc);
				portsc &= ~PORT_PLS_MASK;
				portsc |= PORT_LINK_STROBE | next_state;
				break;
			case XDEV_RESUME:
				/* resume already initiated */
				break;
			default:
				/* not in a resumeable state, ignore it */
				clear_bit(port_index,
					  &bus_state->bus_suspended);
				break;
1745
			}
1746 1747
		/* disable wake for all ports, write new link state if needed */
		portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1748
		writel(portsc, ports[port_index]->addr);
1749 1750
	}

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	/* USB2 specific resume signaling delay and U0 link state transition */
	if (hcd->speed < HCD_USB3) {
		if (bus_state->bus_suspended) {
			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(USB_RESUME_TIMEOUT);
			spin_lock_irqsave(&xhci->lock, flags);
		}
		for_each_set_bit(port_index, &bus_state->bus_suspended,
				 BITS_PER_LONG) {
			/* Clear PLC to poll it later for U0 transition */
1761
			xhci_test_and_clear_bit(xhci, ports[port_index],
1762
						PORT_PLC);
1763
			xhci_set_link_state(xhci, ports[port_index], XDEV_U0);
1764
		}
1765 1766
	}

1767 1768
	/* poll for U0 link state complete, both USB2 and USB3 */
	for_each_set_bit(port_index, &bus_state->bus_suspended, BITS_PER_LONG) {
1769
		sret = xhci_handshake(ports[port_index]->addr, PORT_PLC,
1770
				      PORT_PLC, 10 * 1000);
1771
		if (sret) {
1772 1773
			xhci_warn(xhci, "port %d resume PLC timeout\n",
				  port_index);
1774 1775
			continue;
		}
1776
		xhci_test_and_clear_bit(xhci, ports[port_index], PORT_PLC);
1777 1778 1779 1780
		slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
		if (slot_id)
			xhci_ring_device(xhci, slot_id);
	}
1781
	(void) readl(&xhci->op_regs->command);
1782

1783
	bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1784
	/* re-enable irqs */
1785
	temp = readl(&xhci->op_regs->command);
1786
	temp |= CMD_EIE;
1787
	writel(temp, &xhci->op_regs->command);
1788
	temp = readl(&xhci->op_regs->command);
1789 1790 1791 1792 1793

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1794 1795
unsigned long xhci_get_resuming_ports(struct usb_hcd *hcd)
{
1796
	struct xhci_hub *rhub = xhci_get_rhub(hcd);
1797 1798

	/* USB3 port wakeups are reported via usb_wakeup_notification() */
1799
	return rhub->bus_state.resuming_ports;	/* USB2 ports only */
1800 1801
}

1802
#endif	/* CONFIG_PM */