spi-dw-mid.c 6.8 KB
Newer Older
F
Feng Tang 已提交
1
/*
G
Grant Likely 已提交
2
 * Special handling for DW core on Intel MID platform
F
Feng Tang 已提交
3
 *
4
 * Copyright (c) 2009, 2014 Intel Corporation.
F
Feng Tang 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/dmaengine.h>
#include <linux/interrupt.h>
#include <linux/slab.h>
#include <linux/spi/spi.h>
21
#include <linux/types.h>
22

G
Grant Likely 已提交
23
#include "spi-dw.h"
F
Feng Tang 已提交
24 25 26 27 28

#ifdef CONFIG_SPI_DW_MID_DMA
#include <linux/intel_mid_dma.h>
#include <linux/pci.h>

29 30 31
#define RX_BUSY		0
#define TX_BUSY		1

F
Feng Tang 已提交
32 33 34 35 36 37 38 39 40
struct mid_dma {
	struct intel_mid_dma_slave	dmas_tx;
	struct intel_mid_dma_slave	dmas_rx;
};

static bool mid_spi_dma_chan_filter(struct dma_chan *chan, void *param)
{
	struct dw_spi *dws = param;

41
	return dws->dma_dev == chan->device->dev;
F
Feng Tang 已提交
42 43 44 45 46
}

static int mid_spi_dma_init(struct dw_spi *dws)
{
	struct mid_dma *dw_dma = dws->dma_priv;
47
	struct pci_dev *dma_dev;
F
Feng Tang 已提交
48 49 50 51 52
	struct intel_mid_dma_slave *rxs, *txs;
	dma_cap_mask_t mask;

	/*
	 * Get pci device for DMA controller, currently it could only
53
	 * be the DMA controller of Medfield
F
Feng Tang 已提交
54
	 */
55 56 57 58 59
	dma_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
	if (!dma_dev)
		return -ENODEV;

	dws->dma_dev = &dma_dev->dev;
F
Feng Tang 已提交
60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87

	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

	/* 1. Init rx channel */
	dws->rxchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
	if (!dws->rxchan)
		goto err_exit;
	rxs = &dw_dma->dmas_rx;
	rxs->hs_mode = LNW_DMA_HW_HS;
	rxs->cfg_mode = LNW_DMA_PER_TO_MEM;
	dws->rxchan->private = rxs;

	/* 2. Init tx channel */
	dws->txchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
	if (!dws->txchan)
		goto free_rxchan;
	txs = &dw_dma->dmas_tx;
	txs->hs_mode = LNW_DMA_HW_HS;
	txs->cfg_mode = LNW_DMA_MEM_TO_PER;
	dws->txchan->private = txs;

	dws->dma_inited = 1;
	return 0;

free_rxchan:
	dma_release_channel(dws->rxchan);
err_exit:
88
	return -EBUSY;
F
Feng Tang 已提交
89 90 91 92
}

static void mid_spi_dma_exit(struct dw_spi *dws)
{
93 94
	if (!dws->dma_inited)
		return;
95 96

	dmaengine_terminate_all(dws->txchan);
F
Feng Tang 已提交
97
	dma_release_channel(dws->txchan);
98 99

	dmaengine_terminate_all(dws->rxchan);
F
Feng Tang 已提交
100 101 102 103
	dma_release_channel(dws->rxchan);
}

/*
104 105
 * dws->dma_chan_busy is set before the dma transfer starts, callback for tx
 * channel will clear a corresponding bit.
F
Feng Tang 已提交
106
 */
107
static void dw_spi_dma_tx_done(void *arg)
F
Feng Tang 已提交
108 109 110
{
	struct dw_spi *dws = arg;

111 112
	clear_bit(TX_BUSY, &dws->dma_chan_busy);
	if (test_bit(RX_BUSY, &dws->dma_chan_busy))
F
Feng Tang 已提交
113
		return;
114
	spi_finalize_current_transfer(dws->master);
F
Feng Tang 已提交
115 116
}

117
static struct dma_async_tx_descriptor *dw_spi_dma_prepare_tx(struct dw_spi *dws)
F
Feng Tang 已提交
118
{
119 120
	struct dma_slave_config txconf;
	struct dma_async_tx_descriptor *txdesc;
F
Feng Tang 已提交
121

122 123 124
	if (!dws->tx_dma)
		return NULL;

125
	txconf.direction = DMA_MEM_TO_DEV;
F
Feng Tang 已提交
126 127 128
	txconf.dst_addr = dws->dma_addr;
	txconf.dst_maxburst = LNW_DMA_MSIZE_16;
	txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
129
	txconf.dst_addr_width = dws->dma_width;
130
	txconf.device_fc = false;
F
Feng Tang 已提交
131

132
	dmaengine_slave_config(dws->txchan, &txconf);
F
Feng Tang 已提交
133 134 135 136 137

	memset(&dws->tx_sgl, 0, sizeof(dws->tx_sgl));
	dws->tx_sgl.dma_address = dws->tx_dma;
	dws->tx_sgl.length = dws->len;

138
	txdesc = dmaengine_prep_slave_sg(dws->txchan,
F
Feng Tang 已提交
139 140
				&dws->tx_sgl,
				1,
141
				DMA_MEM_TO_DEV,
142
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
143 144 145
	if (!txdesc)
		return NULL;

146
	txdesc->callback = dw_spi_dma_tx_done;
F
Feng Tang 已提交
147 148
	txdesc->callback_param = dws;

149 150 151
	return txdesc;
}

152 153 154 155 156 157 158 159
/*
 * dws->dma_chan_busy is set before the dma transfer starts, callback for rx
 * channel will clear a corresponding bit.
 */
static void dw_spi_dma_rx_done(void *arg)
{
	struct dw_spi *dws = arg;

160 161
	clear_bit(RX_BUSY, &dws->dma_chan_busy);
	if (test_bit(TX_BUSY, &dws->dma_chan_busy))
162
		return;
163
	spi_finalize_current_transfer(dws->master);
164 165
}

166 167 168 169 170
static struct dma_async_tx_descriptor *dw_spi_dma_prepare_rx(struct dw_spi *dws)
{
	struct dma_slave_config rxconf;
	struct dma_async_tx_descriptor *rxdesc;

171 172 173
	if (!dws->rx_dma)
		return NULL;

174
	rxconf.direction = DMA_DEV_TO_MEM;
F
Feng Tang 已提交
175 176 177
	rxconf.src_addr = dws->dma_addr;
	rxconf.src_maxburst = LNW_DMA_MSIZE_16;
	rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
178
	rxconf.src_addr_width = dws->dma_width;
179
	rxconf.device_fc = false;
F
Feng Tang 已提交
180

181
	dmaengine_slave_config(dws->rxchan, &rxconf);
F
Feng Tang 已提交
182 183 184 185 186

	memset(&dws->rx_sgl, 0, sizeof(dws->rx_sgl));
	dws->rx_sgl.dma_address = dws->rx_dma;
	dws->rx_sgl.length = dws->len;

187
	rxdesc = dmaengine_prep_slave_sg(dws->rxchan,
F
Feng Tang 已提交
188 189
				&dws->rx_sgl,
				1,
190
				DMA_DEV_TO_MEM,
191
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
192 193 194
	if (!rxdesc)
		return NULL;

195
	rxdesc->callback = dw_spi_dma_rx_done;
F
Feng Tang 已提交
196 197
	rxdesc->callback_param = dws;

198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	return rxdesc;
}

static void dw_spi_dma_setup(struct dw_spi *dws)
{
	u16 dma_ctrl = 0;

	spi_enable_chip(dws, 0);

	dw_writew(dws, DW_SPI_DMARDLR, 0xf);
	dw_writew(dws, DW_SPI_DMATDLR, 0x10);

	if (dws->tx_dma)
		dma_ctrl |= SPI_DMA_TDMAE;
	if (dws->rx_dma)
		dma_ctrl |= SPI_DMA_RDMAE;
	dw_writew(dws, DW_SPI_DMACR, dma_ctrl);

	spi_enable_chip(dws, 1);
}

static int mid_spi_dma_transfer(struct dw_spi *dws, int cs_change)
{
	struct dma_async_tx_descriptor *txdesc, *rxdesc;

	/* 1. setup DMA related registers */
	if (cs_change)
		dw_spi_dma_setup(dws);

	/* 2. Prepare the TX dma transfer */
	txdesc = dw_spi_dma_prepare_tx(dws);

	/* 3. Prepare the RX dma transfer */
	rxdesc = dw_spi_dma_prepare_rx(dws);

F
Feng Tang 已提交
233
	/* rx must be started before tx due to spi instinct */
234 235 236 237 238 239 240 241 242 243 244
	if (rxdesc) {
		set_bit(RX_BUSY, &dws->dma_chan_busy);
		dmaengine_submit(rxdesc);
		dma_async_issue_pending(dws->rxchan);
	}

	if (txdesc) {
		set_bit(TX_BUSY, &dws->dma_chan_busy);
		dmaengine_submit(txdesc);
		dma_async_issue_pending(dws->txchan);
	}
245

F
Feng Tang 已提交
246 247 248 249 250 251 252 253 254 255
	return 0;
}

static struct dw_spi_dma_ops mid_dma_ops = {
	.dma_init	= mid_spi_dma_init,
	.dma_exit	= mid_spi_dma_exit,
	.dma_transfer	= mid_spi_dma_transfer,
};
#endif

256
/* Some specific info for SPI0 controller on Intel MID */
F
Feng Tang 已提交
257

258
/* HW info for MRST Clk Control Unit, 32b reg per controller */
F
Feng Tang 已提交
259
#define MRST_SPI_CLK_BASE	100000000	/* 100m */
260
#define MRST_CLK_SPI_REG	0xff11d86c
F
Feng Tang 已提交
261 262 263 264 265 266 267 268
#define CLK_SPI_BDIV_OFFSET	0
#define CLK_SPI_BDIV_MASK	0x00000007
#define CLK_SPI_CDIV_OFFSET	9
#define CLK_SPI_CDIV_MASK	0x00000e00
#define CLK_SPI_DISABLE_OFFSET	8

int dw_spi_mid_init(struct dw_spi *dws)
{
269 270
	void __iomem *clk_reg;
	u32 clk_cdiv;
F
Feng Tang 已提交
271

272
	clk_reg = ioremap_nocache(MRST_CLK_SPI_REG, 16);
F
Feng Tang 已提交
273 274 275
	if (!clk_reg)
		return -ENOMEM;

276 277 278 279
	/* Get SPI controller operating freq info */
	clk_cdiv = readl(clk_reg + dws->bus_num * sizeof(u32));
	clk_cdiv &= CLK_SPI_CDIV_MASK;
	clk_cdiv >>= CLK_SPI_CDIV_OFFSET;
F
Feng Tang 已提交
280
	dws->max_freq = MRST_SPI_CLK_BASE / (clk_cdiv + 1);
281

F
Feng Tang 已提交
282 283 284 285 286 287 288 289 290 291
	iounmap(clk_reg);

#ifdef CONFIG_SPI_DW_MID_DMA
	dws->dma_priv = kzalloc(sizeof(struct mid_dma), GFP_KERNEL);
	if (!dws->dma_priv)
		return -ENOMEM;
	dws->dma_ops = &mid_dma_ops;
#endif
	return 0;
}