spi-dw-mid.c 5.8 KB
Newer Older
F
Feng Tang 已提交
1
/*
G
Grant Likely 已提交
2
 * Special handling for DW core on Intel MID platform
F
Feng Tang 已提交
3
 *
4
 * Copyright (c) 2009, 2014 Intel Corporation.
F
Feng Tang 已提交
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/dmaengine.h>
#include <linux/interrupt.h>
#include <linux/slab.h>
#include <linux/spi/spi.h>
21
#include <linux/types.h>
22

G
Grant Likely 已提交
23
#include "spi-dw.h"
F
Feng Tang 已提交
24 25 26 27 28 29 30 31 32 33 34 35 36 37

#ifdef CONFIG_SPI_DW_MID_DMA
#include <linux/intel_mid_dma.h>
#include <linux/pci.h>

struct mid_dma {
	struct intel_mid_dma_slave	dmas_tx;
	struct intel_mid_dma_slave	dmas_rx;
};

static bool mid_spi_dma_chan_filter(struct dma_chan *chan, void *param)
{
	struct dw_spi *dws = param;

38
	return dws->dma_dev == chan->device->dev;
F
Feng Tang 已提交
39 40 41 42 43
}

static int mid_spi_dma_init(struct dw_spi *dws)
{
	struct mid_dma *dw_dma = dws->dma_priv;
44
	struct pci_dev *dma_dev;
F
Feng Tang 已提交
45 46 47 48 49
	struct intel_mid_dma_slave *rxs, *txs;
	dma_cap_mask_t mask;

	/*
	 * Get pci device for DMA controller, currently it could only
50
	 * be the DMA controller of Medfield
F
Feng Tang 已提交
51
	 */
52 53 54 55 56
	dma_dev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x0827, NULL);
	if (!dma_dev)
		return -ENODEV;

	dws->dma_dev = &dma_dev->dev;
F
Feng Tang 已提交
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84

	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

	/* 1. Init rx channel */
	dws->rxchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
	if (!dws->rxchan)
		goto err_exit;
	rxs = &dw_dma->dmas_rx;
	rxs->hs_mode = LNW_DMA_HW_HS;
	rxs->cfg_mode = LNW_DMA_PER_TO_MEM;
	dws->rxchan->private = rxs;

	/* 2. Init tx channel */
	dws->txchan = dma_request_channel(mask, mid_spi_dma_chan_filter, dws);
	if (!dws->txchan)
		goto free_rxchan;
	txs = &dw_dma->dmas_tx;
	txs->hs_mode = LNW_DMA_HW_HS;
	txs->cfg_mode = LNW_DMA_MEM_TO_PER;
	dws->txchan->private = txs;

	dws->dma_inited = 1;
	return 0;

free_rxchan:
	dma_release_channel(dws->rxchan);
err_exit:
85
	return -EBUSY;
F
Feng Tang 已提交
86 87 88 89
}

static void mid_spi_dma_exit(struct dw_spi *dws)
{
90 91
	if (!dws->dma_inited)
		return;
92 93

	dmaengine_terminate_all(dws->txchan);
F
Feng Tang 已提交
94
	dma_release_channel(dws->txchan);
95 96

	dmaengine_terminate_all(dws->rxchan);
F
Feng Tang 已提交
97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	dma_release_channel(dws->rxchan);
}

/*
 * dws->dma_chan_done is cleared before the dma transfer starts,
 * callback for rx/tx channel will each increment it by 1.
 * Reaching 2 means the whole spi transaction is done.
 */
static void dw_spi_dma_done(void *arg)
{
	struct dw_spi *dws = arg;

	if (++dws->dma_chan_done != 2)
		return;
	dw_spi_xfer_done(dws);
}

static int mid_spi_dma_transfer(struct dw_spi *dws, int cs_change)
{
116
	struct dma_async_tx_descriptor *txdesc, *rxdesc;
F
Feng Tang 已提交
117 118 119 120 121 122
	struct dma_slave_config txconf, rxconf;
	u16 dma_ctrl = 0;

	/* 1. setup DMA related registers */
	if (cs_change) {
		spi_enable_chip(dws, 0);
123 124
		dw_writew(dws, DW_SPI_DMARDLR, 0xf);
		dw_writew(dws, DW_SPI_DMATDLR, 0x10);
F
Feng Tang 已提交
125
		if (dws->tx_dma)
126
			dma_ctrl |= SPI_DMA_TDMAE;
F
Feng Tang 已提交
127
		if (dws->rx_dma)
128
			dma_ctrl |= SPI_DMA_RDMAE;
129
		dw_writew(dws, DW_SPI_DMACR, dma_ctrl);
F
Feng Tang 已提交
130 131 132 133 134 135
		spi_enable_chip(dws, 1);
	}

	dws->dma_chan_done = 0;

	/* 2. Prepare the TX dma transfer */
136
	txconf.direction = DMA_MEM_TO_DEV;
F
Feng Tang 已提交
137 138 139
	txconf.dst_addr = dws->dma_addr;
	txconf.dst_maxburst = LNW_DMA_MSIZE_16;
	txconf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
140
	txconf.dst_addr_width = dws->dma_width;
141
	txconf.device_fc = false;
F
Feng Tang 已提交
142

143
	dmaengine_slave_config(dws->txchan, &txconf);
F
Feng Tang 已提交
144 145 146 147 148

	memset(&dws->tx_sgl, 0, sizeof(dws->tx_sgl));
	dws->tx_sgl.dma_address = dws->tx_dma;
	dws->tx_sgl.length = dws->len;

149
	txdesc = dmaengine_prep_slave_sg(dws->txchan,
F
Feng Tang 已提交
150 151
				&dws->tx_sgl,
				1,
152
				DMA_MEM_TO_DEV,
153
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
F
Feng Tang 已提交
154 155 156 157
	txdesc->callback = dw_spi_dma_done;
	txdesc->callback_param = dws;

	/* 3. Prepare the RX dma transfer */
158
	rxconf.direction = DMA_DEV_TO_MEM;
F
Feng Tang 已提交
159 160 161
	rxconf.src_addr = dws->dma_addr;
	rxconf.src_maxburst = LNW_DMA_MSIZE_16;
	rxconf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
162
	rxconf.src_addr_width = dws->dma_width;
163
	rxconf.device_fc = false;
F
Feng Tang 已提交
164

165
	dmaengine_slave_config(dws->rxchan, &rxconf);
F
Feng Tang 已提交
166 167 168 169 170

	memset(&dws->rx_sgl, 0, sizeof(dws->rx_sgl));
	dws->rx_sgl.dma_address = dws->rx_dma;
	dws->rx_sgl.length = dws->len;

171
	rxdesc = dmaengine_prep_slave_sg(dws->rxchan,
F
Feng Tang 已提交
172 173
				&dws->rx_sgl,
				1,
174
				DMA_DEV_TO_MEM,
175
				DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
F
Feng Tang 已提交
176 177 178 179
	rxdesc->callback = dw_spi_dma_done;
	rxdesc->callback_param = dws;

	/* rx must be started before tx due to spi instinct */
180
	dmaengine_submit(rxdesc);
181 182
	dma_async_issue_pending(dws->rxchan);

183
	dmaengine_submit(txdesc);
184 185
	dma_async_issue_pending(dws->txchan);

F
Feng Tang 已提交
186 187 188 189 190 191 192 193 194 195
	return 0;
}

static struct dw_spi_dma_ops mid_dma_ops = {
	.dma_init	= mid_spi_dma_init,
	.dma_exit	= mid_spi_dma_exit,
	.dma_transfer	= mid_spi_dma_transfer,
};
#endif

196
/* Some specific info for SPI0 controller on Intel MID */
F
Feng Tang 已提交
197 198 199 200 201 202 203 204 205 206 207 208

/* HW info for MRST CLk Control Unit, one 32b reg */
#define MRST_SPI_CLK_BASE	100000000	/* 100m */
#define MRST_CLK_SPI0_REG	0xff11d86c
#define CLK_SPI_BDIV_OFFSET	0
#define CLK_SPI_BDIV_MASK	0x00000007
#define CLK_SPI_CDIV_OFFSET	9
#define CLK_SPI_CDIV_MASK	0x00000e00
#define CLK_SPI_DISABLE_OFFSET	8

int dw_spi_mid_init(struct dw_spi *dws)
{
209 210
	void __iomem *clk_reg;
	u32 clk_cdiv;
F
Feng Tang 已提交
211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231

	clk_reg = ioremap_nocache(MRST_CLK_SPI0_REG, 16);
	if (!clk_reg)
		return -ENOMEM;

	/* get SPI controller operating freq info */
	clk_cdiv  = (readl(clk_reg) & CLK_SPI_CDIV_MASK) >> CLK_SPI_CDIV_OFFSET;
	dws->max_freq = MRST_SPI_CLK_BASE / (clk_cdiv + 1);
	iounmap(clk_reg);

	dws->num_cs = 16;
	dws->fifo_len = 40;	/* FIFO has 40 words buffer */

#ifdef CONFIG_SPI_DW_MID_DMA
	dws->dma_priv = kzalloc(sizeof(struct mid_dma), GFP_KERNEL);
	if (!dws->dma_priv)
		return -ENOMEM;
	dws->dma_ops = &mid_dma_ops;
#endif
	return 0;
}