dwc3-omap.c 15.5 KB
Newer Older
1 2 3 4 5 6 7 8
/**
 * dwc3-omap.c - OMAP Specific Glue layer
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
F
Felipe Balbi 已提交
9 10 11
 * This program is free software: you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2  of
 * the License as published by the Free Software Foundation.
12
 *
F
Felipe Balbi 已提交
13 14 15 16
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
17 18
 */

19
#include <linux/module.h>
20 21
#include <linux/kernel.h>
#include <linux/slab.h>
22
#include <linux/irq.h>
23 24
#include <linux/interrupt.h>
#include <linux/platform_device.h>
25
#include <linux/platform_data/dwc3-omap.h>
26
#include <linux/pm_runtime.h>
27 28 29
#include <linux/dma-mapping.h>
#include <linux/ioport.h>
#include <linux/io.h>
30
#include <linux/of.h>
31
#include <linux/of_platform.h>
32 33
#include <linux/extcon.h>
#include <linux/regulator/consumer.h>
34

35 36
#include <linux/usb/otg.h>

37 38 39 40 41 42 43 44
/*
 * All these registers belong to OMAP's Wrapper around the
 * DesignWare USB3 Core.
 */

#define USBOTGSS_REVISION			0x0000
#define USBOTGSS_SYSCONFIG			0x0010
#define USBOTGSS_IRQ_EOI			0x0020
45
#define USBOTGSS_EOI_OFFSET			0x0008
46 47 48 49
#define USBOTGSS_IRQSTATUS_RAW_0		0x0024
#define USBOTGSS_IRQSTATUS_0			0x0028
#define USBOTGSS_IRQENABLE_SET_0		0x002c
#define USBOTGSS_IRQENABLE_CLR_0		0x0030
50
#define USBOTGSS_IRQ0_OFFSET			0x0004
51 52 53 54 55 56 57 58 59 60 61 62
#define USBOTGSS_IRQSTATUS_RAW_1		0x0030
#define USBOTGSS_IRQSTATUS_1			0x0034
#define USBOTGSS_IRQENABLE_SET_1		0x0038
#define USBOTGSS_IRQENABLE_CLR_1		0x003c
#define USBOTGSS_IRQSTATUS_RAW_2		0x0040
#define USBOTGSS_IRQSTATUS_2			0x0044
#define USBOTGSS_IRQENABLE_SET_2		0x0048
#define USBOTGSS_IRQENABLE_CLR_2		0x004c
#define USBOTGSS_IRQSTATUS_RAW_3		0x0050
#define USBOTGSS_IRQSTATUS_3			0x0054
#define USBOTGSS_IRQENABLE_SET_3		0x0058
#define USBOTGSS_IRQENABLE_CLR_3		0x005c
63 64 65 66 67 68
#define USBOTGSS_IRQSTATUS_EOI_MISC		0x0030
#define USBOTGSS_IRQSTATUS_RAW_MISC		0x0034
#define USBOTGSS_IRQSTATUS_MISC			0x0038
#define USBOTGSS_IRQENABLE_SET_MISC		0x003c
#define USBOTGSS_IRQENABLE_CLR_MISC		0x0040
#define USBOTGSS_IRQMISC_OFFSET			0x03fc
69 70
#define USBOTGSS_UTMI_OTG_STATUS		0x0080
#define USBOTGSS_UTMI_OTG_CTRL			0x0084
71 72 73
#define USBOTGSS_UTMI_OTG_OFFSET		0x0480
#define USBOTGSS_TXFIFO_DEPTH			0x0508
#define USBOTGSS_RXFIFO_DEPTH			0x050c
74 75 76 77
#define USBOTGSS_MMRAM_OFFSET			0x0100
#define USBOTGSS_FLADJ				0x0104
#define USBOTGSS_DEBUG_CFG			0x0108
#define USBOTGSS_DEBUG_DATA			0x010c
78 79
#define USBOTGSS_DEV_EBC_EN			0x0110
#define USBOTGSS_DEBUG_OFFSET			0x0600
80 81

/* SYSCONFIG REGISTER */
82
#define USBOTGSS_SYSCONFIG_DMADISABLE		BIT(16)
83

84
/* IRQ_EOI REGISTER */
85
#define USBOTGSS_IRQ_EOI_LINE_NUMBER		BIT(0)
86 87

/* IRQS0 BITS */
88
#define USBOTGSS_IRQO_COREIRQ_ST		BIT(0)
89

90
/* IRQMISC BITS */
91 92 93 94 95 96 97 98 99 100
#define USBOTGSS_IRQMISC_DMADISABLECLR		BIT(17)
#define USBOTGSS_IRQMISC_OEVT			BIT(16)
#define USBOTGSS_IRQMISC_DRVVBUS_RISE		BIT(13)
#define USBOTGSS_IRQMISC_CHRGVBUS_RISE		BIT(12)
#define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE	BIT(11)
#define USBOTGSS_IRQMISC_IDPULLUP_RISE		BIT(8)
#define USBOTGSS_IRQMISC_DRVVBUS_FALL		BIT(5)
#define USBOTGSS_IRQMISC_CHRGVBUS_FALL		BIT(4)
#define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL		BIT(3)
#define USBOTGSS_IRQMISC_IDPULLUP_FALL		BIT(0)
101 102

/* UTMI_OTG_STATUS REGISTER */
103 104 105 106
#define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS	BIT(5)
#define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS	BIT(4)
#define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS	BIT(3)
#define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP	BIT(0)
107 108

/* UTMI_OTG_CTRL REGISTER */
109 110 111 112 113 114 115
#define USBOTGSS_UTMI_OTG_CTRL_SW_MODE		BIT(31)
#define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT	BIT(9)
#define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE BIT(8)
#define USBOTGSS_UTMI_OTG_CTRL_IDDIG		BIT(4)
#define USBOTGSS_UTMI_OTG_CTRL_SESSEND		BIT(3)
#define USBOTGSS_UTMI_OTG_CTRL_SESSVALID	BIT(2)
#define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID	BIT(1)
116 117 118 119 120 121 122

struct dwc3_omap {
	struct device		*dev;

	int			irq;
	void __iomem		*base;

123
	u32			utmi_otg_ctrl;
124 125 126 127 128
	u32			utmi_otg_offset;
	u32			irqmisc_offset;
	u32			irq_eoi_offset;
	u32			debug_offset;
	u32			irq0_offset;
129

130
	struct extcon_dev	*edev;
131 132 133 134
	struct notifier_block	vbus_nb;
	struct notifier_block	id_nb;

	struct regulator	*vbus_reg;
135 136
};

137 138 139 140 141 142
enum omap_dwc3_vbus_id_status {
	OMAP_DWC3_ID_FLOAT,
	OMAP_DWC3_ID_GROUND,
	OMAP_DWC3_VBUS_OFF,
	OMAP_DWC3_VBUS_VALID,
};
143

144 145 146 147 148 149 150 151 152 153
static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
{
	return readl(base + offset);
}

static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
{
	writel(value, base + offset);
}

154
static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap)
155
{
156
	return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL +
157 158 159
							omap->utmi_otg_offset);
}

160
static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value)
161
{
162
	dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL +
163 164 165 166 167 168
					omap->utmi_otg_offset, value);

}

static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
{
169
	return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_0 -
170 171 172 173 174 175 176 177 178 179 180 181
						omap->irq0_offset);
}

static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
						omap->irq0_offset, value);

}

static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
{
182
	return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_MISC +
183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205
						omap->irqmisc_offset);
}

static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
					omap->irqmisc_offset, value);

}

static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
						omap->irqmisc_offset, value);

}

static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
						omap->irq0_offset, value);
}

206 207 208 209 210 211 212 213 214 215 216 217
static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
						omap->irqmisc_offset, value);
}

static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
{
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
						omap->irq0_offset, value);
}

218 219
static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
	enum omap_dwc3_vbus_id_status status)
220
{
221 222
	int	ret;
	u32	val;
223

224 225
	switch (status) {
	case OMAP_DWC3_ID_GROUND:
226 227 228
		if (omap->vbus_reg) {
			ret = regulator_enable(omap->vbus_reg);
			if (ret) {
229
				dev_err(omap->dev, "regulator enable failed\n");
230 231 232 233
				return;
			}
		}

234
		val = dwc3_omap_read_utmi_ctrl(omap);
235
		val &= ~USBOTGSS_UTMI_OTG_CTRL_IDDIG;
236
		dwc3_omap_write_utmi_ctrl(omap, val);
237 238 239
		break;

	case OMAP_DWC3_VBUS_VALID:
240 241
		val = dwc3_omap_read_utmi_ctrl(omap);
		val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND;
242
		val |= USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
243
				| USBOTGSS_UTMI_OTG_CTRL_SESSVALID;
244
		dwc3_omap_write_utmi_ctrl(omap, val);
245 246 247
		break;

	case OMAP_DWC3_ID_FLOAT:
248 249
		if (omap->vbus_reg)
			regulator_disable(omap->vbus_reg);
250 251 252
		val = dwc3_omap_read_utmi_ctrl(omap);
		val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG;
		dwc3_omap_write_utmi_ctrl(omap, val);
253
		break;
254

255
	case OMAP_DWC3_VBUS_OFF:
256 257
		val = dwc3_omap_read_utmi_ctrl(omap);
		val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID
258
				| USBOTGSS_UTMI_OTG_CTRL_VBUSVALID);
259
		val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND;
260
		dwc3_omap_write_utmi_ctrl(omap, val);
261 262 263
		break;

	default:
264
		dev_WARN(omap->dev, "invalid state\n");
265 266 267
	}
}

268 269 270
static void dwc3_omap_enable_irqs(struct dwc3_omap *omap);
static void dwc3_omap_disable_irqs(struct dwc3_omap *omap);

271
static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
272 273 274 275 276 277 278 279 280 281 282 283 284 285
{
	struct dwc3_omap	*omap = _omap;

	if (dwc3_omap_read_irqmisc_status(omap) ||
	    dwc3_omap_read_irq0_status(omap)) {
		/* mask irqs */
		dwc3_omap_disable_irqs(omap);
		return IRQ_WAKE_THREAD;
	}

	return IRQ_NONE;
}

static irqreturn_t dwc3_omap_interrupt_thread(int irq, void *_omap)
286 287 288 289
{
	struct dwc3_omap	*omap = _omap;
	u32			reg;

290
	/* clear irq status flags */
291 292 293 294 295
	reg = dwc3_omap_read_irqmisc_status(omap);
	dwc3_omap_write_irqmisc_status(omap, reg);

	reg = dwc3_omap_read_irq0_status(omap);
	dwc3_omap_write_irq0_status(omap, reg);
296

297 298 299
	/* unmask irqs */
	dwc3_omap_enable_irqs(omap);

300 301 302
	return IRQ_HANDLED;
}

303 304 305 306 307 308
static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
{
	u32			reg;

	/* enable all IRQs */
	reg = USBOTGSS_IRQO_COREIRQ_ST;
309 310 311 312 313 314 315 316 317 318 319 320 321
	dwc3_omap_write_irq0_set(omap, reg);

	reg = (USBOTGSS_IRQMISC_OEVT |
			USBOTGSS_IRQMISC_DRVVBUS_RISE |
			USBOTGSS_IRQMISC_CHRGVBUS_RISE |
			USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
			USBOTGSS_IRQMISC_IDPULLUP_RISE |
			USBOTGSS_IRQMISC_DRVVBUS_FALL |
			USBOTGSS_IRQMISC_CHRGVBUS_FALL |
			USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
			USBOTGSS_IRQMISC_IDPULLUP_FALL);

	dwc3_omap_write_irqmisc_set(omap, reg);
322 323 324 325
}

static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
{
326 327
	u32			reg;

328
	/* disable all IRQs */
329 330 331 332 333 334 335 336 337 338 339 340 341 342
	reg = USBOTGSS_IRQO_COREIRQ_ST;
	dwc3_omap_write_irq0_clr(omap, reg);

	reg = (USBOTGSS_IRQMISC_OEVT |
			USBOTGSS_IRQMISC_DRVVBUS_RISE |
			USBOTGSS_IRQMISC_CHRGVBUS_RISE |
			USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
			USBOTGSS_IRQMISC_IDPULLUP_RISE |
			USBOTGSS_IRQMISC_DRVVBUS_FALL |
			USBOTGSS_IRQMISC_CHRGVBUS_FALL |
			USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
			USBOTGSS_IRQMISC_IDPULLUP_FALL);

	dwc3_omap_write_irqmisc_clr(omap, reg);
343 344
}

345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370
static int dwc3_omap_id_notifier(struct notifier_block *nb,
	unsigned long event, void *ptr)
{
	struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);

	if (event)
		dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
	else
		dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);

	return NOTIFY_DONE;
}

static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
	unsigned long event, void *ptr)
{
	struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);

	if (event)
		dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
	else
		dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);

	return NOTIFY_DONE;
}

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391
static void dwc3_omap_map_offset(struct dwc3_omap *omap)
{
	struct device_node	*node = omap->dev->of_node;

	/*
	 * Differentiate between OMAP5 and AM437x.
	 *
	 * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
	 * though there are changes in wrapper register offsets.
	 *
	 * Using dt compatible to differentiate AM437x.
	 */
	if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
		omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
		omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
		omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
		omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
		omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
	}
}

392 393 394 395
static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
{
	u32			reg;
	struct device_node	*node = omap->dev->of_node;
396
	u32			utmi_mode = 0;
397

398
	reg = dwc3_omap_read_utmi_ctrl(omap);
399 400 401 402 403

	of_property_read_u32(node, "utmi-mode", &utmi_mode);

	switch (utmi_mode) {
	case DWC3_OMAP_UTMI_MODE_SW:
404
		reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
405 406
		break;
	case DWC3_OMAP_UTMI_MODE_HW:
407
		reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
408 409
		break;
	default:
410
		dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
411 412
	}

413
	dwc3_omap_write_utmi_ctrl(omap, reg);
414 415
}

416 417
static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
{
418
	int			ret;
419 420 421 422 423 424 425 426 427 428 429
	struct device_node	*node = omap->dev->of_node;
	struct extcon_dev	*edev;

	if (of_property_read_bool(node, "extcon")) {
		edev = extcon_get_edev_by_phandle(omap->dev, 0);
		if (IS_ERR(edev)) {
			dev_vdbg(omap->dev, "couldn't get extcon device\n");
			return -EPROBE_DEFER;
		}

		omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
430 431
		ret = devm_extcon_register_notifier(omap->dev, edev,
						EXTCON_USB, &omap->vbus_nb);
432 433 434 435
		if (ret < 0)
			dev_vdbg(omap->dev, "failed to register notifier for USB\n");

		omap->id_nb.notifier_call = dwc3_omap_id_notifier;
436 437
		ret = devm_extcon_register_notifier(omap->dev, edev,
						EXTCON_USB_HOST, &omap->id_nb);
438 439 440
		if (ret < 0)
			dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");

441
		if (extcon_get_state(edev, EXTCON_USB) == true)
442
			dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
443
		if (extcon_get_state(edev, EXTCON_USB_HOST) == true)
444
			dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
445 446

		omap->edev = edev;
447 448 449 450 451
	}

	return 0;
}

B
Bill Pemberton 已提交
452
static int dwc3_omap_probe(struct platform_device *pdev)
453
{
454 455
	struct device_node	*node = pdev->dev.of_node;

456 457
	struct dwc3_omap	*omap;
	struct resource		*res;
C
Chanho Park 已提交
458
	struct device		*dev = &pdev->dev;
459
	struct regulator	*vbus_reg = NULL;
460

461
	int			ret;
462 463 464 465 466 467
	int			irq;

	u32			reg;

	void __iomem		*base;

468 469 470 471 472
	if (!node) {
		dev_err(dev, "device node not found\n");
		return -EINVAL;
	}

C
Chanho Park 已提交
473
	omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
474
	if (!omap)
C
Chanho Park 已提交
475
		return -ENOMEM;
476 477 478

	platform_set_drvdata(pdev, omap);

479
	irq = platform_get_irq(pdev, 0);
480
	if (irq < 0) {
C
Chanho Park 已提交
481 482
		dev_err(dev, "missing IRQ resource\n");
		return -EINVAL;
483 484
	}

485
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
486 487 488
	base = devm_ioremap_resource(dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
489

490 491 492 493 494 495 496 497
	if (of_property_read_bool(node, "vbus-supply")) {
		vbus_reg = devm_regulator_get(dev, "vbus");
		if (IS_ERR(vbus_reg)) {
			dev_err(dev, "vbus init failed\n");
			return PTR_ERR(vbus_reg);
		}
	}

C
Chanho Park 已提交
498
	omap->dev	= dev;
499 500
	omap->irq	= irq;
	omap->base	= base;
501
	omap->vbus_reg	= vbus_reg;
502

503 504 505 506
	pm_runtime_enable(dev);
	ret = pm_runtime_get_sync(dev);
	if (ret < 0) {
		dev_err(dev, "get_sync failed with err %d\n", ret);
507
		goto err1;
508 509
	}

510
	dwc3_omap_map_offset(omap);
511
	dwc3_omap_set_utmi_mode(omap);
512

513
	/* check the DMA Status */
514
	reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
515
	irq_set_status_flags(omap->irq, IRQ_NOAUTOEN);
516
	ret = devm_request_threaded_irq(dev, omap->irq, dwc3_omap_interrupt,
517
					dwc3_omap_interrupt_thread, IRQF_SHARED,
518
					"dwc3-omap", omap);
519
	if (ret) {
C
Chanho Park 已提交
520
		dev_err(dev, "failed to request IRQ #%d --> %d\n",
521
				omap->irq, ret);
522
		goto err1;
523 524
	}

525 526
	ret = dwc3_omap_extcon_register(omap);
	if (ret < 0)
527
		goto err1;
528

529 530 531
	ret = of_platform_populate(node, NULL, NULL, dev);
	if (ret) {
		dev_err(&pdev->dev, "failed to create dwc3 core\n");
532
		goto err1;
533 534
	}

535
	dwc3_omap_enable_irqs(omap);
536
	enable_irq(omap->irq);
537
	return 0;
538 539 540 541 542 543

err1:
	pm_runtime_put_sync(dev);
	pm_runtime_disable(dev);

	return ret;
544 545
}

B
Bill Pemberton 已提交
546
static int dwc3_omap_remove(struct platform_device *pdev)
547
{
548 549 550
	struct dwc3_omap	*omap = platform_get_drvdata(pdev);

	dwc3_omap_disable_irqs(omap);
551
	disable_irq(omap->irq);
552
	of_platform_depopulate(omap->dev);
553 554
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
555

556 557 558
	return 0;
}

559
static const struct of_device_id of_dwc3_match[] = {
560
	{
561
		.compatible =	"ti,dwc3"
562
	},
563 564 565
	{
		.compatible =	"ti,am437x-dwc3"
	},
566 567
	{ },
};
568
MODULE_DEVICE_TABLE(of, of_dwc3_match);
569

570
#ifdef CONFIG_PM_SLEEP
571 572 573 574
static int dwc3_omap_suspend(struct device *dev)
{
	struct dwc3_omap	*omap = dev_get_drvdata(dev);

575
	omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap);
576
	dwc3_omap_disable_irqs(omap);
577 578 579 580 581 582 583 584

	return 0;
}

static int dwc3_omap_resume(struct device *dev)
{
	struct dwc3_omap	*omap = dev_get_drvdata(dev);

585
	dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl);
586
	dwc3_omap_enable_irqs(omap);
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602

	pm_runtime_disable(dev);
	pm_runtime_set_active(dev);
	pm_runtime_enable(dev);

	return 0;
}

static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {

	SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
};

#define DEV_PM_OPS	(&dwc3_omap_dev_pm_ops)
#else
#define DEV_PM_OPS	NULL
603
#endif /* CONFIG_PM_SLEEP */
604

605 606
static struct platform_driver dwc3_omap_driver = {
	.probe		= dwc3_omap_probe,
B
Bill Pemberton 已提交
607
	.remove		= dwc3_omap_remove,
608 609
	.driver		= {
		.name	= "omap-dwc3",
610
		.of_match_table	= of_dwc3_match,
611
		.pm	= DEV_PM_OPS,
612 613 614
	},
};

615 616
module_platform_driver(dwc3_omap_driver);

617
MODULE_ALIAS("platform:omap-dwc3");
618
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
F
Felipe Balbi 已提交
619
MODULE_LICENSE("GPL v2");
620
MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");