dwc3-omap.c 11.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
/**
 * dwc3-omap.c - OMAP Specific Glue layer
 *
 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
 *
 * Authors: Felipe Balbi <balbi@ti.com>,
 *	    Sebastian Andrzej Siewior <bigeasy@linutronix.de>
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions
 * are met:
 * 1. Redistributions of source code must retain the above copyright
 *    notice, this list of conditions, and the following disclaimer,
 *    without modification.
 * 2. Redistributions in binary form must reproduce the above copyright
 *    notice, this list of conditions and the following disclaimer in the
 *    documentation and/or other materials provided with the distribution.
 * 3. The names of the above-listed copyright holders may not be used
 *    to endorse or promote products derived from this software without
 *    specific prior written permission.
 *
 * ALTERNATIVELY, this software may be distributed under the terms of the
 * GNU General Public License ("GPL") version 2, as published by the Free
 * Software Foundation.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
 */

39
#include <linux/module.h>
40 41 42 43 44
#include <linux/kernel.h>
#include <linux/slab.h>
#include <linux/interrupt.h>
#include <linux/spinlock.h>
#include <linux/platform_device.h>
45
#include <linux/platform_data/dwc3-omap.h>
46
#include <linux/pm_runtime.h>
47 48 49
#include <linux/dma-mapping.h>
#include <linux/ioport.h>
#include <linux/io.h>
50
#include <linux/of.h>
51
#include <linux/of_platform.h>
52

53 54 55
#include <linux/usb/otg.h>
#include <linux/usb/nop-usb-xceiv.h>

56
#include "core.h"
57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82

/*
 * All these registers belong to OMAP's Wrapper around the
 * DesignWare USB3 Core.
 */

#define USBOTGSS_REVISION			0x0000
#define USBOTGSS_SYSCONFIG			0x0010
#define USBOTGSS_IRQ_EOI			0x0020
#define USBOTGSS_IRQSTATUS_RAW_0		0x0024
#define USBOTGSS_IRQSTATUS_0			0x0028
#define USBOTGSS_IRQENABLE_SET_0		0x002c
#define USBOTGSS_IRQENABLE_CLR_0		0x0030
#define USBOTGSS_IRQSTATUS_RAW_1		0x0034
#define USBOTGSS_IRQSTATUS_1			0x0038
#define USBOTGSS_IRQENABLE_SET_1		0x003c
#define USBOTGSS_IRQENABLE_CLR_1		0x0040
#define USBOTGSS_UTMI_OTG_CTRL			0x0080
#define USBOTGSS_UTMI_OTG_STATUS		0x0084
#define USBOTGSS_MMRAM_OFFSET			0x0100
#define USBOTGSS_FLADJ				0x0104
#define USBOTGSS_DEBUG_CFG			0x0108
#define USBOTGSS_DEBUG_DATA			0x010c

/* SYSCONFIG REGISTER */
#define USBOTGSS_SYSCONFIG_DMADISABLE		(1 << 16)
83

84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120
/* IRQ_EOI REGISTER */
#define USBOTGSS_IRQ_EOI_LINE_NUMBER		(1 << 0)

/* IRQS0 BITS */
#define USBOTGSS_IRQO_COREIRQ_ST		(1 << 0)

/* IRQ1 BITS */
#define USBOTGSS_IRQ1_DMADISABLECLR		(1 << 17)
#define USBOTGSS_IRQ1_OEVT			(1 << 16)
#define USBOTGSS_IRQ1_DRVVBUS_RISE		(1 << 13)
#define USBOTGSS_IRQ1_CHRGVBUS_RISE		(1 << 12)
#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE		(1 << 11)
#define USBOTGSS_IRQ1_IDPULLUP_RISE		(1 << 8)
#define USBOTGSS_IRQ1_DRVVBUS_FALL		(1 << 5)
#define USBOTGSS_IRQ1_CHRGVBUS_FALL		(1 << 4)
#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL		(1 << 3)
#define USBOTGSS_IRQ1_IDPULLUP_FALL		(1 << 0)

/* UTMI_OTG_CTRL REGISTER */
#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS		(1 << 5)
#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS		(1 << 4)
#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS	(1 << 3)
#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP		(1 << 0)

/* UTMI_OTG_STATUS REGISTER */
#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE	(1 << 31)
#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT	(1 << 9)
#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
#define USBOTGSS_UTMI_OTG_STATUS_IDDIG		(1 << 4)
#define USBOTGSS_UTMI_OTG_STATUS_SESSEND	(1 << 3)
#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID	(1 << 2)
#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID	(1 << 1)

struct dwc3_omap {
	/* device lock */
	spinlock_t		lock;

121 122
	struct platform_device	*usb2_phy;
	struct platform_device	*usb3_phy;
123 124 125 126 127 128 129 130 131 132 133
	struct device		*dev;

	int			irq;
	void __iomem		*base;

	void			*context;
	u32			resource_size;

	u32			dma_status:1;
};

134 135 136 137 138 139 140 141 142 143
static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
{
	return readl(base + offset);
}

static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
{
	writel(value, base + offset);
}

B
Bill Pemberton 已提交
144
static int dwc3_omap_register_phys(struct dwc3_omap *omap)
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196
{
	struct nop_usb_xceiv_platform_data pdata;
	struct platform_device	*pdev;
	int			ret;

	memset(&pdata, 0x00, sizeof(pdata));

	pdev = platform_device_alloc("nop_usb_xceiv", 0);
	if (!pdev)
		return -ENOMEM;

	omap->usb2_phy = pdev;
	pdata.type = USB_PHY_TYPE_USB2;

	ret = platform_device_add_data(omap->usb2_phy, &pdata, sizeof(pdata));
	if (ret)
		goto err1;

	pdev = platform_device_alloc("nop_usb_xceiv", 1);
	if (!pdev) {
		ret = -ENOMEM;
		goto err1;
	}

	omap->usb3_phy = pdev;
	pdata.type = USB_PHY_TYPE_USB3;

	ret = platform_device_add_data(omap->usb3_phy, &pdata, sizeof(pdata));
	if (ret)
		goto err2;

	ret = platform_device_add(omap->usb2_phy);
	if (ret)
		goto err2;

	ret = platform_device_add(omap->usb3_phy);
	if (ret)
		goto err3;

	return 0;

err3:
	platform_device_del(omap->usb2_phy);

err2:
	platform_device_put(omap->usb3_phy);

err1:
	platform_device_put(omap->usb2_phy);

	return ret;
}
197

198 199 200 201 202 203 204
static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
{
	struct dwc3_omap	*omap = _omap;
	u32			reg;

	spin_lock(&omap->lock);

205
	reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
206 207

	if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
208
		dev_dbg(omap->dev, "DMA Disable was Cleared\n");
209 210 211 212
		omap->dma_status = false;
	}

	if (reg & USBOTGSS_IRQ1_OEVT)
213
		dev_dbg(omap->dev, "OTG Event\n");
214

F
Felipe Balbi 已提交
215
	if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
216
		dev_dbg(omap->dev, "DRVVBUS Rise\n");
217

F
Felipe Balbi 已提交
218
	if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
219
		dev_dbg(omap->dev, "CHRGVBUS Rise\n");
220

F
Felipe Balbi 已提交
221
	if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
222
		dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
223

F
Felipe Balbi 已提交
224
	if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
225
		dev_dbg(omap->dev, "IDPULLUP Rise\n");
226

F
Felipe Balbi 已提交
227
	if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
228
		dev_dbg(omap->dev, "DRVVBUS Fall\n");
229

F
Felipe Balbi 已提交
230
	if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
231
		dev_dbg(omap->dev, "CHRGVBUS Fall\n");
232

F
Felipe Balbi 已提交
233
	if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
234
		dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
235

F
Felipe Balbi 已提交
236
	if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
237
		dev_dbg(omap->dev, "IDPULLUP Fall\n");
238

239
	dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
F
Felipe Balbi 已提交
240

241 242
	reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
	dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
243 244 245 246 247 248

	spin_unlock(&omap->lock);

	return IRQ_HANDLED;
}

249 250 251 252 253 254 255 256 257
static int dwc3_omap_remove_core(struct device *dev, void *c)
{
	struct platform_device *pdev = to_platform_device(dev);

	platform_device_unregister(pdev);

	return 0;
}

B
Bill Pemberton 已提交
258
static int dwc3_omap_probe(struct platform_device *pdev)
259
{
260
	struct dwc3_omap_data	*pdata = pdev->dev.platform_data;
261 262
	struct device_node	*node = pdev->dev.of_node;

263 264
	struct dwc3_omap	*omap;
	struct resource		*res;
C
Chanho Park 已提交
265
	struct device		*dev = &pdev->dev;
266

267
	int			size;
268 269 270
	int			ret = -ENOMEM;
	int			irq;

271
	const u32		*utmi_mode;
272 273 274 275 276
	u32			reg;

	void __iomem		*base;
	void			*context;

C
Chanho Park 已提交
277
	omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
278
	if (!omap) {
C
Chanho Park 已提交
279 280
		dev_err(dev, "not enough memory\n");
		return -ENOMEM;
281 282 283 284 285 286
	}

	platform_set_drvdata(pdev, omap);

	irq = platform_get_irq(pdev, 1);
	if (irq < 0) {
C
Chanho Park 已提交
287 288
		dev_err(dev, "missing IRQ resource\n");
		return -EINVAL;
289 290 291 292
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
	if (!res) {
C
Chanho Park 已提交
293 294
		dev_err(dev, "missing memory base resource\n");
		return -EINVAL;
295 296
	}

C
Chanho Park 已提交
297
	base = devm_ioremap_nocache(dev, res->start, resource_size(res));
298
	if (!base) {
C
Chanho Park 已提交
299 300
		dev_err(dev, "ioremap failed\n");
		return -ENOMEM;
301 302
	}

303 304 305 306 307 308
	ret = dwc3_omap_register_phys(omap);
	if (ret) {
		dev_err(dev, "couldn't register PHYs\n");
		return ret;
	}

C
Chanho Park 已提交
309
	context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
310
	if (!context) {
C
Chanho Park 已提交
311
		dev_err(dev, "couldn't allocate dwc3 context memory\n");
312
		return -ENOMEM;
313 314 315 316 317 318
	}

	spin_lock_init(&omap->lock);

	omap->resource_size = resource_size(res);
	omap->context	= context;
C
Chanho Park 已提交
319
	omap->dev	= dev;
320 321 322
	omap->irq	= irq;
	omap->base	= base;

323 324 325 326 327 328 329
	pm_runtime_enable(dev);
	ret = pm_runtime_get_sync(dev);
	if (ret < 0) {
		dev_err(dev, "get_sync failed with err %d\n", ret);
		return ret;
	}

330
	reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
331

332 333 334
	utmi_mode = of_get_property(node, "utmi-mode", &size);
	if (utmi_mode && size == sizeof(*utmi_mode)) {
		reg |= *utmi_mode;
335
	} else {
336
		if (!pdata) {
C
Chanho Park 已提交
337
			dev_dbg(dev, "missing platform data\n");
338 339 340 341 342 343 344 345 346
		} else {
			switch (pdata->utmi_mode) {
			case DWC3_OMAP_UTMI_MODE_SW:
				reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
				break;
			case DWC3_OMAP_UTMI_MODE_HW:
				reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
				break;
			default:
C
Chanho Park 已提交
347
				dev_dbg(dev, "UNKNOWN utmi mode %d\n",
348 349
						pdata->utmi_mode);
			}
350 351 352
		}
	}

353
	dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
354

355
	/* check the DMA Status */
356
	reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
357 358
	omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);

C
Chanho Park 已提交
359
	ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
360
			"dwc3-omap", omap);
361
	if (ret) {
C
Chanho Park 已提交
362
		dev_err(dev, "failed to request IRQ #%d --> %d\n",
363
				omap->irq, ret);
364
		return ret;
365 366 367
	}

	/* enable all IRQs */
368
	reg = USBOTGSS_IRQO_COREIRQ_ST;
369
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
370

371
	reg = (USBOTGSS_IRQ1_OEVT |
372 373 374 375 376 377 378 379 380
			USBOTGSS_IRQ1_DRVVBUS_RISE |
			USBOTGSS_IRQ1_CHRGVBUS_RISE |
			USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
			USBOTGSS_IRQ1_IDPULLUP_RISE |
			USBOTGSS_IRQ1_DRVVBUS_FALL |
			USBOTGSS_IRQ1_CHRGVBUS_FALL |
			USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
			USBOTGSS_IRQ1_IDPULLUP_FALL);

381
	dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
382

383 384 385 386 387 388 389
	if (node) {
		ret = of_platform_populate(node, NULL, NULL, dev);
		if (ret) {
			dev_err(&pdev->dev,
				"failed to add create dwc3 core\n");
			return ret;
		}
390 391 392 393 394
	}

	return 0;
}

B
Bill Pemberton 已提交
395
static int dwc3_omap_remove(struct platform_device *pdev)
396 397 398
{
	struct dwc3_omap	*omap = platform_get_drvdata(pdev);

399 400
	platform_device_unregister(omap->usb2_phy);
	platform_device_unregister(omap->usb3_phy);
401 402
	pm_runtime_put_sync(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
403 404
	device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);

405 406 407 408 409 410 411 412 413 414 415 416 417
	return 0;
}

static const struct of_device_id of_dwc3_matach[] = {
	{
		"ti,dwc3",
	},
	{ },
};
MODULE_DEVICE_TABLE(of, of_dwc3_matach);

static struct platform_driver dwc3_omap_driver = {
	.probe		= dwc3_omap_probe,
B
Bill Pemberton 已提交
418
	.remove		= dwc3_omap_remove,
419 420 421 422 423 424
	.driver		= {
		.name	= "omap-dwc3",
		.of_match_table	= of_dwc3_matach,
	},
};

425 426
module_platform_driver(dwc3_omap_driver);

427
MODULE_ALIAS("platform:omap-dwc3");
428 429 430
MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
MODULE_LICENSE("Dual BSD/GPL");
MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");