macb_main.c 104.3 KB
Newer Older
1
/*
J
Jamie Iles 已提交
2
 * Cadence MACB/GEM Ethernet Controller driver
3 4 5 6 7 8 9 10
 *
 * Copyright (C) 2004-2006 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

11
#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
12 13 14 15 16
#include <linux/clk.h>
#include <linux/module.h>
#include <linux/moduleparam.h>
#include <linux/kernel.h>
#include <linux/types.h>
17
#include <linux/circ_buf.h>
18 19
#include <linux/slab.h>
#include <linux/init.h>
S
Soren Brinkmann 已提交
20
#include <linux/io.h>
21
#include <linux/gpio.h>
22
#include <linux/gpio/consumer.h>
23
#include <linux/interrupt.h>
24 25 26
#include <linux/netdevice.h>
#include <linux/etherdevice.h>
#include <linux/dma-mapping.h>
27
#include <linux/platform_data/macb.h>
28
#include <linux/platform_device.h>
F
frederic RODO 已提交
29
#include <linux/phy.h>
30
#include <linux/of.h>
31
#include <linux/of_device.h>
32
#include <linux/of_gpio.h>
33
#include <linux/of_mdio.h>
34
#include <linux/of_net.h>
R
Rafal Ozieblo 已提交
35 36 37
#include <linux/ip.h>
#include <linux/udp.h>
#include <linux/tcp.h>
38 39
#include "macb.h"

40 41
#define MACB_RX_BUFFER_SIZE	128
#define RX_BUFFER_MULTIPLE	64  /* bytes */
42

43
#define DEFAULT_RX_RING_SIZE	512 /* must be power of 2 */
44 45
#define MIN_RX_RING_SIZE	64
#define MAX_RX_RING_SIZE	8192
46
#define RX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
47
				 * (bp)->rx_ring_size)
48

49
#define DEFAULT_TX_RING_SIZE	512 /* must be power of 2 */
50 51
#define MIN_TX_RING_SIZE	64
#define MAX_TX_RING_SIZE	4096
52
#define TX_RING_BYTES(bp)	(macb_dma_desc_get_size(bp)	\
53
				 * (bp)->tx_ring_size)
54

55
/* level of occupied TX descriptors under which we wake up TX process */
56
#define MACB_TX_WAKEUP_THRESH(bp)	(3 * (bp)->tx_ring_size / 4)
57 58 59

#define MACB_RX_INT_FLAGS	(MACB_BIT(RCOMP) | MACB_BIT(RXUBR)	\
				 | MACB_BIT(ISR_ROVR))
N
Nicolas Ferre 已提交
60 61 62 63 64
#define MACB_TX_ERR_FLAGS	(MACB_BIT(ISR_TUND)			\
					| MACB_BIT(ISR_RLE)		\
					| MACB_BIT(TXERR))
#define MACB_TX_INT_FLAGS	(MACB_TX_ERR_FLAGS | MACB_BIT(TCOMP))

R
Rafal Ozieblo 已提交
65 66 67 68
/* Max length of transmit frame must be a multiple of 8 bytes */
#define MACB_TX_LEN_ALIGN	8
#define MACB_MAX_TX_LEN		((unsigned int)((1 << MACB_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
#define GEM_MAX_TX_LEN		((unsigned int)((1 << GEM_TX_FRMLEN_SIZE) - 1) & ~((unsigned int)(MACB_TX_LEN_ALIGN - 1)))
69

70
#define GEM_MTU_MIN_SIZE	ETH_MIN_MTU
71
#define MACB_NETIF_LSO		NETIF_F_TSO
72

73 74 75
#define MACB_WOL_HAS_MAGIC_PACKET	(0x1 << 0)
#define MACB_WOL_ENABLED		(0x1 << 1)

76
/* Graceful stop timeouts in us. We should allow up to
N
Nicolas Ferre 已提交
77 78 79
 * 1 frame time (10 Mbits/s, full-duplex, ignoring collisions)
 */
#define MACB_HALT_TIMEOUT	1230
80

81
/* DMA buffer descriptor might be different size
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106
 * depends on hardware configuration:
 *
 * 1. dma address width 32 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *
 * 2. dma address width 64 bits:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *
 * 3. dma address width 32 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: timestamp word 1
 *    word 4: timestamp word 2
 *
 * 4. dma address width 64 bits with hardware timestamping:
 *    word 1: 32 bit address of Data Buffer
 *    word 2: control
 *    word 3: upper 32 bit address of Data Buffer
 *    word 4: unused
 *    word 5: timestamp word 1
 *    word 6: timestamp word 2
107 108 109
 */
static unsigned int macb_dma_desc_get_size(struct macb *bp)
{
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
#ifdef MACB_EXT_DESC
	unsigned int desc_size;

	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64);
		break;
	case HW_DMA_CAP_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_size = sizeof(struct macb_dma_desc)
			+ sizeof(struct macb_dma_desc_64)
			+ sizeof(struct macb_dma_desc_ptp);
		break;
	default:
		desc_size = sizeof(struct macb_dma_desc);
	}
	return desc_size;
131 132 133 134
#endif
	return sizeof(struct macb_dma_desc);
}

135
static unsigned int macb_adj_dma_desc_idx(struct macb *bp, unsigned int desc_idx)
136
{
137 138 139 140 141 142 143 144 145 146 147 148
#ifdef MACB_EXT_DESC
	switch (bp->hw_dma_cap) {
	case HW_DMA_CAP_64B:
	case HW_DMA_CAP_PTP:
		desc_idx <<= 1;
		break;
	case HW_DMA_CAP_64B_PTP:
		desc_idx *= 3;
		break;
	default:
		break;
	}
149
#endif
150
	return desc_idx;
151 152 153 154 155
}

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
static struct macb_dma_desc_64 *macb_64b_desc(struct macb *bp, struct macb_dma_desc *desc)
{
156 157 158
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
		return (struct macb_dma_desc_64 *)((void *)desc + sizeof(struct macb_dma_desc));
	return NULL;
159 160 161
}
#endif

162
/* Ring buffer accessors */
163
static unsigned int macb_tx_ring_wrap(struct macb *bp, unsigned int index)
164
{
165
	return index & (bp->tx_ring_size - 1);
166 167
}

168 169
static struct macb_dma_desc *macb_tx_desc(struct macb_queue *queue,
					  unsigned int index)
170
{
171 172 173
	index = macb_tx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->tx_ring[index];
174 175
}

176 177
static struct macb_tx_skb *macb_tx_skb(struct macb_queue *queue,
				       unsigned int index)
178
{
179
	return &queue->tx_skb[macb_tx_ring_wrap(queue->bp, index)];
180 181
}

182
static dma_addr_t macb_tx_dma(struct macb_queue *queue, unsigned int index)
183 184 185
{
	dma_addr_t offset;

186
	offset = macb_tx_ring_wrap(queue->bp, index) *
187
			macb_dma_desc_get_size(queue->bp);
188

189
	return queue->tx_ring_dma + offset;
190 191
}

192
static unsigned int macb_rx_ring_wrap(struct macb *bp, unsigned int index)
193
{
194
	return index & (bp->rx_ring_size - 1);
195 196
}

197
static struct macb_dma_desc *macb_rx_desc(struct macb_queue *queue, unsigned int index)
198
{
199 200 201
	index = macb_rx_ring_wrap(queue->bp, index);
	index = macb_adj_dma_desc_idx(queue->bp, index);
	return &queue->rx_ring[index];
202 203
}

204
static void *macb_rx_buffer(struct macb_queue *queue, unsigned int index)
205
{
206 207
	return queue->rx_buffers + queue->bp->rx_buffer_size *
	       macb_rx_ring_wrap(queue->bp, index);
208 209
}

210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
/* I/O accessors */
static u32 hw_readl_native(struct macb *bp, int offset)
{
	return __raw_readl(bp->regs + offset);
}

static void hw_writel_native(struct macb *bp, int offset, u32 value)
{
	__raw_writel(value, bp->regs + offset);
}

static u32 hw_readl(struct macb *bp, int offset)
{
	return readl_relaxed(bp->regs + offset);
}

static void hw_writel(struct macb *bp, int offset, u32 value)
{
	writel_relaxed(value, bp->regs + offset);
}

231
/* Find the CPU endianness by using the loopback bit of NCR register. When the
M
Moritz Fischer 已提交
232
 * CPU is in big endian we need to program swapped mode for management
233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259
 * descriptor access.
 */
static bool hw_is_native_io(void __iomem *addr)
{
	u32 value = MACB_BIT(LLB);

	__raw_writel(value, addr + MACB_NCR);
	value = __raw_readl(addr + MACB_NCR);

	/* Write 0 back to disable everything */
	__raw_writel(0, addr + MACB_NCR);

	return value == MACB_BIT(LLB);
}

static bool hw_is_gem(void __iomem *addr, bool native_io)
{
	u32 id;

	if (native_io)
		id = __raw_readl(addr + MACB_MID);
	else
		id = readl_relaxed(addr + MACB_MID);

	return MACB_BFEXT(IDNUM, id) >= 0x2;
}

260
static void macb_set_hwaddr(struct macb *bp)
261 262 263 264 265
{
	u32 bottom;
	u16 top;

	bottom = cpu_to_le32(*((u32 *)bp->dev->dev_addr));
J
Jamie Iles 已提交
266
	macb_or_gem_writel(bp, SA1B, bottom);
267
	top = cpu_to_le16(*((u16 *)(bp->dev->dev_addr + 4)));
J
Jamie Iles 已提交
268
	macb_or_gem_writel(bp, SA1T, top);
269 270 271 272 273 274 275 276

	/* Clear unused address register sets */
	macb_or_gem_writel(bp, SA2B, 0);
	macb_or_gem_writel(bp, SA2T, 0);
	macb_or_gem_writel(bp, SA3B, 0);
	macb_or_gem_writel(bp, SA3T, 0);
	macb_or_gem_writel(bp, SA4B, 0);
	macb_or_gem_writel(bp, SA4T, 0);
277 278
}

279
static void macb_get_hwaddr(struct macb *bp)
280
{
281
	struct macb_platform_data *pdata;
282 283 284
	u32 bottom;
	u16 top;
	u8 addr[6];
285 286
	int i;

J
Jingoo Han 已提交
287
	pdata = dev_get_platdata(&bp->pdev->dev);
288

289
	/* Check all 4 address register for valid address */
290 291 292 293
	for (i = 0; i < 4; i++) {
		bottom = macb_or_gem_readl(bp, SA1B + i * 8);
		top = macb_or_gem_readl(bp, SA1T + i * 8);

294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
		if (pdata && pdata->rev_eth_addr) {
			addr[5] = bottom & 0xff;
			addr[4] = (bottom >> 8) & 0xff;
			addr[3] = (bottom >> 16) & 0xff;
			addr[2] = (bottom >> 24) & 0xff;
			addr[1] = top & 0xff;
			addr[0] = (top & 0xff00) >> 8;
		} else {
			addr[0] = bottom & 0xff;
			addr[1] = (bottom >> 8) & 0xff;
			addr[2] = (bottom >> 16) & 0xff;
			addr[3] = (bottom >> 24) & 0xff;
			addr[4] = top & 0xff;
			addr[5] = (top >> 8) & 0xff;
		}
309 310 311 312 313

		if (is_valid_ether_addr(addr)) {
			memcpy(bp->dev->dev_addr, addr, sizeof(addr));
			return;
		}
314
	}
315

316
	dev_info(&bp->pdev->dev, "invalid hw address, using random\n");
317
	eth_hw_addr_random(bp->dev);
318 319
}

F
frederic RODO 已提交
320
static int macb_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
321
{
F
frederic RODO 已提交
322
	struct macb *bp = bus->priv;
323 324 325 326
	int value;

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_READ)
F
frederic RODO 已提交
327 328
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
329 330
			      | MACB_BF(CODE, MACB_MAN_CODE)));

F
frederic RODO 已提交
331 332 333
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();
334 335 336 337 338 339

	value = MACB_BFEXT(DATA, macb_readl(bp, MAN));

	return value;
}

F
frederic RODO 已提交
340 341
static int macb_mdio_write(struct mii_bus *bus, int mii_id, int regnum,
			   u16 value)
342
{
F
frederic RODO 已提交
343
	struct macb *bp = bus->priv;
344 345 346

	macb_writel(bp, MAN, (MACB_BF(SOF, MACB_MAN_SOF)
			      | MACB_BF(RW, MACB_MAN_WRITE)
F
frederic RODO 已提交
347 348
			      | MACB_BF(PHYA, mii_id)
			      | MACB_BF(REGA, regnum)
349
			      | MACB_BF(CODE, MACB_MAN_CODE)
F
frederic RODO 已提交
350
			      | MACB_BF(DATA, value)));
351

F
frederic RODO 已提交
352 353 354 355 356 357
	/* wait for end of transfer */
	while (!MACB_BFEXT(IDLE, macb_readl(bp, NSR)))
		cpu_relax();

	return 0;
}
358

359 360 361 362 363 364 365 366 367 368
/**
 * macb_set_tx_clk() - Set a clock to a new frequency
 * @clk		Pointer to the clock to change
 * @rate	New frequency in Hz
 * @dev		Pointer to the struct net_device
 */
static void macb_set_tx_clk(struct clk *clk, int speed, struct net_device *dev)
{
	long ferr, rate, rate_rounded;

369 370 371
	if (!clk)
		return;

372 373 374 375 376 377 378 379 380 381 382
	switch (speed) {
	case SPEED_10:
		rate = 2500000;
		break;
	case SPEED_100:
		rate = 25000000;
		break;
	case SPEED_1000:
		rate = 125000000;
		break;
	default:
S
Soren Brinkmann 已提交
383
		return;
384 385 386 387 388 389 390 391 392 393 394 395 396
	}

	rate_rounded = clk_round_rate(clk, rate);
	if (rate_rounded < 0)
		return;

	/* RGMII allows 50 ppm frequency error. Test and warn if this limit
	 * is not satisfied.
	 */
	ferr = abs(rate_rounded - rate);
	ferr = DIV_ROUND_UP(ferr, rate / 100000);
	if (ferr > 5)
		netdev_warn(dev, "unable to generate target frequency: %ld Hz\n",
397
			    rate);
398 399 400 401 402

	if (clk_set_rate(clk, rate_rounded))
		netdev_err(dev, "adjusting tx_clk failed.\n");
}

F
frederic RODO 已提交
403
static void macb_handle_link_change(struct net_device *dev)
404
{
F
frederic RODO 已提交
405
	struct macb *bp = netdev_priv(dev);
406
	struct phy_device *phydev = dev->phydev;
F
frederic RODO 已提交
407 408
	unsigned long flags;
	int status_change = 0;
409

F
frederic RODO 已提交
410 411 412 413 414 415 416 417 418
	spin_lock_irqsave(&bp->lock, flags);

	if (phydev->link) {
		if ((bp->speed != phydev->speed) ||
		    (bp->duplex != phydev->duplex)) {
			u32 reg;

			reg = macb_readl(bp, NCFGR);
			reg &= ~(MACB_BIT(SPD) | MACB_BIT(FD));
419 420
			if (macb_is_gem(bp))
				reg &= ~GEM_BIT(GBE);
F
frederic RODO 已提交
421 422 423

			if (phydev->duplex)
				reg |= MACB_BIT(FD);
A
Atsushi Nemoto 已提交
424
			if (phydev->speed == SPEED_100)
F
frederic RODO 已提交
425
				reg |= MACB_BIT(SPD);
426 427
			if (phydev->speed == SPEED_1000 &&
			    bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
428
				reg |= GEM_BIT(GBE);
F
frederic RODO 已提交
429

430
			macb_or_gem_writel(bp, NCFGR, reg);
F
frederic RODO 已提交
431 432 433 434 435

			bp->speed = phydev->speed;
			bp->duplex = phydev->duplex;
			status_change = 1;
		}
436 437
	}

F
frederic RODO 已提交
438
	if (phydev->link != bp->link) {
439
		if (!phydev->link) {
F
frederic RODO 已提交
440 441 442 443
			bp->speed = 0;
			bp->duplex = -1;
		}
		bp->link = phydev->link;
444

F
frederic RODO 已提交
445 446
		status_change = 1;
	}
447

F
frederic RODO 已提交
448 449 450
	spin_unlock_irqrestore(&bp->lock, flags);

	if (status_change) {
451
		if (phydev->link) {
452 453 454 455 456
			/* Update the TX clock rate if and only if the link is
			 * up and there has been a link change.
			 */
			macb_set_tx_clk(bp->tx_clk, phydev->speed, dev);

457
			netif_carrier_on(dev);
458 459 460 461
			netdev_info(dev, "link up (%d/%s)\n",
				    phydev->speed,
				    phydev->duplex == DUPLEX_FULL ?
				    "Full" : "Half");
462 463
		} else {
			netif_carrier_off(dev);
464
			netdev_info(dev, "link down\n");
465
		}
F
frederic RODO 已提交
466
	}
467 468
}

F
frederic RODO 已提交
469 470
/* based on au1000_eth. c*/
static int macb_mii_probe(struct net_device *dev)
471
{
F
frederic RODO 已提交
472
	struct macb *bp = netdev_priv(dev);
473
	struct macb_platform_data *pdata;
474
	struct phy_device *phydev;
475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	struct device_node *np;
	int phy_irq, ret, i;

	pdata = dev_get_platdata(&bp->pdev->dev);
	np = bp->pdev->dev.of_node;
	ret = 0;

	if (np) {
		if (of_phy_is_fixed_link(np)) {
			if (of_phy_register_fixed_link(np) < 0) {
				dev_err(&bp->pdev->dev,
					"broken fixed-link specification\n");
				return -ENODEV;
			}
			bp->phy_node = of_node_get(np);
		} else {
491 492 493 494
			bp->phy_node = of_parse_phandle(np, "phy-handle", 0);
			/* fallback to standard phy registration if no
			 * phy-handle was found nor any phy found during
			 * dt phy registration
495
			 */
496
			if (!bp->phy_node && !phy_find_first(bp->mii_bus)) {
497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512
				for (i = 0; i < PHY_MAX_ADDR; i++) {
					struct phy_device *phydev;

					phydev = mdiobus_scan(bp->mii_bus, i);
					if (IS_ERR(phydev) &&
					    PTR_ERR(phydev) != -ENODEV) {
						ret = PTR_ERR(phydev);
						break;
					}
				}

				if (ret)
					return -ENODEV;
			}
		}
	}
F
frederic RODO 已提交
513

514 515 516 517 518 519 520 521 522 523 524 525
	if (bp->phy_node) {
		phydev = of_phy_connect(dev, bp->phy_node,
					&macb_handle_link_change, 0,
					bp->phy_interface);
		if (!phydev)
			return -ENODEV;
	} else {
		phydev = phy_find_first(bp->mii_bus);
		if (!phydev) {
			netdev_err(dev, "no PHY found\n");
			return -ENXIO;
		}
F
frederic RODO 已提交
526

527 528 529 530 531 532 533 534 535 536
		if (pdata) {
			if (gpio_is_valid(pdata->phy_irq_pin)) {
				ret = devm_gpio_request(&bp->pdev->dev,
							pdata->phy_irq_pin, "phy int");
				if (!ret) {
					phy_irq = gpio_to_irq(pdata->phy_irq_pin);
					phydev->irq = (phy_irq < 0) ? PHY_POLL : phy_irq;
				}
			} else {
				phydev->irq = PHY_POLL;
537
			}
538
		}
F
frederic RODO 已提交
539

540 541 542 543 544 545 546
		/* attach the mac to the phy */
		ret = phy_connect_direct(dev, phydev, &macb_handle_link_change,
					 bp->phy_interface);
		if (ret) {
			netdev_err(dev, "Could not attach to PHY\n");
			return ret;
		}
F
frederic RODO 已提交
547 548 549
	}

	/* mask with MAC supported features */
550
	if (macb_is_gem(bp) && bp->caps & MACB_CAPS_GIGABIT_MODE_AVAILABLE)
551 552 553
		phydev->supported &= PHY_GBIT_FEATURES;
	else
		phydev->supported &= PHY_BASIC_FEATURES;
F
frederic RODO 已提交
554

555 556 557
	if (bp->caps & MACB_CAPS_NO_GIGABIT_HALF)
		phydev->supported &= ~SUPPORTED_1000baseT_Half;

F
frederic RODO 已提交
558 559 560 561 562 563 564
	phydev->advertising = phydev->supported;

	bp->link = 0;
	bp->speed = 0;
	bp->duplex = -1;

	return 0;
565 566
}

567
static int macb_mii_init(struct macb *bp)
568
{
569
	struct macb_platform_data *pdata;
570
	struct device_node *np;
571
	int err;
572

573
	/* Enable management port */
F
frederic RODO 已提交
574
	macb_writel(bp, NCR, MACB_BIT(MPE));
575

576
	bp->mii_bus = mdiobus_alloc();
577
	if (!bp->mii_bus) {
578 579 580 581 582 583 584
		err = -ENOMEM;
		goto err_out;
	}

	bp->mii_bus->name = "MACB_mii_bus";
	bp->mii_bus->read = &macb_mdio_read;
	bp->mii_bus->write = &macb_mdio_write;
585
	snprintf(bp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
586
		 bp->pdev->name, bp->pdev->id);
587
	bp->mii_bus->priv = bp;
588
	bp->mii_bus->parent = &bp->pdev->dev;
J
Jingoo Han 已提交
589
	pdata = dev_get_platdata(&bp->pdev->dev);
590

591
	dev_set_drvdata(&bp->dev->dev, bp->mii_bus);
592

593
	np = bp->pdev->dev.of_node;
594 595
	if (pdata)
		bp->mii_bus->phy_mask = pdata->phy_mask;
596

597
	err = of_mdiobus_register(bp->mii_bus, np);
598
	if (err)
599
		goto err_out_free_mdiobus;
600

601 602
	err = macb_mii_probe(bp->dev);
	if (err)
F
frederic RODO 已提交
603
		goto err_out_unregister_bus;
604

F
frederic RODO 已提交
605
	return 0;
606

F
frederic RODO 已提交
607
err_out_unregister_bus:
608
	mdiobus_unregister(bp->mii_bus);
609 610
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
611 612
err_out_free_mdiobus:
	of_node_put(bp->phy_node);
613
	mdiobus_free(bp->mii_bus);
F
frederic RODO 已提交
614 615
err_out:
	return err;
616 617 618 619
}

static void macb_update_stats(struct macb *bp)
{
620 621
	u32 *p = &bp->hw_stats.macb.rx_pause_frames;
	u32 *end = &bp->hw_stats.macb.tx_pause_frames + 1;
622
	int offset = MACB_PFR;
623 624 625

	WARN_ON((unsigned long)(end - p - 1) != (MACB_TPF - MACB_PFR) / 4);

626
	for (; p < end; p++, offset += 4)
627
		*p += bp->macb_reg_readl(bp, offset);
628 629
}

N
Nicolas Ferre 已提交
630
static int macb_halt_tx(struct macb *bp)
631
{
N
Nicolas Ferre 已提交
632 633
	unsigned long	halt_time, timeout;
	u32		status;
634

N
Nicolas Ferre 已提交
635
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(THALT));
636

N
Nicolas Ferre 已提交
637 638 639 640 641 642
	timeout = jiffies + usecs_to_jiffies(MACB_HALT_TIMEOUT);
	do {
		halt_time = jiffies;
		status = macb_readl(bp, TSR);
		if (!(status & MACB_BIT(TGO)))
			return 0;
643

N
Nicolas Ferre 已提交
644 645
		usleep_range(10, 250);
	} while (time_before(halt_time, timeout));
646

N
Nicolas Ferre 已提交
647 648
	return -ETIMEDOUT;
}
649

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
static void macb_tx_unmap(struct macb *bp, struct macb_tx_skb *tx_skb)
{
	if (tx_skb->mapping) {
		if (tx_skb->mapped_as_page)
			dma_unmap_page(&bp->pdev->dev, tx_skb->mapping,
				       tx_skb->size, DMA_TO_DEVICE);
		else
			dma_unmap_single(&bp->pdev->dev, tx_skb->mapping,
					 tx_skb->size, DMA_TO_DEVICE);
		tx_skb->mapping = 0;
	}

	if (tx_skb->skb) {
		dev_kfree_skb_any(tx_skb->skb);
		tx_skb->skb = NULL;
	}
}

668
static void macb_set_addr(struct macb *bp, struct macb_dma_desc *desc, dma_addr_t addr)
669 670
{
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
671 672
	struct macb_dma_desc_64 *desc_64;

673
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
674 675 676
		desc_64 = macb_64b_desc(bp, desc);
		desc_64->addrh = upper_32_bits(addr);
	}
677
#endif
678 679 680 681 682 683 684 685 686
	desc->addr = lower_32_bits(addr);
}

static dma_addr_t macb_get_addr(struct macb *bp, struct macb_dma_desc *desc)
{
	dma_addr_t addr = 0;
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	struct macb_dma_desc_64 *desc_64;

687
	if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
688 689 690 691 692 693
		desc_64 = macb_64b_desc(bp, desc);
		addr = ((u64)(desc_64->addrh) << 32);
	}
#endif
	addr |= MACB_BF(RX_WADDR, MACB_BFEXT(RX_WADDR, desc->addr));
	return addr;
694 695
}

N
Nicolas Ferre 已提交
696 697
static void macb_tx_error_task(struct work_struct *work)
{
698 699 700
	struct macb_queue	*queue = container_of(work, struct macb_queue,
						      tx_error_task);
	struct macb		*bp = queue->bp;
N
Nicolas Ferre 已提交
701
	struct macb_tx_skb	*tx_skb;
702
	struct macb_dma_desc	*desc;
N
Nicolas Ferre 已提交
703 704
	struct sk_buff		*skb;
	unsigned int		tail;
705 706 707 708 709
	unsigned long		flags;

	netdev_vdbg(bp->dev, "macb_tx_error_task: q = %u, t = %u, h = %u\n",
		    (unsigned int)(queue - bp->queues),
		    queue->tx_tail, queue->tx_head);
710

711 712 713 714 715 716 717
	/* Prevent the queue IRQ handlers from running: each of them may call
	 * macb_tx_interrupt(), which in turn may call netif_wake_subqueue().
	 * As explained below, we have to halt the transmission before updating
	 * TBQP registers so we call netif_tx_stop_all_queues() to notify the
	 * network engine about the macb/gem being halted.
	 */
	spin_lock_irqsave(&bp->lock, flags);
718

N
Nicolas Ferre 已提交
719
	/* Make sure nobody is trying to queue up new packets */
720
	netif_tx_stop_all_queues(bp->dev);
721

722
	/* Stop transmission now
N
Nicolas Ferre 已提交
723
	 * (in case we have just queued new packets)
724
	 * macb/gem must be halted to write TBQP register
N
Nicolas Ferre 已提交
725 726 727 728
	 */
	if (macb_halt_tx(bp))
		/* Just complain for now, reinitializing TX path can be good */
		netdev_err(bp->dev, "BUG: halt tx timed out\n");
729

730
	/* Treat frames in TX queue including the ones that caused the error.
N
Nicolas Ferre 已提交
731 732
	 * Free transmit buffers in upper layer.
	 */
733 734
	for (tail = queue->tx_tail; tail != queue->tx_head; tail++) {
		u32	ctrl;
735

736
		desc = macb_tx_desc(queue, tail);
N
Nicolas Ferre 已提交
737
		ctrl = desc->ctrl;
738
		tx_skb = macb_tx_skb(queue, tail);
N
Nicolas Ferre 已提交
739
		skb = tx_skb->skb;
740

N
Nicolas Ferre 已提交
741
		if (ctrl & MACB_BIT(TX_USED)) {
742 743 744 745
			/* skb is set for the last buffer of the frame */
			while (!skb) {
				macb_tx_unmap(bp, tx_skb);
				tail++;
746
				tx_skb = macb_tx_skb(queue, tail);
747 748 749 750 751 752 753 754
				skb = tx_skb->skb;
			}

			/* ctrl still refers to the first buffer descriptor
			 * since it's the only one written back by the hardware
			 */
			if (!(ctrl & MACB_BIT(TX_BUF_EXHAUSTED))) {
				netdev_vdbg(bp->dev, "txerr skb %u (data %p) TX complete\n",
755 756
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
757
				bp->dev->stats.tx_packets++;
758
				queue->stats.tx_packets++;
759
				bp->dev->stats.tx_bytes += skb->len;
760
				queue->stats.tx_bytes += skb->len;
761
			}
N
Nicolas Ferre 已提交
762
		} else {
763 764 765
			/* "Buffers exhausted mid-frame" errors may only happen
			 * if the driver is buggy, so complain loudly about
			 * those. Statistics are updated by hardware.
N
Nicolas Ferre 已提交
766 767 768 769
			 */
			if (ctrl & MACB_BIT(TX_BUF_EXHAUSTED))
				netdev_err(bp->dev,
					   "BUG: TX buffers exhausted mid-frame\n");
770

N
Nicolas Ferre 已提交
771 772 773
			desc->ctrl = ctrl | MACB_BIT(TX_USED);
		}

774
		macb_tx_unmap(bp, tx_skb);
775 776
	}

777 778
	/* Set end of TX queue */
	desc = macb_tx_desc(queue, 0);
779
	macb_set_addr(bp, desc, 0);
780 781
	desc->ctrl = MACB_BIT(TX_USED);

N
Nicolas Ferre 已提交
782 783 784 785
	/* Make descriptor updates visible to hardware */
	wmb();

	/* Reinitialize the TX desc queue */
786
	queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
787
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
788
	if (bp->hw_dma_cap & HW_DMA_CAP_64B)
789
		queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
790
#endif
N
Nicolas Ferre 已提交
791
	/* Make TX ring reflect state of hardware */
792 793
	queue->tx_head = 0;
	queue->tx_tail = 0;
N
Nicolas Ferre 已提交
794 795 796

	/* Housework before enabling TX IRQ */
	macb_writel(bp, TSR, macb_readl(bp, TSR));
797 798 799 800 801 802 803
	queue_writel(queue, IER, MACB_TX_INT_FLAGS);

	/* Now we are ready to start transmission again */
	netif_tx_start_all_queues(bp->dev);
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

	spin_unlock_irqrestore(&bp->lock, flags);
N
Nicolas Ferre 已提交
804 805
}

806
static void macb_tx_interrupt(struct macb_queue *queue)
N
Nicolas Ferre 已提交
807 808 809 810
{
	unsigned int tail;
	unsigned int head;
	u32 status;
811 812
	struct macb *bp = queue->bp;
	u16 queue_index = queue - bp->queues;
N
Nicolas Ferre 已提交
813 814 815 816

	status = macb_readl(bp, TSR);
	macb_writel(bp, TSR, status);

817
	if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
818
		queue_writel(queue, ISR, MACB_BIT(TCOMP));
819

N
Nicolas Ferre 已提交
820
	netdev_vdbg(bp->dev, "macb_tx_interrupt status = 0x%03lx\n",
821
		    (unsigned long)status);
822

823 824
	head = queue->tx_head;
	for (tail = queue->tx_tail; tail != head; tail++) {
825 826 827 828
		struct macb_tx_skb	*tx_skb;
		struct sk_buff		*skb;
		struct macb_dma_desc	*desc;
		u32			ctrl;
829

830
		desc = macb_tx_desc(queue, tail);
831

832
		/* Make hw descriptor updates visible to CPU */
833
		rmb();
834

835
		ctrl = desc->ctrl;
836

837 838 839
		/* TX_USED bit is only set by hardware on the very first buffer
		 * descriptor of the transmitted frame.
		 */
840
		if (!(ctrl & MACB_BIT(TX_USED)))
841 842
			break;

843 844
		/* Process all buffers of the current transmitted frame */
		for (;; tail++) {
845
			tx_skb = macb_tx_skb(queue, tail);
846 847 848 849
			skb = tx_skb->skb;

			/* First, update TX stats if needed */
			if (skb) {
850 851 852 853 854 855
				if (gem_ptp_do_txstamp(queue, skb, desc) == 0) {
					/* skb now belongs to timestamp buffer
					 * and will be removed later
					 */
					tx_skb->skb = NULL;
				}
856
				netdev_vdbg(bp->dev, "skb %u (data %p) TX complete\n",
857 858
					    macb_tx_ring_wrap(bp, tail),
					    skb->data);
859
				bp->dev->stats.tx_packets++;
860
				queue->stats.tx_packets++;
861
				bp->dev->stats.tx_bytes += skb->len;
862
				queue->stats.tx_bytes += skb->len;
863
			}
864

865 866 867 868 869 870 871 872 873 874
			/* Now we can safely release resources */
			macb_tx_unmap(bp, tx_skb);

			/* skb is set only for the last buffer of the frame.
			 * WARNING: at this point skb has been freed by
			 * macb_tx_unmap().
			 */
			if (skb)
				break;
		}
875 876
	}

877 878 879
	queue->tx_tail = tail;
	if (__netif_subqueue_stopped(bp->dev, queue_index) &&
	    CIRC_CNT(queue->tx_head, queue->tx_tail,
880
		     bp->tx_ring_size) <= MACB_TX_WAKEUP_THRESH(bp))
881
		netif_wake_subqueue(bp->dev, queue_index);
882 883
}

884
static void gem_rx_refill(struct macb_queue *queue)
N
Nicolas Ferre 已提交
885 886 887 888
{
	unsigned int		entry;
	struct sk_buff		*skb;
	dma_addr_t		paddr;
889
	struct macb *bp = queue->bp;
890
	struct macb_dma_desc *desc;
N
Nicolas Ferre 已提交
891

892 893 894
	while (CIRC_SPACE(queue->rx_prepared_head, queue->rx_tail,
			bp->rx_ring_size) > 0) {
		entry = macb_rx_ring_wrap(bp, queue->rx_prepared_head);
N
Nicolas Ferre 已提交
895 896 897 898

		/* Make hw descriptor updates visible to CPU */
		rmb();

899 900
		queue->rx_prepared_head++;
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
901

902
		if (!queue->rx_skbuff[entry]) {
N
Nicolas Ferre 已提交
903 904
			/* allocate sk_buff for this free entry in ring */
			skb = netdev_alloc_skb(bp->dev, bp->rx_buffer_size);
905
			if (unlikely(!skb)) {
N
Nicolas Ferre 已提交
906 907 908 909 910 911 912
				netdev_err(bp->dev,
					   "Unable to allocate sk_buff\n");
				break;
			}

			/* now fill corresponding descriptor entry */
			paddr = dma_map_single(&bp->pdev->dev, skb->data,
913 914
					       bp->rx_buffer_size,
					       DMA_FROM_DEVICE);
915 916 917 918 919
			if (dma_mapping_error(&bp->pdev->dev, paddr)) {
				dev_kfree_skb(skb);
				break;
			}

920
			queue->rx_skbuff[entry] = skb;
N
Nicolas Ferre 已提交
921

922
			if (entry == bp->rx_ring_size - 1)
N
Nicolas Ferre 已提交
923
				paddr |= MACB_BIT(RX_WRAP);
924 925
			macb_set_addr(bp, desc, paddr);
			desc->ctrl = 0;
N
Nicolas Ferre 已提交
926 927 928

			/* properly align Ethernet header */
			skb_reserve(skb, NET_IP_ALIGN);
929
		} else {
930 931
			desc->addr &= ~MACB_BIT(RX_USED);
			desc->ctrl = 0;
N
Nicolas Ferre 已提交
932 933 934 935 936 937
		}
	}

	/* Make descriptor updates visible to hardware */
	wmb();

938 939
	netdev_vdbg(bp->dev, "rx ring: queue: %p, prepared head %d, tail %d\n",
			queue, queue->rx_prepared_head, queue->rx_tail);
N
Nicolas Ferre 已提交
940 941 942
}

/* Mark DMA descriptors from begin up to and not including end as unused */
943
static void discard_partial_frame(struct macb_queue *queue, unsigned int begin,
N
Nicolas Ferre 已提交
944 945 946 947 948
				  unsigned int end)
{
	unsigned int frag;

	for (frag = begin; frag != end; frag++) {
949
		struct macb_dma_desc *desc = macb_rx_desc(queue, frag);
950

N
Nicolas Ferre 已提交
951 952 953 954 955 956
		desc->addr &= ~MACB_BIT(RX_USED);
	}

	/* Make descriptor updates visible to hardware */
	wmb();

957
	/* When this happens, the hardware stats registers for
N
Nicolas Ferre 已提交
958 959 960 961 962
	 * whatever caused this is updated, so we don't have to record
	 * anything.
	 */
}

963
static int gem_rx(struct macb_queue *queue, int budget)
N
Nicolas Ferre 已提交
964
{
965
	struct macb *bp = queue->bp;
N
Nicolas Ferre 已提交
966 967 968 969 970 971 972
	unsigned int		len;
	unsigned int		entry;
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
	int			count = 0;

	while (count < budget) {
973 974 975
		u32 ctrl;
		dma_addr_t addr;
		bool rxused;
N
Nicolas Ferre 已提交
976

977 978
		entry = macb_rx_ring_wrap(bp, queue->rx_tail);
		desc = macb_rx_desc(queue, entry);
N
Nicolas Ferre 已提交
979 980 981 982

		/* Make hw descriptor updates visible to CPU */
		rmb();

983
		rxused = (desc->addr & MACB_BIT(RX_USED)) ? true : false;
984
		addr = macb_get_addr(bp, desc);
N
Nicolas Ferre 已提交
985 986
		ctrl = desc->ctrl;

987
		if (!rxused)
N
Nicolas Ferre 已提交
988 989
			break;

990
		queue->rx_tail++;
N
Nicolas Ferre 已提交
991 992 993 994 995
		count++;

		if (!(ctrl & MACB_BIT(RX_SOF) && ctrl & MACB_BIT(RX_EOF))) {
			netdev_err(bp->dev,
				   "not whole frame pointed by descriptor\n");
996
			bp->dev->stats.rx_dropped++;
997
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
998 999
			break;
		}
1000
		skb = queue->rx_skbuff[entry];
N
Nicolas Ferre 已提交
1001 1002 1003
		if (unlikely(!skb)) {
			netdev_err(bp->dev,
				   "inconsistent Rx descriptor chain\n");
1004
			bp->dev->stats.rx_dropped++;
1005
			queue->stats.rx_dropped++;
N
Nicolas Ferre 已提交
1006 1007 1008
			break;
		}
		/* now everything is ready for receiving packet */
1009
		queue->rx_skbuff[entry] = NULL;
1010
		len = ctrl & bp->rx_frm_len_mask;
N
Nicolas Ferre 已提交
1011 1012 1013 1014 1015

		netdev_vdbg(bp->dev, "gem_rx %u (len %u)\n", entry, len);

		skb_put(skb, len);
		dma_unmap_single(&bp->pdev->dev, addr,
1016
				 bp->rx_buffer_size, DMA_FROM_DEVICE);
N
Nicolas Ferre 已提交
1017 1018 1019

		skb->protocol = eth_type_trans(skb, bp->dev);
		skb_checksum_none_assert(skb);
1020 1021 1022 1023
		if (bp->dev->features & NETIF_F_RXCSUM &&
		    !(bp->dev->flags & IFF_PROMISC) &&
		    GEM_BFEXT(RX_CSUM, ctrl) & GEM_RX_CSUM_CHECKED_MASK)
			skb->ip_summed = CHECKSUM_UNNECESSARY;
N
Nicolas Ferre 已提交
1024

1025
		bp->dev->stats.rx_packets++;
1026
		queue->stats.rx_packets++;
1027
		bp->dev->stats.rx_bytes += skb->len;
1028
		queue->stats.rx_bytes += skb->len;
N
Nicolas Ferre 已提交
1029

1030 1031
		gem_ptp_do_rxstamp(bp, skb, desc);

N
Nicolas Ferre 已提交
1032 1033 1034 1035
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
		netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
			    skb->len, skb->csum);
		print_hex_dump(KERN_DEBUG, " mac: ", DUMP_PREFIX_ADDRESS, 16, 1,
1036
			       skb_mac_header(skb), 16, true);
N
Nicolas Ferre 已提交
1037 1038 1039 1040 1041 1042 1043
		print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_ADDRESS, 16, 1,
			       skb->data, 32, true);
#endif

		netif_receive_skb(skb);
	}

1044
	gem_rx_refill(queue);
N
Nicolas Ferre 已提交
1045 1046 1047 1048

	return count;
}

1049
static int macb_rx_frame(struct macb_queue *queue, unsigned int first_frag,
1050 1051 1052 1053
			 unsigned int last_frag)
{
	unsigned int len;
	unsigned int frag;
1054
	unsigned int offset;
1055
	struct sk_buff *skb;
1056
	struct macb_dma_desc *desc;
1057
	struct macb *bp = queue->bp;
1058

1059
	desc = macb_rx_desc(queue, last_frag);
1060
	len = desc->ctrl & bp->rx_frm_len_mask;
1061

1062
	netdev_vdbg(bp->dev, "macb_rx_frame frags %u - %u (len %u)\n",
1063 1064
		macb_rx_ring_wrap(bp, first_frag),
		macb_rx_ring_wrap(bp, last_frag), len);
1065

1066
	/* The ethernet header starts NET_IP_ALIGN bytes into the
1067 1068 1069 1070 1071 1072 1073 1074
	 * first buffer. Since the header is 14 bytes, this makes the
	 * payload word-aligned.
	 *
	 * Instead of calling skb_reserve(NET_IP_ALIGN), we just copy
	 * the two padding bytes into the skb so that we avoid hitting
	 * the slowpath in memcpy(), and pull them off afterwards.
	 */
	skb = netdev_alloc_skb(bp->dev, len + NET_IP_ALIGN);
1075
	if (!skb) {
1076
		bp->dev->stats.rx_dropped++;
1077
		for (frag = first_frag; ; frag++) {
1078
			desc = macb_rx_desc(queue, frag);
1079
			desc->addr &= ~MACB_BIT(RX_USED);
1080 1081 1082
			if (frag == last_frag)
				break;
		}
1083 1084

		/* Make descriptor updates visible to hardware */
1085
		wmb();
1086

1087 1088 1089
		return 1;
	}

1090 1091
	offset = 0;
	len += NET_IP_ALIGN;
1092
	skb_checksum_none_assert(skb);
1093 1094
	skb_put(skb, len);

1095
	for (frag = first_frag; ; frag++) {
1096
		unsigned int frag_len = bp->rx_buffer_size;
1097 1098

		if (offset + frag_len > len) {
1099 1100 1101 1102
			if (unlikely(frag != last_frag)) {
				dev_kfree_skb_any(skb);
				return -1;
			}
1103 1104
			frag_len = len - offset;
		}
1105
		skb_copy_to_linear_data_offset(skb, offset,
1106
					       macb_rx_buffer(queue, frag),
1107
					       frag_len);
1108
		offset += bp->rx_buffer_size;
1109
		desc = macb_rx_desc(queue, frag);
1110
		desc->addr &= ~MACB_BIT(RX_USED);
1111 1112 1113 1114 1115

		if (frag == last_frag)
			break;
	}

1116 1117 1118
	/* Make descriptor updates visible to hardware */
	wmb();

1119
	__skb_pull(skb, NET_IP_ALIGN);
1120 1121
	skb->protocol = eth_type_trans(skb, bp->dev);

1122 1123
	bp->dev->stats.rx_packets++;
	bp->dev->stats.rx_bytes += skb->len;
1124
	netdev_vdbg(bp->dev, "received skb of length %u, csum: %08x\n",
1125
		    skb->len, skb->csum);
1126 1127 1128 1129 1130
	netif_receive_skb(skb);

	return 0;
}

1131
static inline void macb_init_rx_ring(struct macb_queue *queue)
1132
{
1133
	struct macb *bp = queue->bp;
1134
	dma_addr_t addr;
1135
	struct macb_dma_desc *desc = NULL;
1136 1137
	int i;

1138
	addr = queue->rx_buffers_dma;
1139
	for (i = 0; i < bp->rx_ring_size; i++) {
1140
		desc = macb_rx_desc(queue, i);
1141 1142
		macb_set_addr(bp, desc, addr);
		desc->ctrl = 0;
1143 1144
		addr += bp->rx_buffer_size;
	}
1145
	desc->addr |= MACB_BIT(RX_WRAP);
1146
	queue->rx_tail = 0;
1147 1148
}

1149
static int macb_rx(struct macb_queue *queue, int budget)
1150
{
1151
	struct macb *bp = queue->bp;
1152
	bool reset_rx_queue = false;
1153
	int received = 0;
1154
	unsigned int tail;
1155 1156
	int first_frag = -1;

1157 1158
	for (tail = queue->rx_tail; budget > 0; tail++) {
		struct macb_dma_desc *desc = macb_rx_desc(queue, tail);
1159
		u32 ctrl;
1160

1161
		/* Make hw descriptor updates visible to CPU */
1162
		rmb();
1163

1164
		ctrl = desc->ctrl;
1165

1166
		if (!(desc->addr & MACB_BIT(RX_USED)))
1167 1168 1169 1170
			break;

		if (ctrl & MACB_BIT(RX_SOF)) {
			if (first_frag != -1)
1171
				discard_partial_frame(queue, first_frag, tail);
1172 1173 1174 1175 1176
			first_frag = tail;
		}

		if (ctrl & MACB_BIT(RX_EOF)) {
			int dropped;
1177 1178 1179 1180 1181

			if (unlikely(first_frag == -1)) {
				reset_rx_queue = true;
				continue;
			}
1182

1183
			dropped = macb_rx_frame(queue, first_frag, tail);
1184
			first_frag = -1;
1185 1186 1187 1188
			if (unlikely(dropped < 0)) {
				reset_rx_queue = true;
				continue;
			}
1189 1190 1191 1192 1193 1194 1195
			if (!dropped) {
				received++;
				budget--;
			}
		}
	}

1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	if (unlikely(reset_rx_queue)) {
		unsigned long flags;
		u32 ctrl;

		netdev_err(bp->dev, "RX queue corruption: reset it\n");

		spin_lock_irqsave(&bp->lock, flags);

		ctrl = macb_readl(bp, NCR);
		macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));

1207 1208
		macb_init_rx_ring(queue);
		queue_writel(queue, RBQP, queue->rx_ring_dma);
1209 1210 1211 1212 1213 1214 1215

		macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

		spin_unlock_irqrestore(&bp->lock, flags);
		return received;
	}

1216
	if (first_frag != -1)
1217
		queue->rx_tail = first_frag;
1218
	else
1219
		queue->rx_tail = tail;
1220 1221 1222 1223

	return received;
}

1224
static int macb_poll(struct napi_struct *napi, int budget)
1225
{
1226 1227
	struct macb_queue *queue = container_of(napi, struct macb_queue, napi);
	struct macb *bp = queue->bp;
1228
	int work_done;
1229 1230 1231 1232 1233
	u32 status;

	status = macb_readl(bp, RSR);
	macb_writel(bp, RSR, status);

1234
	netdev_vdbg(bp->dev, "poll: status = %08lx, budget = %d\n",
1235
		    (unsigned long)status, budget);
1236

1237
	work_done = bp->macbgem_ops.mog_rx(queue, budget);
1238
	if (work_done < budget) {
1239
		napi_complete_done(napi, work_done);
1240

1241 1242
		/* Packets received while interrupts were disabled */
		status = macb_readl(bp, RSR);
1243
		if (status) {
1244
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1245
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1246
			napi_reschedule(napi);
1247
		} else {
1248
			queue_writel(queue, IER, MACB_RX_INT_FLAGS);
1249
		}
1250
	}
1251 1252 1253

	/* TODO: Handle errors */

1254
	return work_done;
1255 1256
}

H
Harini Katakam 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
static void macb_hresp_error_task(unsigned long data)
{
	struct macb *bp = (struct macb *)data;
	struct net_device *dev = bp->dev;
	struct macb_queue *queue = bp->queues;
	unsigned int q;
	u32 ctrl;

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, MACB_RX_INT_FLAGS |
					 MACB_TX_INT_FLAGS |
					 MACB_BIT(HRESP));
	}
	ctrl = macb_readl(bp, NCR);
	ctrl &= ~(MACB_BIT(RE) | MACB_BIT(TE));
	macb_writel(bp, NCR, ctrl);

	netif_tx_stop_all_queues(dev);
	netif_carrier_off(dev);

	bp->macbgem_ops.mog_init_rings(bp);

	/* Initialize TX and RX buffers */
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH,
				     upper_32_bits(queue->rx_ring_dma));
#endif
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, TBQPH,
				     upper_32_bits(queue->tx_ring_dma));
#endif

		/* Enable interrupts */
		queue_writel(queue, IER,
			     MACB_RX_INT_FLAGS |
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}

	ctrl |= MACB_BIT(RE) | MACB_BIT(TE);
	macb_writel(bp, NCR, ctrl);

	netif_carrier_on(dev);
	netif_tx_start_all_queues(dev);
}

1308 1309
static irqreturn_t macb_interrupt(int irq, void *dev_id)
{
1310 1311 1312
	struct macb_queue *queue = dev_id;
	struct macb *bp = queue->bp;
	struct net_device *dev = bp->dev;
1313
	u32 status, ctrl;
1314

1315
	status = queue_readl(queue, ISR);
1316 1317 1318 1319 1320 1321 1322 1323 1324

	if (unlikely(!status))
		return IRQ_NONE;

	spin_lock(&bp->lock);

	while (status) {
		/* close possible race with dev_close */
		if (unlikely(!netif_running(dev))) {
1325
			queue_writel(queue, IDR, -1);
1326 1327
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
				queue_writel(queue, ISR, -1);
1328 1329 1330
			break;
		}

1331 1332 1333
		netdev_vdbg(bp->dev, "queue = %u, isr = 0x%08lx\n",
			    (unsigned int)(queue - bp->queues),
			    (unsigned long)status);
1334

1335
		if (status & MACB_RX_INT_FLAGS) {
1336
			/* There's no point taking any more interrupts
1337 1338 1339 1340 1341
			 * until we have processed the buffers. The
			 * scheduling call may fail if the poll routine
			 * is already scheduled, so disable interrupts
			 * now.
			 */
1342
			queue_writel(queue, IDR, MACB_RX_INT_FLAGS);
1343
			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1344
				queue_writel(queue, ISR, MACB_BIT(RCOMP));
1345

1346
			if (napi_schedule_prep(&queue->napi)) {
1347
				netdev_vdbg(bp->dev, "scheduling RX softirq\n");
1348
				__napi_schedule(&queue->napi);
1349 1350 1351
			}
		}

N
Nicolas Ferre 已提交
1352
		if (unlikely(status & (MACB_TX_ERR_FLAGS))) {
1353 1354
			queue_writel(queue, IDR, MACB_TX_INT_FLAGS);
			schedule_work(&queue->tx_error_task);
1355 1356

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1357
				queue_writel(queue, ISR, MACB_TX_ERR_FLAGS);
1358

N
Nicolas Ferre 已提交
1359 1360 1361 1362
			break;
		}

		if (status & MACB_BIT(TCOMP))
1363
			macb_tx_interrupt(queue);
1364

1365
		/* Link change detection isn't possible with RMII, so we'll
1366 1367 1368
		 * add that if/when we get our hands on a full-blown MII PHY.
		 */

1369 1370 1371 1372 1373 1374
		/* There is a hardware issue under heavy load where DMA can
		 * stop, this causes endless "used buffer descriptor read"
		 * interrupts but it can be cleared by re-enabling RX. See
		 * the at91 manual, section 41.3.1 or the Zynq manual
		 * section 16.7.4 for details.
		 */
1375 1376 1377
		if (status & MACB_BIT(RXUBR)) {
			ctrl = macb_readl(bp, NCR);
			macb_writel(bp, NCR, ctrl & ~MACB_BIT(RE));
1378
			wmb();
1379 1380 1381
			macb_writel(bp, NCR, ctrl | MACB_BIT(RE));

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1382
				queue_writel(queue, ISR, MACB_BIT(RXUBR));
1383 1384
		}

A
Alexander Stein 已提交
1385 1386
		if (status & MACB_BIT(ISR_ROVR)) {
			/* We missed at least one packet */
J
Jamie Iles 已提交
1387 1388 1389 1390
			if (macb_is_gem(bp))
				bp->hw_stats.gem.rx_overruns++;
			else
				bp->hw_stats.macb.rx_overruns++;
1391 1392

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1393
				queue_writel(queue, ISR, MACB_BIT(ISR_ROVR));
A
Alexander Stein 已提交
1394 1395
		}

1396
		if (status & MACB_BIT(HRESP)) {
H
Harini Katakam 已提交
1397
			tasklet_schedule(&bp->hresp_err_tasklet);
1398
			netdev_err(dev, "DMA bus error: HRESP not OK\n");
1399 1400

			if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
1401
				queue_writel(queue, ISR, MACB_BIT(HRESP));
1402
		}
1403
		status = queue_readl(queue, ISR);
1404 1405 1406 1407 1408 1409 1410
	}

	spin_unlock(&bp->lock);

	return IRQ_HANDLED;
}

1411
#ifdef CONFIG_NET_POLL_CONTROLLER
1412
/* Polling receive - used by netconsole and other diagnostic tools
1413 1414 1415 1416
 * to allow network i/o with interrupts disabled.
 */
static void macb_poll_controller(struct net_device *dev)
{
1417 1418
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
1419
	unsigned long flags;
1420
	unsigned int q;
1421 1422

	local_irq_save(flags);
1423 1424
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		macb_interrupt(dev->irq, queue);
1425 1426 1427 1428
	local_irq_restore(flags);
}
#endif

1429
static unsigned int macb_tx_map(struct macb *bp,
1430
				struct macb_queue *queue,
R
Rafal Ozieblo 已提交
1431 1432
				struct sk_buff *skb,
				unsigned int hdrlen)
1433 1434
{
	dma_addr_t mapping;
1435
	unsigned int len, entry, i, tx_head = queue->tx_head;
1436
	struct macb_tx_skb *tx_skb = NULL;
1437
	struct macb_dma_desc *desc;
1438 1439
	unsigned int offset, size, count = 0;
	unsigned int f, nr_frags = skb_shinfo(skb)->nr_frags;
R
Rafal Ozieblo 已提交
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
	unsigned int eof = 1, mss_mfs = 0;
	u32 ctrl, lso_ctrl = 0, seq_ctrl = 0;

	/* LSO */
	if (skb_shinfo(skb)->gso_size != 0) {
		if (ip_hdr(skb)->protocol == IPPROTO_UDP)
			/* UDP - UFO */
			lso_ctrl = MACB_LSO_UFO_ENABLE;
		else
			/* TCP - TSO */
			lso_ctrl = MACB_LSO_TSO_ENABLE;
	}
1452 1453 1454

	/* First, map non-paged data */
	len = skb_headlen(skb);
R
Rafal Ozieblo 已提交
1455 1456 1457 1458

	/* first buffer length */
	size = hdrlen;

1459 1460
	offset = 0;
	while (len) {
1461
		entry = macb_tx_ring_wrap(bp, tx_head);
1462
		tx_skb = &queue->tx_skb[entry];
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479

		mapping = dma_map_single(&bp->pdev->dev,
					 skb->data + offset,
					 size, DMA_TO_DEVICE);
		if (dma_mapping_error(&bp->pdev->dev, mapping))
			goto dma_error;

		/* Save info to properly release resources */
		tx_skb->skb = NULL;
		tx_skb->mapping = mapping;
		tx_skb->size = size;
		tx_skb->mapped_as_page = false;

		len -= size;
		offset += size;
		count++;
		tx_head++;
R
Rafal Ozieblo 已提交
1480 1481

		size = min(len, bp->max_tx_length);
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	}

	/* Then, map paged data from fragments */
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		len = skb_frag_size(frag);
		offset = 0;
		while (len) {
			size = min(len, bp->max_tx_length);
1492
			entry = macb_tx_ring_wrap(bp, tx_head);
1493
			tx_skb = &queue->tx_skb[entry];
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513

			mapping = skb_frag_dma_map(&bp->pdev->dev, frag,
						   offset, size, DMA_TO_DEVICE);
			if (dma_mapping_error(&bp->pdev->dev, mapping))
				goto dma_error;

			/* Save info to properly release resources */
			tx_skb->skb = NULL;
			tx_skb->mapping = mapping;
			tx_skb->size = size;
			tx_skb->mapped_as_page = true;

			len -= size;
			offset += size;
			count++;
			tx_head++;
		}
	}

	/* Should never happen */
1514
	if (unlikely(!tx_skb)) {
1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529
		netdev_err(bp->dev, "BUG! empty skb!\n");
		return 0;
	}

	/* This is the last buffer of the frame: save socket buffer */
	tx_skb->skb = skb;

	/* Update TX ring: update buffer descriptors in reverse order
	 * to avoid race condition
	 */

	/* Set 'TX_USED' bit in buffer descriptor at tx_head position
	 * to set the end of TX queue
	 */
	i = tx_head;
1530
	entry = macb_tx_ring_wrap(bp, i);
1531
	ctrl = MACB_BIT(TX_USED);
1532
	desc = macb_tx_desc(queue, entry);
1533 1534
	desc->ctrl = ctrl;

R
Rafal Ozieblo 已提交
1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	if (lso_ctrl) {
		if (lso_ctrl == MACB_LSO_UFO_ENABLE)
			/* include header and FCS in value given to h/w */
			mss_mfs = skb_shinfo(skb)->gso_size +
					skb_transport_offset(skb) +
					ETH_FCS_LEN;
		else /* TSO */ {
			mss_mfs = skb_shinfo(skb)->gso_size;
			/* TCP Sequence Number Source Select
			 * can be set only for TSO
			 */
			seq_ctrl = 0;
		}
	}

1550 1551
	do {
		i--;
1552
		entry = macb_tx_ring_wrap(bp, i);
1553
		tx_skb = &queue->tx_skb[entry];
1554
		desc = macb_tx_desc(queue, entry);
1555 1556 1557 1558 1559 1560

		ctrl = (u32)tx_skb->size;
		if (eof) {
			ctrl |= MACB_BIT(TX_LAST);
			eof = 0;
		}
1561
		if (unlikely(entry == (bp->tx_ring_size - 1)))
1562 1563
			ctrl |= MACB_BIT(TX_WRAP);

R
Rafal Ozieblo 已提交
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
		/* First descriptor is header descriptor */
		if (i == queue->tx_head) {
			ctrl |= MACB_BF(TX_LSO, lso_ctrl);
			ctrl |= MACB_BF(TX_TCP_SEQ_SRC, seq_ctrl);
		} else
			/* Only set MSS/MFS on payload descriptors
			 * (second or later descriptor)
			 */
			ctrl |= MACB_BF(MSS_MFS, mss_mfs);

1574
		/* Set TX buffer descriptor */
1575
		macb_set_addr(bp, desc, tx_skb->mapping);
1576 1577 1578 1579 1580
		/* desc->addr must be visible to hardware before clearing
		 * 'TX_USED' bit in desc->ctrl.
		 */
		wmb();
		desc->ctrl = ctrl;
1581
	} while (i != queue->tx_head);
1582

1583
	queue->tx_head = tx_head;
1584 1585 1586 1587 1588 1589

	return count;

dma_error:
	netdev_err(bp->dev, "TX DMA map failed\n");

1590 1591
	for (i = queue->tx_head; i != tx_head; i++) {
		tx_skb = macb_tx_skb(queue, i);
1592 1593 1594 1595 1596 1597 1598

		macb_tx_unmap(bp, tx_skb);
	}

	return 0;
}

R
Rafal Ozieblo 已提交
1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
static netdev_features_t macb_features_check(struct sk_buff *skb,
					     struct net_device *dev,
					     netdev_features_t features)
{
	unsigned int nr_frags, f;
	unsigned int hdrlen;

	/* Validate LSO compatibility */

	/* there is only one buffer */
	if (!skb_is_nonlinear(skb))
		return features;

	/* length of header */
	hdrlen = skb_transport_offset(skb);
	if (ip_hdr(skb)->protocol == IPPROTO_TCP)
		hdrlen += tcp_hdrlen(skb);

	/* For LSO:
	 * When software supplies two or more payload buffers all payload buffers
	 * apart from the last must be a multiple of 8 bytes in size.
	 */
	if (!IS_ALIGNED(skb_headlen(skb) - hdrlen, MACB_TX_LEN_ALIGN))
		return features & ~MACB_NETIF_LSO;

	nr_frags = skb_shinfo(skb)->nr_frags;
	/* No need to check last fragment */
	nr_frags--;
	for (f = 0; f < nr_frags; f++) {
		const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];

		if (!IS_ALIGNED(skb_frag_size(frag), MACB_TX_LEN_ALIGN))
			return features & ~MACB_NETIF_LSO;
	}
	return features;
}

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653
static inline int macb_clear_csum(struct sk_buff *skb)
{
	/* no change for packets without checksum offloading */
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

	/* make sure we can modify the header */
	if (unlikely(skb_cow_head(skb, 0)))
		return -1;

	/* initialize checksum field
	 * This is required - at least for Zynq, which otherwise calculates
	 * wrong UDP header checksums for UDP packets with UDP data len <=2
	 */
	*(__sum16 *)(skb_checksum_start(skb) + skb->csum_offset) = 0;
	return 0;
}

1654 1655
static int macb_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
1656
	u16 queue_index = skb_get_queue_mapping(skb);
1657
	struct macb *bp = netdev_priv(dev);
1658
	struct macb_queue *queue = &bp->queues[queue_index];
1659
	unsigned long flags;
R
Rafal Ozieblo 已提交
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
	unsigned int desc_cnt, nr_frags, frag_size, f;
	unsigned int hdrlen;
	bool is_lso, is_udp = 0;

	is_lso = (skb_shinfo(skb)->gso_size != 0);

	if (is_lso) {
		is_udp = !!(ip_hdr(skb)->protocol == IPPROTO_UDP);

		/* length of headers */
		if (is_udp)
			/* only queue eth + ip headers separately for UDP */
			hdrlen = skb_transport_offset(skb);
		else
			hdrlen = skb_transport_offset(skb) + tcp_hdrlen(skb);
		if (skb_headlen(skb) < hdrlen) {
			netdev_err(bp->dev, "Error - LSO headers fragmented!!!\n");
			/* if this is required, would need to copy to single buffer */
			return NETDEV_TX_BUSY;
		}
	} else
		hdrlen = min(skb_headlen(skb), bp->max_tx_length);
1682

1683 1684
#if defined(DEBUG) && defined(VERBOSE_DEBUG)
	netdev_vdbg(bp->dev,
1685 1686 1687
		    "start_xmit: queue %hu len %u head %p data %p tail %p end %p\n",
		    queue_index, skb->len, skb->head, skb->data,
		    skb_tail_pointer(skb), skb_end_pointer(skb));
1688 1689
	print_hex_dump(KERN_DEBUG, "data: ", DUMP_PREFIX_OFFSET, 16, 1,
		       skb->data, 16, true);
1690 1691
#endif

1692 1693
	/* Count how many TX buffer descriptors are needed to send this
	 * socket buffer: skb fragments of jumbo frames may need to be
1694
	 * split into many buffer descriptors.
1695
	 */
R
Rafal Ozieblo 已提交
1696 1697 1698 1699 1700
	if (is_lso && (skb_headlen(skb) > hdrlen))
		/* extra header descriptor if also payload in first buffer */
		desc_cnt = DIV_ROUND_UP((skb_headlen(skb) - hdrlen), bp->max_tx_length) + 1;
	else
		desc_cnt = DIV_ROUND_UP(skb_headlen(skb), bp->max_tx_length);
1701 1702 1703
	nr_frags = skb_shinfo(skb)->nr_frags;
	for (f = 0; f < nr_frags; f++) {
		frag_size = skb_frag_size(&skb_shinfo(skb)->frags[f]);
R
Rafal Ozieblo 已提交
1704
		desc_cnt += DIV_ROUND_UP(frag_size, bp->max_tx_length);
1705 1706
	}

1707
	spin_lock_irqsave(&bp->lock, flags);
1708 1709

	/* This is a hard error, log it. */
1710
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail,
R
Rafal Ozieblo 已提交
1711
		       bp->tx_ring_size) < desc_cnt) {
1712
		netif_stop_subqueue(dev, queue_index);
1713
		spin_unlock_irqrestore(&bp->lock, flags);
1714
		netdev_dbg(bp->dev, "tx_head = %u, tx_tail = %u\n",
1715
			   queue->tx_head, queue->tx_tail);
1716
		return NETDEV_TX_BUSY;
1717 1718
	}

1719 1720
	if (macb_clear_csum(skb)) {
		dev_kfree_skb_any(skb);
1721
		goto unlock;
1722 1723
	}

1724
	/* Map socket buffer for DMA transfer */
R
Rafal Ozieblo 已提交
1725
	if (!macb_tx_map(bp, queue, skb, hdrlen)) {
1726
		dev_kfree_skb_any(skb);
1727 1728
		goto unlock;
	}
1729

1730
	/* Make newly initialized descriptor visible to hardware */
1731
	wmb();
1732 1733
	skb_tx_timestamp(skb);

1734 1735
	macb_writel(bp, NCR, macb_readl(bp, NCR) | MACB_BIT(TSTART));

1736
	if (CIRC_SPACE(queue->tx_head, queue->tx_tail, bp->tx_ring_size) < 1)
1737
		netif_stop_subqueue(dev, queue_index);
1738

1739
unlock:
1740
	spin_unlock_irqrestore(&bp->lock, flags);
1741

1742
	return NETDEV_TX_OK;
1743 1744
}

N
Nicolas Ferre 已提交
1745
static void macb_init_rx_buffer_size(struct macb *bp, size_t size)
1746 1747 1748 1749
{
	if (!macb_is_gem(bp)) {
		bp->rx_buffer_size = MACB_RX_BUFFER_SIZE;
	} else {
N
Nicolas Ferre 已提交
1750
		bp->rx_buffer_size = size;
1751 1752

		if (bp->rx_buffer_size % RX_BUFFER_MULTIPLE) {
N
Nicolas Ferre 已提交
1753
			netdev_dbg(bp->dev,
1754 1755
				   "RX buffer must be multiple of %d bytes, expanding\n",
				   RX_BUFFER_MULTIPLE);
1756
			bp->rx_buffer_size =
N
Nicolas Ferre 已提交
1757
				roundup(bp->rx_buffer_size, RX_BUFFER_MULTIPLE);
1758 1759
		}
	}
N
Nicolas Ferre 已提交
1760

1761
	netdev_dbg(bp->dev, "mtu [%u] rx_buffer_size [%zu]\n",
N
Nicolas Ferre 已提交
1762
		   bp->dev->mtu, bp->rx_buffer_size);
1763 1764
}

N
Nicolas Ferre 已提交
1765 1766 1767 1768
static void gem_free_rx_buffers(struct macb *bp)
{
	struct sk_buff		*skb;
	struct macb_dma_desc	*desc;
1769
	struct macb_queue *queue;
N
Nicolas Ferre 已提交
1770
	dma_addr_t		addr;
1771
	unsigned int q;
N
Nicolas Ferre 已提交
1772 1773
	int i;

1774 1775 1776
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		if (!queue->rx_skbuff)
			continue;
N
Nicolas Ferre 已提交
1777

1778 1779
		for (i = 0; i < bp->rx_ring_size; i++) {
			skb = queue->rx_skbuff[i];
N
Nicolas Ferre 已提交
1780

1781 1782
			if (!skb)
				continue;
N
Nicolas Ferre 已提交
1783

1784 1785
			desc = macb_rx_desc(queue, i);
			addr = macb_get_addr(bp, desc);
1786

1787 1788 1789 1790 1791
			dma_unmap_single(&bp->pdev->dev, addr, bp->rx_buffer_size,
					DMA_FROM_DEVICE);
			dev_kfree_skb_any(skb);
			skb = NULL;
		}
N
Nicolas Ferre 已提交
1792

1793 1794 1795
		kfree(queue->rx_skbuff);
		queue->rx_skbuff = NULL;
	}
N
Nicolas Ferre 已提交
1796 1797 1798 1799
}

static void macb_free_rx_buffers(struct macb *bp)
{
1800 1801 1802
	struct macb_queue *queue = &bp->queues[0];

	if (queue->rx_buffers) {
N
Nicolas Ferre 已提交
1803
		dma_free_coherent(&bp->pdev->dev,
1804
				  bp->rx_ring_size * bp->rx_buffer_size,
1805 1806
				  queue->rx_buffers, queue->rx_buffers_dma);
		queue->rx_buffers = NULL;
N
Nicolas Ferre 已提交
1807 1808
	}
}
1809

1810 1811
static void macb_free_consistent(struct macb *bp)
{
1812 1813 1814
	struct macb_queue *queue;
	unsigned int q;

1815
	queue = &bp->queues[0];
N
Nicolas Ferre 已提交
1816
	bp->macbgem_ops.mog_free_rx_buffers(bp);
1817
	if (queue->rx_ring) {
1818
		dma_free_coherent(&bp->pdev->dev, RX_RING_BYTES(bp),
1819 1820
				queue->rx_ring, queue->rx_ring_dma);
		queue->rx_ring = NULL;
1821
	}
1822 1823 1824 1825 1826

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		kfree(queue->tx_skb);
		queue->tx_skb = NULL;
		if (queue->tx_ring) {
1827
			dma_free_coherent(&bp->pdev->dev, TX_RING_BYTES(bp),
1828 1829 1830
					  queue->tx_ring, queue->tx_ring_dma);
			queue->tx_ring = NULL;
		}
1831
	}
N
Nicolas Ferre 已提交
1832 1833 1834 1835
}

static int gem_alloc_rx_buffers(struct macb *bp)
{
1836 1837
	struct macb_queue *queue;
	unsigned int q;
N
Nicolas Ferre 已提交
1838 1839
	int size;

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		size = bp->rx_ring_size * sizeof(struct sk_buff *);
		queue->rx_skbuff = kzalloc(size, GFP_KERNEL);
		if (!queue->rx_skbuff)
			return -ENOMEM;
		else
			netdev_dbg(bp->dev,
				   "Allocated %d RX struct sk_buff entries at %p\n",
				   bp->rx_ring_size, queue->rx_skbuff);
	}
N
Nicolas Ferre 已提交
1850 1851 1852 1853 1854
	return 0;
}

static int macb_alloc_rx_buffers(struct macb *bp)
{
1855
	struct macb_queue *queue = &bp->queues[0];
N
Nicolas Ferre 已提交
1856 1857
	int size;

1858
	size = bp->rx_ring_size * bp->rx_buffer_size;
1859 1860 1861
	queue->rx_buffers = dma_alloc_coherent(&bp->pdev->dev, size,
					    &queue->rx_buffers_dma, GFP_KERNEL);
	if (!queue->rx_buffers)
N
Nicolas Ferre 已提交
1862
		return -ENOMEM;
1863 1864 1865

	netdev_dbg(bp->dev,
		   "Allocated RX buffers of %d bytes at %08lx (mapped %p)\n",
1866
		   size, (unsigned long)queue->rx_buffers_dma, queue->rx_buffers);
N
Nicolas Ferre 已提交
1867
	return 0;
1868 1869 1870 1871
}

static int macb_alloc_consistent(struct macb *bp)
{
1872 1873
	struct macb_queue *queue;
	unsigned int q;
1874 1875
	int size;

1876
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1877
		size = TX_RING_BYTES(bp);
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
		queue->tx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						    &queue->tx_ring_dma,
						    GFP_KERNEL);
		if (!queue->tx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated TX ring for queue %u of %d bytes at %08lx (mapped %p)\n",
			   q, size, (unsigned long)queue->tx_ring_dma,
			   queue->tx_ring);

1888
		size = bp->tx_ring_size * sizeof(struct macb_tx_skb);
1889 1890 1891
		queue->tx_skb = kmalloc(size, GFP_KERNEL);
		if (!queue->tx_skb)
			goto out_err;
1892

1893 1894 1895 1896 1897 1898 1899 1900 1901
		size = RX_RING_BYTES(bp);
		queue->rx_ring = dma_alloc_coherent(&bp->pdev->dev, size,
						 &queue->rx_ring_dma, GFP_KERNEL);
		if (!queue->rx_ring)
			goto out_err;
		netdev_dbg(bp->dev,
			   "Allocated RX ring of %d bytes at %08lx (mapped %p)\n",
			   size, (unsigned long)queue->rx_ring_dma, queue->rx_ring);
	}
N
Nicolas Ferre 已提交
1902
	if (bp->macbgem_ops.mog_alloc_rx_buffers(bp))
1903 1904 1905 1906 1907 1908 1909 1910 1911
		goto out_err;

	return 0;

out_err:
	macb_free_consistent(bp);
	return -ENOMEM;
}

N
Nicolas Ferre 已提交
1912 1913
static void gem_init_rings(struct macb *bp)
{
1914
	struct macb_queue *queue;
1915
	struct macb_dma_desc *desc = NULL;
1916
	unsigned int q;
N
Nicolas Ferre 已提交
1917 1918
	int i;

1919
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
1920
		for (i = 0; i < bp->tx_ring_size; i++) {
1921 1922 1923
			desc = macb_tx_desc(queue, i);
			macb_set_addr(bp, desc, 0);
			desc->ctrl = MACB_BIT(TX_USED);
1924
		}
1925
		desc->ctrl |= MACB_BIT(TX_WRAP);
1926 1927
		queue->tx_head = 0;
		queue->tx_tail = 0;
N
Nicolas Ferre 已提交
1928

1929 1930 1931 1932 1933
		queue->rx_tail = 0;
		queue->rx_prepared_head = 0;

		gem_rx_refill(queue);
	}
N
Nicolas Ferre 已提交
1934 1935 1936

}

1937 1938 1939
static void macb_init_rings(struct macb *bp)
{
	int i;
1940
	struct macb_dma_desc *desc = NULL;
1941

1942
	macb_init_rx_ring(&bp->queues[0]);
1943

1944
	for (i = 0; i < bp->tx_ring_size; i++) {
1945 1946 1947
		desc = macb_tx_desc(&bp->queues[0], i);
		macb_set_addr(bp, desc, 0);
		desc->ctrl = MACB_BIT(TX_USED);
1948
	}
1949 1950
	bp->queues[0].tx_head = 0;
	bp->queues[0].tx_tail = 0;
1951
	desc->ctrl |= MACB_BIT(TX_WRAP);
1952 1953 1954 1955
}

static void macb_reset_hw(struct macb *bp)
{
1956 1957 1958
	struct macb_queue *queue;
	unsigned int q;

1959
	/* Disable RX and TX (XXX: Should we halt the transmission
1960 1961 1962 1963 1964 1965 1966 1967
	 * more gracefully?)
	 */
	macb_writel(bp, NCR, 0);

	/* Clear the stats registers (XXX: Update stats first?) */
	macb_writel(bp, NCR, MACB_BIT(CLRSTAT));

	/* Clear all status flags */
J
Joachim Eastwood 已提交
1968 1969
	macb_writel(bp, TSR, -1);
	macb_writel(bp, RSR, -1);
1970 1971

	/* Disable all interrupts */
1972 1973 1974
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, IDR, -1);
		queue_readl(queue, ISR);
1975 1976
		if (bp->caps & MACB_CAPS_ISR_CLEAR_ON_WRITE)
			queue_writel(queue, ISR, -1);
1977
	}
1978 1979
}

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021
static u32 gem_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz = clk_get_rate(bp->pclk);

	if (pclk_hz <= 20000000)
		config = GEM_BF(CLK, GEM_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = GEM_BF(CLK, GEM_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = GEM_BF(CLK, GEM_CLK_DIV32);
	else if (pclk_hz <= 120000000)
		config = GEM_BF(CLK, GEM_CLK_DIV48);
	else if (pclk_hz <= 160000000)
		config = GEM_BF(CLK, GEM_CLK_DIV64);
	else
		config = GEM_BF(CLK, GEM_CLK_DIV96);

	return config;
}

static u32 macb_mdc_clk_div(struct macb *bp)
{
	u32 config;
	unsigned long pclk_hz;

	if (macb_is_gem(bp))
		return gem_mdc_clk_div(bp);

	pclk_hz = clk_get_rate(bp->pclk);
	if (pclk_hz <= 20000000)
		config = MACB_BF(CLK, MACB_CLK_DIV8);
	else if (pclk_hz <= 40000000)
		config = MACB_BF(CLK, MACB_CLK_DIV16);
	else if (pclk_hz <= 80000000)
		config = MACB_BF(CLK, MACB_CLK_DIV32);
	else
		config = MACB_BF(CLK, MACB_CLK_DIV64);

	return config;
}

2022
/* Get the DMA bus width field of the network configuration register that we
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
 * should program.  We find the width from decoding the design configuration
 * register to find the maximum supported data bus width.
 */
static u32 macb_dbw(struct macb *bp)
{
	if (!macb_is_gem(bp))
		return 0;

	switch (GEM_BFEXT(DBWDEF, gem_readl(bp, DCFG1))) {
	case 4:
		return GEM_BF(DBW, GEM_DBW128);
	case 2:
		return GEM_BF(DBW, GEM_DBW64);
	case 1:
	default:
		return GEM_BF(DBW, GEM_DBW32);
	}
}

2042
/* Configure the receive DMA engine
2043
 * - use the correct receive buffer size
2044
 * - set best burst length for DMA operations
2045 2046 2047
 *   (if not supported by FIFO, it will fallback to default)
 * - set both rx/tx packet buffers to full memory size
 * These are configurable parameters for GEM.
2048 2049 2050
 */
static void macb_configure_dma(struct macb *bp)
{
2051 2052 2053
	struct macb_queue *queue;
	u32 buffer_size;
	unsigned int q;
2054 2055
	u32 dmacfg;

2056
	buffer_size = bp->rx_buffer_size / RX_BUFFER_MULTIPLE;
2057 2058
	if (macb_is_gem(bp)) {
		dmacfg = gem_readl(bp, DMACFG) & ~GEM_BF(RXBS, -1L);
2059 2060 2061 2062 2063 2064
		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			if (q)
				queue_writel(queue, RBQS, buffer_size);
			else
				dmacfg |= GEM_BF(RXBS, buffer_size);
		}
2065 2066
		if (bp->dma_burst_length)
			dmacfg = GEM_BFINS(FBLDO, bp->dma_burst_length, dmacfg);
2067
		dmacfg |= GEM_BIT(TXPBMS) | GEM_BF(RXBMS, -1L);
2068
		dmacfg &= ~GEM_BIT(ENDIA_PKT);
2069

2070
		if (bp->native_io)
2071 2072 2073 2074
			dmacfg &= ~GEM_BIT(ENDIA_DESC);
		else
			dmacfg |= GEM_BIT(ENDIA_DESC); /* CPU in big endian */

2075 2076 2077 2078
		if (bp->dev->features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
2079 2080

#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2081
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2082
			dmacfg |= GEM_BIT(ADDR64);
2083 2084 2085 2086
#endif
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (bp->hw_dma_cap & HW_DMA_CAP_PTP)
			dmacfg |= GEM_BIT(RXEXT) | GEM_BIT(TXEXT);
2087
#endif
2088 2089
		netdev_dbg(bp->dev, "Cadence configure DMA with 0x%08x\n",
			   dmacfg);
2090 2091 2092 2093
		gem_writel(bp, DMACFG, dmacfg);
	}
}

2094 2095
static void macb_init_hw(struct macb *bp)
{
2096 2097 2098
	struct macb_queue *queue;
	unsigned int q;

2099 2100 2101
	u32 config;

	macb_reset_hw(bp);
2102
	macb_set_hwaddr(bp);
2103

2104
	config = macb_mdc_clk_div(bp);
2105 2106
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		config |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
2107
	config |= MACB_BF(RBOF, NET_IP_ALIGN);	/* Make eth data aligned */
2108 2109
	config |= MACB_BIT(PAE);		/* PAuse Enable */
	config |= MACB_BIT(DRFCS);		/* Discard Rx FCS */
D
Dan Carpenter 已提交
2110
	if (bp->caps & MACB_CAPS_JUMBO)
2111 2112 2113
		config |= MACB_BIT(JFRAME);	/* Enable jumbo frames */
	else
		config |= MACB_BIT(BIG);	/* Receive oversized frames */
2114 2115
	if (bp->dev->flags & IFF_PROMISC)
		config |= MACB_BIT(CAF);	/* Copy All Frames */
2116 2117
	else if (macb_is_gem(bp) && bp->dev->features & NETIF_F_RXCSUM)
		config |= GEM_BIT(RXCOEN);
2118 2119
	if (!(bp->dev->flags & IFF_BROADCAST))
		config |= MACB_BIT(NBC);	/* No BroadCast */
2120
	config |= macb_dbw(bp);
2121
	macb_writel(bp, NCFGR, config);
D
Dan Carpenter 已提交
2122
	if ((bp->caps & MACB_CAPS_JUMBO) && bp->jumbo_max_len)
2123
		gem_writel(bp, JML, bp->jumbo_max_len);
2124 2125
	bp->speed = SPEED_10;
	bp->duplex = DUPLEX_HALF;
2126
	bp->rx_frm_len_mask = MACB_RX_FRMLEN_MASK;
D
Dan Carpenter 已提交
2127
	if (bp->caps & MACB_CAPS_JUMBO)
2128
		bp->rx_frm_len_mask = MACB_RX_JFRMLEN_MASK;
2129

2130 2131
	macb_configure_dma(bp);

2132
	/* Initialize TX and RX buffers */
2133 2134
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
		queue_writel(queue, RBQP, lower_32_bits(queue->rx_ring_dma));
2135
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2136 2137
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
			queue_writel(queue, RBQPH, upper_32_bits(queue->rx_ring_dma));
2138
#endif
2139
		queue_writel(queue, TBQP, lower_32_bits(queue->tx_ring_dma));
2140
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
2141
		if (bp->hw_dma_cap & HW_DMA_CAP_64B)
2142
			queue_writel(queue, TBQPH, upper_32_bits(queue->tx_ring_dma));
2143
#endif
2144 2145 2146 2147 2148 2149 2150

		/* Enable interrupts */
		queue_writel(queue, IER,
			     MACB_RX_INT_FLAGS |
			     MACB_TX_INT_FLAGS |
			     MACB_BIT(HRESP));
	}
2151 2152

	/* Enable TX and RX */
F
frederic RODO 已提交
2153
	macb_writel(bp, NCR, MACB_BIT(RE) | MACB_BIT(TE) | MACB_BIT(MPE));
2154 2155
}

2156
/* The hash address register is 64 bits long and takes up two
P
Patrice Vilchez 已提交
2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
 * locations in the memory map.  The least significant bits are stored
 * in EMAC_HSL and the most significant bits in EMAC_HSH.
 *
 * The unicast hash enable and the multicast hash enable bits in the
 * network configuration register enable the reception of hash matched
 * frames. The destination address is reduced to a 6 bit index into
 * the 64 bit hash register using the following hash function.  The
 * hash function is an exclusive or of every sixth bit of the
 * destination address.
 *
 * hi[5] = da[5] ^ da[11] ^ da[17] ^ da[23] ^ da[29] ^ da[35] ^ da[41] ^ da[47]
 * hi[4] = da[4] ^ da[10] ^ da[16] ^ da[22] ^ da[28] ^ da[34] ^ da[40] ^ da[46]
 * hi[3] = da[3] ^ da[09] ^ da[15] ^ da[21] ^ da[27] ^ da[33] ^ da[39] ^ da[45]
 * hi[2] = da[2] ^ da[08] ^ da[14] ^ da[20] ^ da[26] ^ da[32] ^ da[38] ^ da[44]
 * hi[1] = da[1] ^ da[07] ^ da[13] ^ da[19] ^ da[25] ^ da[31] ^ da[37] ^ da[43]
 * hi[0] = da[0] ^ da[06] ^ da[12] ^ da[18] ^ da[24] ^ da[30] ^ da[36] ^ da[42]
 *
 * da[0] represents the least significant bit of the first byte
 * received, that is, the multicast/unicast indicator, and da[47]
 * represents the most significant bit of the last byte received.  If
 * the hash index, hi[n], points to a bit that is set in the hash
 * register then the frame will be matched according to whether the
 * frame is multicast or unicast.  A multicast match will be signalled
 * if the multicast hash enable bit is set, da[0] is 1 and the hash
 * index points to a bit set in the hash register.  A unicast match
 * will be signalled if the unicast hash enable bit is set, da[0] is 0
 * and the hash index points to a bit set in the hash register.  To
 * receive all multicast frames, the hash register should be set with
 * all ones and the multicast hash enable bit should be set in the
 * network configuration register.
 */

static inline int hash_bit_value(int bitnr, __u8 *addr)
{
	if (addr[bitnr / 8] & (1 << (bitnr % 8)))
		return 1;
	return 0;
}

2196
/* Return the hash index value for the specified address. */
P
Patrice Vilchez 已提交
2197 2198 2199 2200 2201 2202 2203
static int hash_get_index(__u8 *addr)
{
	int i, j, bitval;
	int hash_index = 0;

	for (j = 0; j < 6; j++) {
		for (i = 0, bitval = 0; i < 8; i++)
2204
			bitval ^= hash_bit_value(i * 6 + j, addr);
P
Patrice Vilchez 已提交
2205 2206 2207 2208 2209 2210 2211

		hash_index |= (bitval << j);
	}

	return hash_index;
}

2212
/* Add multicast addresses to the internal multicast-hash table. */
P
Patrice Vilchez 已提交
2213 2214
static void macb_sethashtable(struct net_device *dev)
{
2215
	struct netdev_hw_addr *ha;
P
Patrice Vilchez 已提交
2216
	unsigned long mc_filter[2];
2217
	unsigned int bitnr;
P
Patrice Vilchez 已提交
2218 2219
	struct macb *bp = netdev_priv(dev);

2220 2221
	mc_filter[0] = 0;
	mc_filter[1] = 0;
P
Patrice Vilchez 已提交
2222

2223 2224
	netdev_for_each_mc_addr(ha, dev) {
		bitnr = hash_get_index(ha->addr);
P
Patrice Vilchez 已提交
2225 2226 2227
		mc_filter[bitnr >> 5] |= 1 << (bitnr & 31);
	}

J
Jamie Iles 已提交
2228 2229
	macb_or_gem_writel(bp, HRB, mc_filter[0]);
	macb_or_gem_writel(bp, HRT, mc_filter[1]);
P
Patrice Vilchez 已提交
2230 2231
}

2232
/* Enable/Disable promiscuous and multicast modes. */
2233
static void macb_set_rx_mode(struct net_device *dev)
P
Patrice Vilchez 已提交
2234 2235 2236 2237 2238 2239
{
	unsigned long cfg;
	struct macb *bp = netdev_priv(dev);

	cfg = macb_readl(bp, NCFGR);

2240
	if (dev->flags & IFF_PROMISC) {
P
Patrice Vilchez 已提交
2241 2242
		/* Enable promiscuous mode */
		cfg |= MACB_BIT(CAF);
2243 2244 2245 2246 2247 2248

		/* Disable RX checksum offload */
		if (macb_is_gem(bp))
			cfg &= ~GEM_BIT(RXCOEN);
	} else {
		/* Disable promiscuous mode */
P
Patrice Vilchez 已提交
2249 2250
		cfg &= ~MACB_BIT(CAF);

2251 2252 2253 2254 2255
		/* Enable RX checksum offload only if requested */
		if (macb_is_gem(bp) && dev->features & NETIF_F_RXCSUM)
			cfg |= GEM_BIT(RXCOEN);
	}

P
Patrice Vilchez 已提交
2256 2257
	if (dev->flags & IFF_ALLMULTI) {
		/* Enable all multicast mode */
J
Jamie Iles 已提交
2258 2259
		macb_or_gem_writel(bp, HRB, -1);
		macb_or_gem_writel(bp, HRT, -1);
P
Patrice Vilchez 已提交
2260
		cfg |= MACB_BIT(NCFGR_MTI);
2261
	} else if (!netdev_mc_empty(dev)) {
P
Patrice Vilchez 已提交
2262 2263 2264 2265 2266
		/* Enable specific multicasts */
		macb_sethashtable(dev);
		cfg |= MACB_BIT(NCFGR_MTI);
	} else if (dev->flags & (~IFF_ALLMULTI)) {
		/* Disable all multicast mode */
J
Jamie Iles 已提交
2267 2268
		macb_or_gem_writel(bp, HRB, 0);
		macb_or_gem_writel(bp, HRT, 0);
P
Patrice Vilchez 已提交
2269 2270 2271 2272 2273 2274
		cfg &= ~MACB_BIT(NCFGR_MTI);
	}

	macb_writel(bp, NCFGR, cfg);
}

2275 2276 2277
static int macb_open(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
N
Nicolas Ferre 已提交
2278
	size_t bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN;
2279 2280
	struct macb_queue *queue;
	unsigned int q;
2281 2282
	int err;

2283
	netdev_dbg(bp->dev, "open\n");
2284

2285 2286 2287
	/* carrier starts down */
	netif_carrier_off(dev);

F
frederic RODO 已提交
2288
	/* if the phy is not yet register, retry later*/
2289
	if (!dev->phydev)
F
frederic RODO 已提交
2290
		return -EAGAIN;
2291 2292

	/* RX buffers initialization */
N
Nicolas Ferre 已提交
2293
	macb_init_rx_buffer_size(bp, bufsz);
F
frederic RODO 已提交
2294

2295 2296
	err = macb_alloc_consistent(bp);
	if (err) {
2297 2298
		netdev_err(dev, "Unable to allocate DMA memory (error %d)\n",
			   err);
2299 2300 2301
		return err;
	}

N
Nicolas Ferre 已提交
2302
	bp->macbgem_ops.mog_init_rings(bp);
2303 2304
	macb_init_hw(bp);

2305 2306 2307
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_enable(&queue->napi);

F
frederic RODO 已提交
2308
	/* schedule a link state check */
2309
	phy_start(dev->phydev);
2310

2311
	netif_tx_start_all_queues(dev);
2312

2313 2314 2315
	if (bp->ptp_info)
		bp->ptp_info->ptp_init(dev);

2316 2317 2318 2319 2320 2321
	return 0;
}

static int macb_close(struct net_device *dev)
{
	struct macb *bp = netdev_priv(dev);
2322
	struct macb_queue *queue;
2323
	unsigned long flags;
2324
	unsigned int q;
2325

2326
	netif_tx_stop_all_queues(dev);
2327 2328 2329

	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		napi_disable(&queue->napi);
2330

2331 2332
	if (dev->phydev)
		phy_stop(dev->phydev);
F
frederic RODO 已提交
2333

2334 2335 2336 2337 2338 2339 2340
	spin_lock_irqsave(&bp->lock, flags);
	macb_reset_hw(bp);
	netif_carrier_off(dev);
	spin_unlock_irqrestore(&bp->lock, flags);

	macb_free_consistent(bp);

2341 2342 2343
	if (bp->ptp_info)
		bp->ptp_info->ptp_remove(dev);

2344 2345 2346
	return 0;
}

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
static int macb_change_mtu(struct net_device *dev, int new_mtu)
{
	if (netif_running(dev))
		return -EBUSY;

	dev->mtu = new_mtu;

	return 0;
}

2357 2358
static void gem_update_stats(struct macb *bp)
{
2359 2360 2361 2362
	struct macb_queue *queue;
	unsigned int i, q, idx;
	unsigned long *stat;

2363 2364
	u32 *p = &bp->hw_stats.gem.tx_octets_31_0;

2365 2366
	for (i = 0; i < GEM_STATS_LEN; ++i, ++p) {
		u32 offset = gem_statistics[i].offset;
2367
		u64 val = bp->macb_reg_readl(bp, offset);
2368 2369 2370 2371 2372 2373

		bp->ethtool_stats[i] += val;
		*p += val;

		if (offset == GEM_OCTTXL || offset == GEM_OCTRXL) {
			/* Add GEM_OCTTXH, GEM_OCTRXH */
2374
			val = bp->macb_reg_readl(bp, offset + 4);
2375
			bp->ethtool_stats[i] += ((u64)val) << 32;
2376 2377 2378
			*(++p) += val;
		}
	}
2379 2380 2381 2382 2383

	idx = GEM_STATS_LEN;
	for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue)
		for (i = 0, stat = &queue->stats.first; i < QUEUE_STATS_LEN; ++i, ++stat)
			bp->ethtool_stats[idx++] = *stat;
2384 2385 2386 2387 2388
}

static struct net_device_stats *gem_get_stats(struct macb *bp)
{
	struct gem_stats *hwstat = &bp->hw_stats.gem;
2389
	struct net_device_stats *nstat = &bp->dev->stats;
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423

	gem_update_stats(bp);

	nstat->rx_errors = (hwstat->rx_frame_check_sequence_errors +
			    hwstat->rx_alignment_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_frames +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersized_frames +
			    hwstat->rx_length_field_frame_errors);
	nstat->tx_errors = (hwstat->tx_late_collisions +
			    hwstat->tx_excessive_collisions +
			    hwstat->tx_underrun +
			    hwstat->tx_carrier_sense_errors);
	nstat->multicast = hwstat->rx_multicast_frames;
	nstat->collisions = (hwstat->tx_single_collision_frames +
			     hwstat->tx_multiple_collision_frames +
			     hwstat->tx_excessive_collisions);
	nstat->rx_length_errors = (hwstat->rx_oversize_frames +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersized_frames +
				   hwstat->rx_length_field_frame_errors);
	nstat->rx_over_errors = hwstat->rx_resource_errors;
	nstat->rx_crc_errors = hwstat->rx_frame_check_sequence_errors;
	nstat->rx_frame_errors = hwstat->rx_alignment_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	nstat->tx_aborted_errors = hwstat->tx_excessive_collisions;
	nstat->tx_carrier_errors = hwstat->tx_carrier_sense_errors;
	nstat->tx_fifo_errors = hwstat->tx_underrun;

	return nstat;
}

2424 2425 2426 2427 2428 2429 2430
static void gem_get_ethtool_stats(struct net_device *dev,
				  struct ethtool_stats *stats, u64 *data)
{
	struct macb *bp;

	bp = netdev_priv(dev);
	gem_update_stats(bp);
2431 2432
	memcpy(data, &bp->ethtool_stats, sizeof(u64)
			* (GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES));
2433 2434 2435 2436
}

static int gem_get_sset_count(struct net_device *dev, int sset)
{
2437 2438
	struct macb *bp = netdev_priv(dev);

2439 2440
	switch (sset) {
	case ETH_SS_STATS:
2441
		return GEM_STATS_LEN + bp->num_queues * QUEUE_STATS_LEN;
2442 2443 2444 2445 2446 2447 2448
	default:
		return -EOPNOTSUPP;
	}
}

static void gem_get_ethtool_strings(struct net_device *dev, u32 sset, u8 *p)
{
2449 2450 2451
	char stat_string[ETH_GSTRING_LEN];
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
2452
	unsigned int i;
2453
	unsigned int q;
2454 2455 2456 2457 2458 2459

	switch (sset) {
	case ETH_SS_STATS:
		for (i = 0; i < GEM_STATS_LEN; i++, p += ETH_GSTRING_LEN)
			memcpy(p, gem_statistics[i].stat_string,
			       ETH_GSTRING_LEN);
2460 2461 2462 2463 2464 2465 2466 2467

		for (q = 0, queue = bp->queues; q < bp->num_queues; ++q, ++queue) {
			for (i = 0; i < QUEUE_STATS_LEN; i++, p += ETH_GSTRING_LEN) {
				snprintf(stat_string, ETH_GSTRING_LEN, "q%d_%s",
						q, queue_statistics[i].stat_string);
				memcpy(p, stat_string, ETH_GSTRING_LEN);
			}
		}
2468 2469 2470 2471
		break;
	}
}

2472
static struct net_device_stats *macb_get_stats(struct net_device *dev)
2473 2474
{
	struct macb *bp = netdev_priv(dev);
2475
	struct net_device_stats *nstat = &bp->dev->stats;
2476 2477 2478 2479
	struct macb_stats *hwstat = &bp->hw_stats.macb;

	if (macb_is_gem(bp))
		return gem_get_stats(bp);
2480

F
frederic RODO 已提交
2481 2482 2483
	/* read stats from hardware */
	macb_update_stats(bp);

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495
	/* Convert HW stats into netdevice stats */
	nstat->rx_errors = (hwstat->rx_fcs_errors +
			    hwstat->rx_align_errors +
			    hwstat->rx_resource_errors +
			    hwstat->rx_overruns +
			    hwstat->rx_oversize_pkts +
			    hwstat->rx_jabbers +
			    hwstat->rx_undersize_pkts +
			    hwstat->rx_length_mismatch);
	nstat->tx_errors = (hwstat->tx_late_cols +
			    hwstat->tx_excessive_cols +
			    hwstat->tx_underruns +
2496 2497
			    hwstat->tx_carrier_errors +
			    hwstat->sqe_test_errors);
2498 2499 2500 2501 2502 2503 2504
	nstat->collisions = (hwstat->tx_single_cols +
			     hwstat->tx_multiple_cols +
			     hwstat->tx_excessive_cols);
	nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
				   hwstat->rx_jabbers +
				   hwstat->rx_undersize_pkts +
				   hwstat->rx_length_mismatch);
A
Alexander Stein 已提交
2505 2506
	nstat->rx_over_errors = hwstat->rx_resource_errors +
				   hwstat->rx_overruns;
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
	nstat->rx_crc_errors = hwstat->rx_fcs_errors;
	nstat->rx_frame_errors = hwstat->rx_align_errors;
	nstat->rx_fifo_errors = hwstat->rx_overruns;
	/* XXX: What does "missed" mean? */
	nstat->tx_aborted_errors = hwstat->tx_excessive_cols;
	nstat->tx_carrier_errors = hwstat->tx_carrier_errors;
	nstat->tx_fifo_errors = hwstat->tx_underruns;
	/* Don't know about heartbeat or window errors... */

	return nstat;
}

2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
static int macb_get_regs_len(struct net_device *netdev)
{
	return MACB_GREGS_NBR * sizeof(u32);
}

static void macb_get_regs(struct net_device *dev, struct ethtool_regs *regs,
			  void *p)
{
	struct macb *bp = netdev_priv(dev);
	unsigned int tail, head;
	u32 *regs_buff = p;

	regs->version = (macb_readl(bp, MID) & ((1 << MACB_REV_SIZE) - 1))
			| MACB_GREGS_VERSION;

2534 2535
	tail = macb_tx_ring_wrap(bp, bp->queues[0].tx_tail);
	head = macb_tx_ring_wrap(bp, bp->queues[0].tx_head);
2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547

	regs_buff[0]  = macb_readl(bp, NCR);
	regs_buff[1]  = macb_or_gem_readl(bp, NCFGR);
	regs_buff[2]  = macb_readl(bp, NSR);
	regs_buff[3]  = macb_readl(bp, TSR);
	regs_buff[4]  = macb_readl(bp, RBQP);
	regs_buff[5]  = macb_readl(bp, TBQP);
	regs_buff[6]  = macb_readl(bp, RSR);
	regs_buff[7]  = macb_readl(bp, IMR);

	regs_buff[8]  = tail;
	regs_buff[9]  = head;
2548 2549
	regs_buff[10] = macb_tx_dma(&bp->queues[0], tail);
	regs_buff[11] = macb_tx_dma(&bp->queues[0], head);
2550

2551 2552
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED))
		regs_buff[12] = macb_or_gem_readl(bp, USRIO);
2553
	if (macb_is_gem(bp))
2554 2555 2556
		regs_buff[13] = gem_readl(bp, DMACFG);
}

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
static void macb_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	wol->supported = 0;
	wol->wolopts = 0;

	if (bp->wol & MACB_WOL_HAS_MAGIC_PACKET) {
		wol->supported = WAKE_MAGIC;

		if (bp->wol & MACB_WOL_ENABLED)
			wol->wolopts |= WAKE_MAGIC;
	}
}

static int macb_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol)
{
	struct macb *bp = netdev_priv(netdev);

	if (!(bp->wol & MACB_WOL_HAS_MAGIC_PACKET) ||
	    (wol->wolopts & ~WAKE_MAGIC))
		return -EOPNOTSUPP;

	if (wol->wolopts & WAKE_MAGIC)
		bp->wol |= MACB_WOL_ENABLED;
	else
		bp->wol &= ~MACB_WOL_ENABLED;

	device_set_wakeup_enable(&bp->pdev->dev, bp->wol & MACB_WOL_ENABLED);

	return 0;
}

2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639
static void macb_get_ringparam(struct net_device *netdev,
			       struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);

	ring->rx_max_pending = MAX_RX_RING_SIZE;
	ring->tx_max_pending = MAX_TX_RING_SIZE;

	ring->rx_pending = bp->rx_ring_size;
	ring->tx_pending = bp->tx_ring_size;
}

static int macb_set_ringparam(struct net_device *netdev,
			      struct ethtool_ringparam *ring)
{
	struct macb *bp = netdev_priv(netdev);
	u32 new_rx_size, new_tx_size;
	unsigned int reset = 0;

	if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending))
		return -EINVAL;

	new_rx_size = clamp_t(u32, ring->rx_pending,
			      MIN_RX_RING_SIZE, MAX_RX_RING_SIZE);
	new_rx_size = roundup_pow_of_two(new_rx_size);

	new_tx_size = clamp_t(u32, ring->tx_pending,
			      MIN_TX_RING_SIZE, MAX_TX_RING_SIZE);
	new_tx_size = roundup_pow_of_two(new_tx_size);

	if ((new_tx_size == bp->tx_ring_size) &&
	    (new_rx_size == bp->rx_ring_size)) {
		/* nothing to do */
		return 0;
	}

	if (netif_running(bp->dev)) {
		reset = 1;
		macb_close(bp->dev);
	}

	bp->rx_ring_size = new_rx_size;
	bp->tx_ring_size = new_tx_size;

	if (reset)
		macb_open(bp->dev);

	return 0;
}

2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703
#ifdef CONFIG_MACB_USE_HWSTAMP
static unsigned int gem_get_tsu_rate(struct macb *bp)
{
	struct clk *tsu_clk;
	unsigned int tsu_rate;

	tsu_clk = devm_clk_get(&bp->pdev->dev, "tsu_clk");
	if (!IS_ERR(tsu_clk))
		tsu_rate = clk_get_rate(tsu_clk);
	/* try pclk instead */
	else if (!IS_ERR(bp->pclk)) {
		tsu_clk = bp->pclk;
		tsu_rate = clk_get_rate(tsu_clk);
	} else
		return -ENOTSUPP;
	return tsu_rate;
}

static s32 gem_get_ptp_max_adj(void)
{
	return 64000000;
}

static int gem_get_ts_info(struct net_device *dev,
			   struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(dev);

	if ((bp->hw_dma_cap & HW_DMA_CAP_PTP) == 0) {
		ethtool_op_get_ts_info(dev, info);
		return 0;
	}

	info->so_timestamping =
		SOF_TIMESTAMPING_TX_SOFTWARE |
		SOF_TIMESTAMPING_RX_SOFTWARE |
		SOF_TIMESTAMPING_SOFTWARE |
		SOF_TIMESTAMPING_TX_HARDWARE |
		SOF_TIMESTAMPING_RX_HARDWARE |
		SOF_TIMESTAMPING_RAW_HARDWARE;
	info->tx_types =
		(1 << HWTSTAMP_TX_ONESTEP_SYNC) |
		(1 << HWTSTAMP_TX_OFF) |
		(1 << HWTSTAMP_TX_ON);
	info->rx_filters =
		(1 << HWTSTAMP_FILTER_NONE) |
		(1 << HWTSTAMP_FILTER_ALL);

	info->phc_index = bp->ptp_clock ? ptp_clock_index(bp->ptp_clock) : -1;

	return 0;
}

static struct macb_ptp_info gem_ptp_info = {
	.ptp_init	 = gem_ptp_init,
	.ptp_remove	 = gem_ptp_remove,
	.get_ptp_max_adj = gem_get_ptp_max_adj,
	.get_tsu_rate	 = gem_get_tsu_rate,
	.get_ts_info	 = gem_get_ts_info,
	.get_hwtst	 = gem_get_hwtst,
	.set_hwtst	 = gem_set_hwtst,
};
#endif

2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
static int macb_get_ts_info(struct net_device *netdev,
			    struct ethtool_ts_info *info)
{
	struct macb *bp = netdev_priv(netdev);

	if (bp->ptp_info)
		return bp->ptp_info->get_ts_info(netdev, info);

	return ethtool_op_get_ts_info(netdev, info);
}

2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842
static void gem_enable_flow_filters(struct macb *bp, bool enable)
{
	struct ethtool_rx_fs_item *item;
	u32 t2_scr;
	int num_t2_scr;

	num_t2_scr = GEM_BFEXT(T2SCR, gem_readl(bp, DCFG8));

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		struct ethtool_rx_flow_spec *fs = &item->fs;
		struct ethtool_tcpip4_spec *tp4sp_m;

		if (fs->location >= num_t2_scr)
			continue;

		t2_scr = gem_readl_n(bp, SCRT2, fs->location);

		/* enable/disable screener regs for the flow entry */
		t2_scr = GEM_BFINS(ETHTEN, enable, t2_scr);

		/* only enable fields with no masking */
		tp4sp_m = &(fs->m_u.tcp_ip4_spec);

		if (enable && (tp4sp_m->ip4src == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPAEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPAEN, 0, t2_scr);

		if (enable && (tp4sp_m->ip4dst == 0xFFFFFFFF))
			t2_scr = GEM_BFINS(CMPBEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPBEN, 0, t2_scr);

		if (enable && ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)))
			t2_scr = GEM_BFINS(CMPCEN, 1, t2_scr);
		else
			t2_scr = GEM_BFINS(CMPCEN, 0, t2_scr);

		gem_writel_n(bp, SCRT2, fs->location, t2_scr);
	}
}

static void gem_prog_cmp_regs(struct macb *bp, struct ethtool_rx_flow_spec *fs)
{
	struct ethtool_tcpip4_spec *tp4sp_v, *tp4sp_m;
	uint16_t index = fs->location;
	u32 w0, w1, t2_scr;
	bool cmp_a = false;
	bool cmp_b = false;
	bool cmp_c = false;

	tp4sp_v = &(fs->h_u.tcp_ip4_spec);
	tp4sp_m = &(fs->m_u.tcp_ip4_spec);

	/* ignore field if any masking set */
	if (tp4sp_m->ip4src == 0xFFFFFFFF) {
		/* 1st compare reg - IP source address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4src;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_SRCIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4SRC_CMP(index)), w1);
		cmp_a = true;
	}

	/* ignore field if any masking set */
	if (tp4sp_m->ip4dst == 0xFFFFFFFF) {
		/* 2nd compare reg - IP destination address */
		w0 = 0;
		w1 = 0;
		w0 = tp4sp_v->ip4dst;
		w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_ETYPE, w1);
		w1 = GEM_BFINS(T2OFST, ETYPE_DSTIP_OFFSET, w1);
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_IP4DST_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_IP4DST_CMP(index)), w1);
		cmp_b = true;
	}

	/* ignore both port fields if masking set in both */
	if ((tp4sp_m->psrc == 0xFFFF) || (tp4sp_m->pdst == 0xFFFF)) {
		/* 3rd compare reg - source port, destination port */
		w0 = 0;
		w1 = 0;
		w1 = GEM_BFINS(T2CMPOFST, GEM_T2COMPOFST_IPHDR, w1);
		if (tp4sp_m->psrc == tp4sp_m->pdst) {
			w0 = GEM_BFINS(T2MASK, tp4sp_v->psrc, w0);
			w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
			w1 = GEM_BFINS(T2DISMSK, 1, w1); /* 32-bit compare */
			w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
		} else {
			/* only one port definition */
			w1 = GEM_BFINS(T2DISMSK, 0, w1); /* 16-bit compare */
			w0 = GEM_BFINS(T2MASK, 0xFFFF, w0);
			if (tp4sp_m->psrc == 0xFFFF) { /* src port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->psrc, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_SRCPORT_OFFSET, w1);
			} else { /* dst port */
				w0 = GEM_BFINS(T2CMP, tp4sp_v->pdst, w0);
				w1 = GEM_BFINS(T2OFST, IPHDR_DSTPORT_OFFSET, w1);
			}
		}
		gem_writel_n(bp, T2CMPW0, T2CMP_OFST(GEM_PORT_CMP(index)), w0);
		gem_writel_n(bp, T2CMPW1, T2CMP_OFST(GEM_PORT_CMP(index)), w1);
		cmp_c = true;
	}

	t2_scr = 0;
	t2_scr = GEM_BFINS(QUEUE, (fs->ring_cookie) & 0xFF, t2_scr);
	t2_scr = GEM_BFINS(ETHT2IDX, SCRT2_ETHT, t2_scr);
	if (cmp_a)
		t2_scr = GEM_BFINS(CMPA, GEM_IP4SRC_CMP(index), t2_scr);
	if (cmp_b)
		t2_scr = GEM_BFINS(CMPB, GEM_IP4DST_CMP(index), t2_scr);
	if (cmp_c)
		t2_scr = GEM_BFINS(CMPC, GEM_PORT_CMP(index), t2_scr);
	gem_writel_n(bp, SCRT2, index, t2_scr);
}

static int gem_add_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_flow_spec *fs = &cmd->fs;
	struct ethtool_rx_fs_item *item, *newfs;
2843
	unsigned long flags;
2844 2845 2846
	int ret = -EINVAL;
	bool added = false;

2847
	newfs = kmalloc(sizeof(*newfs), GFP_KERNEL);
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858
	if (newfs == NULL)
		return -ENOMEM;
	memcpy(&newfs->fs, fs, sizeof(newfs->fs));

	netdev_dbg(netdev,
			"Adding flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
			fs->flow_type, (int)fs->ring_cookie, fs->location,
			htonl(fs->h_u.tcp_ip4_spec.ip4src),
			htonl(fs->h_u.tcp_ip4_spec.ip4dst),
			htons(fs->h_u.tcp_ip4_spec.psrc), htons(fs->h_u.tcp_ip4_spec.pdst));

2859 2860
	spin_lock_irqsave(&bp->rx_fs_lock, flags);

2861
	/* find correct place to add in list */
2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location > newfs->fs.location) {
			list_add_tail(&newfs->list, &item->list);
			added = true;
			break;
		} else if (item->fs.location == fs->location) {
			netdev_err(netdev, "Rule not added: location %d not free!\n",
					fs->location);
			ret = -EBUSY;
			goto err;
2872 2873
		}
	}
2874 2875
	if (!added)
		list_add_tail(&newfs->list, &bp->rx_fs_list.list);
2876 2877 2878 2879 2880 2881 2882

	gem_prog_cmp_regs(bp, fs);
	bp->rx_fs_list.count++;
	/* enable filtering if NTUPLE on */
	if (netdev->features & NETIF_F_NTUPLE)
		gem_enable_flow_filters(bp, 1);

2883
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2884 2885 2886
	return 0;

err:
2887
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2888 2889 2890 2891 2892 2893 2894 2895 2896 2897
	kfree(newfs);
	return ret;
}

static int gem_del_flow_filter(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	struct ethtool_rx_flow_spec *fs;
2898 2899 2900
	unsigned long flags;

	spin_lock_irqsave(&bp->rx_fs_lock, flags);
2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			/* disable screener regs for the flow entry */
			fs = &(item->fs);
			netdev_dbg(netdev,
					"Deleting flow filter entry,type=%u,queue=%u,loc=%u,src=%08X,dst=%08X,ps=%u,pd=%u\n",
					fs->flow_type, (int)fs->ring_cookie, fs->location,
					htonl(fs->h_u.tcp_ip4_spec.ip4src),
					htonl(fs->h_u.tcp_ip4_spec.ip4dst),
					htons(fs->h_u.tcp_ip4_spec.psrc),
					htons(fs->h_u.tcp_ip4_spec.pdst));

			gem_writel_n(bp, SCRT2, fs->location, 0);

			list_del(&item->list);
			bp->rx_fs_list.count--;
2918 2919
			spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
			kfree(item);
2920 2921 2922 2923
			return 0;
		}
	}

2924
	spin_unlock_irqrestore(&bp->rx_fs_lock, flags);
2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015
	return -EINVAL;
}

static int gem_get_flow_entry(struct net_device *netdev,
		struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (item->fs.location == cmd->fs.location) {
			memcpy(&cmd->fs, &item->fs, sizeof(cmd->fs));
			return 0;
		}
	}
	return -EINVAL;
}

static int gem_get_all_flow_entries(struct net_device *netdev,
		struct ethtool_rxnfc *cmd, u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	struct ethtool_rx_fs_item *item;
	uint32_t cnt = 0;

	list_for_each_entry(item, &bp->rx_fs_list.list, list) {
		if (cnt == cmd->rule_cnt)
			return -EMSGSIZE;
		rule_locs[cnt] = item->fs.location;
		cnt++;
	}
	cmd->data = bp->max_tuples;
	cmd->rule_cnt = cnt;

	return 0;
}

static int gem_get_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd,
		u32 *rule_locs)
{
	struct macb *bp = netdev_priv(netdev);
	int ret = 0;

	switch (cmd->cmd) {
	case ETHTOOL_GRXRINGS:
		cmd->data = bp->num_queues;
		break;
	case ETHTOOL_GRXCLSRLCNT:
		cmd->rule_cnt = bp->rx_fs_list.count;
		break;
	case ETHTOOL_GRXCLSRULE:
		ret = gem_get_flow_entry(netdev, cmd);
		break;
	case ETHTOOL_GRXCLSRLALL:
		ret = gem_get_all_flow_entries(netdev, cmd, rule_locs);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

static int gem_set_rxnfc(struct net_device *netdev, struct ethtool_rxnfc *cmd)
{
	struct macb *bp = netdev_priv(netdev);
	int ret;

	switch (cmd->cmd) {
	case ETHTOOL_SRXCLSRLINS:
		if ((cmd->fs.location >= bp->max_tuples)
				|| (cmd->fs.ring_cookie >= bp->num_queues)) {
			ret = -EINVAL;
			break;
		}
		ret = gem_add_flow_filter(netdev, cmd);
		break;
	case ETHTOOL_SRXCLSRLDEL:
		ret = gem_del_flow_filter(netdev, cmd);
		break;
	default:
		netdev_err(netdev,
			  "Command parameter %d is not supported\n", cmd->cmd);
		ret = -EOPNOTSUPP;
	}

	return ret;
}

3016
static const struct ethtool_ops macb_ethtool_ops = {
3017 3018
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
3019
	.get_link		= ethtool_op_get_link,
3020
	.get_ts_info		= ethtool_op_get_ts_info,
3021 3022
	.get_wol		= macb_get_wol,
	.set_wol		= macb_set_wol,
3023 3024
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3025 3026
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3027 3028
};

L
Lad, Prabhakar 已提交
3029
static const struct ethtool_ops gem_ethtool_ops = {
3030 3031 3032
	.get_regs_len		= macb_get_regs_len,
	.get_regs		= macb_get_regs,
	.get_link		= ethtool_op_get_link,
3033
	.get_ts_info		= macb_get_ts_info,
3034 3035 3036
	.get_ethtool_stats	= gem_get_ethtool_stats,
	.get_strings		= gem_get_ethtool_strings,
	.get_sset_count		= gem_get_sset_count,
3037 3038
	.get_link_ksettings     = phy_ethtool_get_link_ksettings,
	.set_link_ksettings     = phy_ethtool_set_link_ksettings,
3039 3040
	.get_ringparam		= macb_get_ringparam,
	.set_ringparam		= macb_set_ringparam,
3041 3042
	.get_rxnfc			= gem_get_rxnfc,
	.set_rxnfc			= gem_set_rxnfc,
3043 3044
};

3045
static int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
3046
{
3047
	struct phy_device *phydev = dev->phydev;
3048
	struct macb *bp = netdev_priv(dev);
3049 3050 3051 3052

	if (!netif_running(dev))
		return -EINVAL;

F
frederic RODO 已提交
3053 3054
	if (!phydev)
		return -ENODEV;
3055

3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066
	if (!bp->ptp_info)
		return phy_mii_ioctl(phydev, rq, cmd);

	switch (cmd) {
	case SIOCSHWTSTAMP:
		return bp->ptp_info->set_hwtst(dev, rq, cmd);
	case SIOCGHWTSTAMP:
		return bp->ptp_info->get_hwtst(dev, rq);
	default:
		return phy_mii_ioctl(phydev, rq, cmd);
	}
3067 3068
}

3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086
static int macb_set_features(struct net_device *netdev,
			     netdev_features_t features)
{
	struct macb *bp = netdev_priv(netdev);
	netdev_features_t changed = features ^ netdev->features;

	/* TX checksum offload */
	if ((changed & NETIF_F_HW_CSUM) && macb_is_gem(bp)) {
		u32 dmacfg;

		dmacfg = gem_readl(bp, DMACFG);
		if (features & NETIF_F_HW_CSUM)
			dmacfg |= GEM_BIT(TXCOEN);
		else
			dmacfg &= ~GEM_BIT(TXCOEN);
		gem_writel(bp, DMACFG, dmacfg);
	}

3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099
	/* RX checksum offload */
	if ((changed & NETIF_F_RXCSUM) && macb_is_gem(bp)) {
		u32 netcfg;

		netcfg = gem_readl(bp, NCFGR);
		if (features & NETIF_F_RXCSUM &&
		    !(netdev->flags & IFF_PROMISC))
			netcfg |= GEM_BIT(RXCOEN);
		else
			netcfg &= ~GEM_BIT(RXCOEN);
		gem_writel(bp, NCFGR, netcfg);
	}

3100 3101 3102 3103 3104 3105
	/* RX Flow Filters */
	if ((changed & NETIF_F_NTUPLE) && macb_is_gem(bp)) {
		bool turn_on = features & NETIF_F_NTUPLE;

		gem_enable_flow_filters(bp, turn_on);
	}
3106 3107 3108
	return 0;
}

3109 3110 3111 3112
static const struct net_device_ops macb_netdev_ops = {
	.ndo_open		= macb_open,
	.ndo_stop		= macb_close,
	.ndo_start_xmit		= macb_start_xmit,
3113
	.ndo_set_rx_mode	= macb_set_rx_mode,
3114 3115 3116
	.ndo_get_stats		= macb_get_stats,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
3117
	.ndo_change_mtu		= macb_change_mtu,
3118
	.ndo_set_mac_address	= eth_mac_addr,
3119 3120 3121
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= macb_poll_controller,
#endif
3122
	.ndo_set_features	= macb_set_features,
R
Rafal Ozieblo 已提交
3123
	.ndo_features_check	= macb_features_check,
3124 3125
};

3126
/* Configure peripheral capabilities according to device tree
3127 3128
 * and integration options used
 */
3129 3130
static void macb_configure_caps(struct macb *bp,
				const struct macb_config *dt_conf)
3131 3132 3133
{
	u32 dcfg;

3134 3135 3136
	if (dt_conf)
		bp->caps = dt_conf->caps;

3137
	if (hw_is_gem(bp->regs, bp->native_io)) {
3138 3139 3140 3141 3142 3143 3144 3145
		bp->caps |= MACB_CAPS_MACB_IS_GEM;

		dcfg = gem_readl(bp, DCFG1);
		if (GEM_BFEXT(IRQCOR, dcfg) == 0)
			bp->caps |= MACB_CAPS_ISR_CLEAR_ON_WRITE;
		dcfg = gem_readl(bp, DCFG2);
		if ((dcfg & (GEM_BIT(RX_PKT_BUFF) | GEM_BIT(TX_PKT_BUFF))) == 0)
			bp->caps |= MACB_CAPS_FIFO_MODE;
3146 3147
#ifdef CONFIG_MACB_USE_HWSTAMP
		if (gem_has_ptp(bp)) {
3148 3149
			if (!GEM_BFEXT(TSU, gem_readl(bp, DCFG5)))
				pr_err("GEM doesn't support hardware ptp.\n");
3150
			else {
3151
				bp->hw_dma_cap |= HW_DMA_CAP_PTP;
3152 3153
				bp->ptp_info = &gem_ptp_info;
			}
3154
		}
3155
#endif
3156 3157
	}

3158
	dev_dbg(&bp->pdev->dev, "Cadence caps 0x%08x\n", bp->caps);
3159 3160
}

3161
static void macb_probe_queues(void __iomem *mem,
3162
			      bool native_io,
3163 3164 3165 3166 3167 3168 3169 3170
			      unsigned int *queue_mask,
			      unsigned int *num_queues)
{
	unsigned int hw_q;

	*queue_mask = 0x1;
	*num_queues = 1;

3171 3172 3173 3174 3175 3176
	/* is it macb or gem ?
	 *
	 * We need to read directly from the hardware here because
	 * we are early in the probe process and don't have the
	 * MACB_CAPS_MACB_IS_GEM flag positioned
	 */
3177
	if (!hw_is_gem(mem, native_io))
3178 3179 3180
		return;

	/* bit 0 is never set but queue 0 always exists */
3181 3182
	*queue_mask = readl_relaxed(mem + GEM_DCFG6) & 0xff;

3183 3184 3185 3186 3187 3188 3189
	*queue_mask |= 0x1;

	for (hw_q = 1; hw_q < MACB_MAX_QUEUES; ++hw_q)
		if (*queue_mask & (1 << hw_q))
			(*num_queues)++;
}

3190
static int macb_clk_init(struct platform_device *pdev, struct clk **pclk,
3191 3192
			 struct clk **hclk, struct clk **tx_clk,
			 struct clk **rx_clk)
3193
{
3194
	struct macb_platform_data *pdata;
3195
	int err;
3196

3197 3198 3199 3200 3201 3202 3203 3204 3205
	pdata = dev_get_platdata(&pdev->dev);
	if (pdata) {
		*pclk = pdata->pclk;
		*hclk = pdata->hclk;
	} else {
		*pclk = devm_clk_get(&pdev->dev, "pclk");
		*hclk = devm_clk_get(&pdev->dev, "hclk");
	}

3206 3207
	if (IS_ERR(*pclk)) {
		err = PTR_ERR(*pclk);
3208
		dev_err(&pdev->dev, "failed to get macb_clk (%u)\n", err);
3209
		return err;
A
Andrew Victor 已提交
3210
	}
J
Jamie Iles 已提交
3211

3212 3213
	if (IS_ERR(*hclk)) {
		err = PTR_ERR(*hclk);
3214
		dev_err(&pdev->dev, "failed to get hclk (%u)\n", err);
3215
		return err;
3216 3217
	}

3218 3219 3220
	*tx_clk = devm_clk_get(&pdev->dev, "tx_clk");
	if (IS_ERR(*tx_clk))
		*tx_clk = NULL;
3221

3222 3223 3224 3225
	*rx_clk = devm_clk_get(&pdev->dev, "rx_clk");
	if (IS_ERR(*rx_clk))
		*rx_clk = NULL;

3226
	err = clk_prepare_enable(*pclk);
3227 3228
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
3229
		return err;
3230 3231
	}

3232
	err = clk_prepare_enable(*hclk);
3233 3234
	if (err) {
		dev_err(&pdev->dev, "failed to enable hclk (%u)\n", err);
3235
		goto err_disable_pclk;
3236 3237
	}

3238
	err = clk_prepare_enable(*tx_clk);
3239 3240
	if (err) {
		dev_err(&pdev->dev, "failed to enable tx_clk (%u)\n", err);
3241
		goto err_disable_hclk;
3242 3243
	}

3244 3245 3246 3247 3248 3249
	err = clk_prepare_enable(*rx_clk);
	if (err) {
		dev_err(&pdev->dev, "failed to enable rx_clk (%u)\n", err);
		goto err_disable_txclk;
	}

3250 3251
	return 0;

3252 3253 3254
err_disable_txclk:
	clk_disable_unprepare(*tx_clk);

3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270
err_disable_hclk:
	clk_disable_unprepare(*hclk);

err_disable_pclk:
	clk_disable_unprepare(*pclk);

	return err;
}

static int macb_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	unsigned int hw_q, q;
	struct macb *bp = netdev_priv(dev);
	struct macb_queue *queue;
	int err;
3271
	u32 val, reg;
3272

3273 3274 3275
	bp->tx_ring_size = DEFAULT_TX_RING_SIZE;
	bp->rx_ring_size = DEFAULT_RX_RING_SIZE;

3276 3277 3278 3279
	/* set the queue register mapping once for all: queue0 has a special
	 * register mapping but we don't want to test the queue index then
	 * compute the corresponding register offset at run time.
	 */
3280
	for (hw_q = 0, q = 0; hw_q < MACB_MAX_QUEUES; ++hw_q) {
3281
		if (!(bp->queue_mask & (1 << hw_q)))
3282 3283
			continue;

3284
		queue = &bp->queues[q];
3285
		queue->bp = bp;
3286
		netif_napi_add(dev, &queue->napi, macb_poll, 64);
3287 3288 3289 3290 3291 3292
		if (hw_q) {
			queue->ISR  = GEM_ISR(hw_q - 1);
			queue->IER  = GEM_IER(hw_q - 1);
			queue->IDR  = GEM_IDR(hw_q - 1);
			queue->IMR  = GEM_IMR(hw_q - 1);
			queue->TBQP = GEM_TBQP(hw_q - 1);
3293 3294
			queue->RBQP = GEM_RBQP(hw_q - 1);
			queue->RBQS = GEM_RBQS(hw_q - 1);
3295
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3296
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3297
				queue->TBQPH = GEM_TBQPH(hw_q - 1);
3298 3299
				queue->RBQPH = GEM_RBQPH(hw_q - 1);
			}
3300
#endif
3301 3302 3303 3304 3305 3306 3307
		} else {
			/* queue0 uses legacy registers */
			queue->ISR  = MACB_ISR;
			queue->IER  = MACB_IER;
			queue->IDR  = MACB_IDR;
			queue->IMR  = MACB_IMR;
			queue->TBQP = MACB_TBQP;
3308
			queue->RBQP = MACB_RBQP;
3309
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
3310
			if (bp->hw_dma_cap & HW_DMA_CAP_64B) {
3311
				queue->TBQPH = MACB_TBQPH;
3312 3313
				queue->RBQPH = MACB_RBQPH;
			}
3314
#endif
3315 3316 3317 3318 3319 3320 3321
		}

		/* get irq: here we use the linux queue index, not the hardware
		 * queue index. the queue irq definitions in the device tree
		 * must remove the optional gaps that could exist in the
		 * hardware queue mask.
		 */
3322
		queue->irq = platform_get_irq(pdev, q);
3323
		err = devm_request_irq(&pdev->dev, queue->irq, macb_interrupt,
3324
				       IRQF_SHARED, dev->name, queue);
3325 3326 3327 3328
		if (err) {
			dev_err(&pdev->dev,
				"Unable to request IRQ %d (error %d)\n",
				queue->irq, err);
3329
			return err;
3330 3331 3332
		}

		INIT_WORK(&queue->tx_error_task, macb_tx_error_task);
3333
		q++;
3334 3335
	}

3336
	dev->netdev_ops = &macb_netdev_ops;
3337

N
Nicolas Ferre 已提交
3338 3339
	/* setup appropriated routines according to adapter type */
	if (macb_is_gem(bp)) {
3340
		bp->max_tx_length = GEM_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3341 3342 3343 3344
		bp->macbgem_ops.mog_alloc_rx_buffers = gem_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = gem_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = gem_init_rings;
		bp->macbgem_ops.mog_rx = gem_rx;
3345
		dev->ethtool_ops = &gem_ethtool_ops;
N
Nicolas Ferre 已提交
3346
	} else {
3347
		bp->max_tx_length = MACB_MAX_TX_LEN;
N
Nicolas Ferre 已提交
3348 3349 3350 3351
		bp->macbgem_ops.mog_alloc_rx_buffers = macb_alloc_rx_buffers;
		bp->macbgem_ops.mog_free_rx_buffers = macb_free_rx_buffers;
		bp->macbgem_ops.mog_init_rings = macb_init_rings;
		bp->macbgem_ops.mog_rx = macb_rx;
3352
		dev->ethtool_ops = &macb_ethtool_ops;
N
Nicolas Ferre 已提交
3353 3354
	}

3355 3356
	/* Set features */
	dev->hw_features = NETIF_F_SG;
R
Rafal Ozieblo 已提交
3357 3358 3359 3360 3361

	/* Check LSO capability */
	if (GEM_BFEXT(PBUF_LSO, gem_readl(bp, DCFG6)))
		dev->hw_features |= MACB_NETIF_LSO;

3362 3363
	/* Checksum offload is only available on gem with packet buffer */
	if (macb_is_gem(bp) && !(bp->caps & MACB_CAPS_FIFO_MODE))
3364
		dev->hw_features |= NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
3365 3366 3367 3368
	if (bp->caps & MACB_CAPS_SG_DISABLED)
		dev->hw_features &= ~NETIF_F_SG;
	dev->features = dev->hw_features;

3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
	/* Check RX Flow Filters support.
	 * Max Rx flows set by availability of screeners & compare regs:
	 * each 4-tuple define requires 1 T2 screener reg + 3 compare regs
	 */
	reg = gem_readl(bp, DCFG8);
	bp->max_tuples = min((GEM_BFEXT(SCR2CMP, reg) / 3),
			GEM_BFEXT(T2SCR, reg));
	if (bp->max_tuples > 0) {
		/* also needs one ethtype match to check IPv4 */
		if (GEM_BFEXT(SCR2ETH, reg) > 0) {
			/* program this reg now */
			reg = 0;
			reg = GEM_BFINS(ETHTCMP, (uint16_t)ETH_P_IP, reg);
			gem_writel_n(bp, ETHT, SCRT2_ETHT, reg);
			/* Filtering is supported in hw but don't enable it in kernel now */
			dev->hw_features |= NETIF_F_NTUPLE;
			/* init Rx flow definitions */
			INIT_LIST_HEAD(&bp->rx_fs_list.list);
			bp->rx_fs_list.count = 0;
			spin_lock_init(&bp->rx_fs_lock);
		} else
			bp->max_tuples = 0;
	}

3393 3394 3395 3396 3397
	if (!(bp->caps & MACB_CAPS_USRIO_DISABLED)) {
		val = 0;
		if (bp->phy_interface == PHY_INTERFACE_MODE_RGMII)
			val = GEM_BIT(RGMII);
		else if (bp->phy_interface == PHY_INTERFACE_MODE_RMII &&
3398
			 (bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3399
			val = MACB_BIT(RMII);
3400
		else if (!(bp->caps & MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII))
3401
			val = MACB_BIT(MII);
3402

3403 3404
		if (bp->caps & MACB_CAPS_USRIO_HAS_CLKEN)
			val |= MACB_BIT(CLKEN);
3405

3406 3407
		macb_or_gem_writel(bp, USRIO, val);
	}
3408

3409
	/* Set MII management clock divider */
3410 3411
	val = macb_mdc_clk_div(bp);
	val |= macb_dbw(bp);
3412 3413
	if (bp->phy_interface == PHY_INTERFACE_MODE_SGMII)
		val |= GEM_BIT(SGMIIEN) | GEM_BIT(PCSSEL);
3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428
	macb_writel(bp, NCFGR, val);

	return 0;
}

#if defined(CONFIG_OF)
/* 1518 rounded up */
#define AT91ETHER_MAX_RBUFF_SZ	0x600
/* max number of receive buffers */
#define AT91ETHER_MAX_RX_DESCR	9

/* Initialize and start the Receiver and Transmit subsystems */
static int at91ether_start(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3429
	struct macb_queue *q = &lp->queues[0];
3430
	struct macb_dma_desc *desc;
3431 3432 3433 3434
	dma_addr_t addr;
	u32 ctl;
	int i;

3435
	q->rx_ring = dma_alloc_coherent(&lp->pdev->dev,
3436
					 (AT91ETHER_MAX_RX_DESCR *
3437
					  macb_dma_desc_get_size(lp)),
3438 3439
					 &q->rx_ring_dma, GFP_KERNEL);
	if (!q->rx_ring)
3440 3441
		return -ENOMEM;

3442
	q->rx_buffers = dma_alloc_coherent(&lp->pdev->dev,
3443 3444
					    AT91ETHER_MAX_RX_DESCR *
					    AT91ETHER_MAX_RBUFF_SZ,
3445 3446
					    &q->rx_buffers_dma, GFP_KERNEL);
	if (!q->rx_buffers) {
3447 3448
		dma_free_coherent(&lp->pdev->dev,
				  AT91ETHER_MAX_RX_DESCR *
3449
				  macb_dma_desc_get_size(lp),
3450 3451
				  q->rx_ring, q->rx_ring_dma);
		q->rx_ring = NULL;
3452 3453 3454
		return -ENOMEM;
	}

3455
	addr = q->rx_buffers_dma;
3456
	for (i = 0; i < AT91ETHER_MAX_RX_DESCR; i++) {
3457
		desc = macb_rx_desc(q, i);
3458 3459
		macb_set_addr(lp, desc, addr);
		desc->ctrl = 0;
3460 3461 3462 3463
		addr += AT91ETHER_MAX_RBUFF_SZ;
	}

	/* Set the Wrap bit on the last descriptor */
3464
	desc->addr |= MACB_BIT(RX_WRAP);
3465 3466

	/* Reset buffer index */
3467
	q->rx_tail = 0;
3468 3469

	/* Program address of descriptor list in Rx Buffer Queue register */
3470
	macb_writel(lp, RBQP, q->rx_ring_dma);
3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	/* Enable Receive and Transmit */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(RE) | MACB_BIT(TE));

	return 0;
}

/* Open the ethernet interface */
static int at91ether_open(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
	u32 ctl;
	int ret;

	/* Clear internal statistics */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl | MACB_BIT(CLRSTAT));

	macb_set_hwaddr(lp);

	ret = at91ether_start(dev);
	if (ret)
		return ret;

	/* Enable MAC interrupts */
	macb_writel(lp, IER, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR)	|
			     MACB_BIT(HRESP));

	/* schedule a link state check */
3506
	phy_start(dev->phydev);
3507 3508 3509 3510 3511 3512 3513 3514 3515 3516

	netif_start_queue(dev);

	return 0;
}

/* Close the interface */
static int at91ether_close(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3517
	struct macb_queue *q = &lp->queues[0];
3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536
	u32 ctl;

	/* Disable Receiver and Transmitter */
	ctl = macb_readl(lp, NCR);
	macb_writel(lp, NCR, ctl & ~(MACB_BIT(TE) | MACB_BIT(RE)));

	/* Disable MAC interrupts */
	macb_writel(lp, IDR, MACB_BIT(RCOMP)	|
			     MACB_BIT(RXUBR)	|
			     MACB_BIT(ISR_TUND)	|
			     MACB_BIT(ISR_RLE)	|
			     MACB_BIT(TCOMP)	|
			     MACB_BIT(ISR_ROVR) |
			     MACB_BIT(HRESP));

	netif_stop_queue(dev);

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR *
3537
			  macb_dma_desc_get_size(lp),
3538 3539
			  q->rx_ring, q->rx_ring_dma);
	q->rx_ring = NULL;
3540 3541 3542

	dma_free_coherent(&lp->pdev->dev,
			  AT91ETHER_MAX_RX_DESCR * AT91ETHER_MAX_RBUFF_SZ,
3543 3544
			  q->rx_buffers, q->rx_buffers_dma);
	q->rx_buffers = NULL;
3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561

	return 0;
}

/* Transmit packet */
static int at91ether_start_xmit(struct sk_buff *skb, struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);

	if (macb_readl(lp, TSR) & MACB_BIT(RM9200_BNQ)) {
		netif_stop_queue(dev);

		/* Store packet information (to free when Tx completed) */
		lp->skb = skb;
		lp->skb_length = skb->len;
		lp->skb_physaddr = dma_map_single(NULL, skb->data, skb->len,
							DMA_TO_DEVICE);
3562 3563 3564 3565 3566 3567
		if (dma_mapping_error(NULL, lp->skb_physaddr)) {
			dev_kfree_skb_any(skb);
			dev->stats.tx_dropped++;
			netdev_err(dev, "%s: DMA mapping error\n", __func__);
			return NETDEV_TX_OK;
		}
3568 3569 3570 3571 3572

		/* Set address of the data in the Transmit Address register */
		macb_writel(lp, TAR, lp->skb_physaddr);
		/* Set length of the packet in the Transmit Control register */
		macb_writel(lp, TCR, skb->len);
3573

3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
	} else {
		netdev_err(dev, "%s called, but device is busy!\n", __func__);
		return NETDEV_TX_BUSY;
	}

	return NETDEV_TX_OK;
}

/* Extract received frame from buffer descriptors and sent to upper layers.
 * (Called from interrupt context)
 */
static void at91ether_rx(struct net_device *dev)
{
	struct macb *lp = netdev_priv(dev);
3588
	struct macb_queue *q = &lp->queues[0];
3589
	struct macb_dma_desc *desc;
3590 3591 3592 3593
	unsigned char *p_recv;
	struct sk_buff *skb;
	unsigned int pktlen;

3594
	desc = macb_rx_desc(q, q->rx_tail);
3595
	while (desc->addr & MACB_BIT(RX_USED)) {
3596
		p_recv = q->rx_buffers + q->rx_tail * AT91ETHER_MAX_RBUFF_SZ;
3597
		pktlen = MACB_BF(RX_FRMLEN, desc->ctrl);
3598 3599 3600
		skb = netdev_alloc_skb(dev, pktlen + 2);
		if (skb) {
			skb_reserve(skb, 2);
3601
			skb_put_data(skb, p_recv, pktlen);
3602 3603

			skb->protocol = eth_type_trans(skb, dev);
3604 3605
			dev->stats.rx_packets++;
			dev->stats.rx_bytes += pktlen;
3606 3607
			netif_rx(skb);
		} else {
3608
			dev->stats.rx_dropped++;
3609 3610
		}

3611
		if (desc->ctrl & MACB_BIT(RX_MHASH_MATCH))
3612
			dev->stats.multicast++;
3613 3614

		/* reset ownership bit */
3615
		desc->addr &= ~MACB_BIT(RX_USED);
3616 3617

		/* wrap after last buffer */
3618 3619
		if (q->rx_tail == AT91ETHER_MAX_RX_DESCR - 1)
			q->rx_tail = 0;
3620
		else
3621
			q->rx_tail++;
3622

3623
		desc = macb_rx_desc(q, q->rx_tail);
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646
	}
}

/* MAC interrupt handler */
static irqreturn_t at91ether_interrupt(int irq, void *dev_id)
{
	struct net_device *dev = dev_id;
	struct macb *lp = netdev_priv(dev);
	u32 intstatus, ctl;

	/* MAC Interrupt Status register indicates what interrupts are pending.
	 * It is automatically cleared once read.
	 */
	intstatus = macb_readl(lp, ISR);

	/* Receive complete */
	if (intstatus & MACB_BIT(RCOMP))
		at91ether_rx(dev);

	/* Transmit complete */
	if (intstatus & MACB_BIT(TCOMP)) {
		/* The TCOM bit is set even if the transmission failed */
		if (intstatus & (MACB_BIT(ISR_TUND) | MACB_BIT(ISR_RLE)))
3647
			dev->stats.tx_errors++;
3648 3649 3650 3651 3652 3653

		if (lp->skb) {
			dev_kfree_skb_irq(lp->skb);
			lp->skb = NULL;
			dma_unmap_single(NULL, lp->skb_physaddr,
					 lp->skb_length, DMA_TO_DEVICE);
3654 3655
			dev->stats.tx_packets++;
			dev->stats.tx_bytes += lp->skb_length;
3656 3657 3658 3659 3660 3661 3662 3663
		}
		netif_wake_queue(dev);
	}

	/* Work-around for EMAC Errata section 41.3.1 */
	if (intstatus & MACB_BIT(RXUBR)) {
		ctl = macb_readl(lp, NCR);
		macb_writel(lp, NCR, ctl & ~MACB_BIT(RE));
3664
		wmb();
3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698
		macb_writel(lp, NCR, ctl | MACB_BIT(RE));
	}

	if (intstatus & MACB_BIT(ISR_ROVR))
		netdev_err(dev, "ROVR error\n");

	return IRQ_HANDLED;
}

#ifdef CONFIG_NET_POLL_CONTROLLER
static void at91ether_poll_controller(struct net_device *dev)
{
	unsigned long flags;

	local_irq_save(flags);
	at91ether_interrupt(dev->irq, dev);
	local_irq_restore(flags);
}
#endif

static const struct net_device_ops at91ether_netdev_ops = {
	.ndo_open		= at91ether_open,
	.ndo_stop		= at91ether_close,
	.ndo_start_xmit		= at91ether_start_xmit,
	.ndo_get_stats		= macb_get_stats,
	.ndo_set_rx_mode	= macb_set_rx_mode,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_do_ioctl		= macb_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= at91ether_poll_controller,
#endif
};

3699
static int at91ether_clk_init(struct platform_device *pdev, struct clk **pclk,
3700 3701
			      struct clk **hclk, struct clk **tx_clk,
			      struct clk **rx_clk)
3702 3703 3704
{
	int err;

3705 3706
	*hclk = NULL;
	*tx_clk = NULL;
3707
	*rx_clk = NULL;
3708 3709 3710 3711

	*pclk = devm_clk_get(&pdev->dev, "ether_clk");
	if (IS_ERR(*pclk))
		return PTR_ERR(*pclk);
3712

3713
	err = clk_prepare_enable(*pclk);
3714 3715 3716 3717 3718
	if (err) {
		dev_err(&pdev->dev, "failed to enable pclk (%u)\n", err);
		return err;
	}

3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
	return 0;
}

static int at91ether_init(struct platform_device *pdev)
{
	struct net_device *dev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(dev);
	int err;
	u32 reg;

3729 3730
	bp->queues[0].bp = bp;

3731 3732 3733 3734 3735 3736
	dev->netdev_ops = &at91ether_netdev_ops;
	dev->ethtool_ops = &macb_ethtool_ops;

	err = devm_request_irq(&pdev->dev, dev->irq, at91ether_interrupt,
			       0, dev->name, dev);
	if (err)
3737
		return err;
3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749

	macb_writel(bp, NCR, 0);

	reg = MACB_BF(CLK, MACB_CLK_DIV32) | MACB_BIT(BIG);
	if (bp->phy_interface == PHY_INTERFACE_MODE_RMII)
		reg |= MACB_BIT(RM9200_RMII);

	macb_writel(bp, NCFGR, reg);

	return 0;
}

3750
static const struct macb_config at91sam9260_config = {
3751
	.caps = MACB_CAPS_USRIO_HAS_CLKEN | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3752
	.clk_init = macb_clk_init,
3753 3754 3755
	.init = macb_init,
};

3756
static const struct macb_config pc302gem_config = {
3757 3758
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE,
	.dma_burst_length = 16,
3759
	.clk_init = macb_clk_init,
3760 3761 3762
	.init = macb_init,
};

3763
static const struct macb_config sama5d2_config = {
3764
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3765 3766 3767 3768 3769
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3770
static const struct macb_config sama5d3_config = {
3771
	.caps = MACB_CAPS_SG_DISABLED | MACB_CAPS_GIGABIT_MODE_AVAILABLE
3772
	      | MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII | MACB_CAPS_JUMBO,
3773
	.dma_burst_length = 16,
3774
	.clk_init = macb_clk_init,
3775
	.init = macb_init,
3776
	.jumbo_max_len = 10240,
3777 3778
};

3779
static const struct macb_config sama5d4_config = {
3780
	.caps = MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII,
3781
	.dma_burst_length = 4,
3782
	.clk_init = macb_clk_init,
3783 3784 3785
	.init = macb_init,
};

3786
static const struct macb_config emac_config = {
3787
	.clk_init = at91ether_clk_init,
3788 3789 3790
	.init = at91ether_init,
};

3791 3792 3793 3794 3795
static const struct macb_config np4_config = {
	.caps = MACB_CAPS_USRIO_DISABLED,
	.clk_init = macb_clk_init,
	.init = macb_init,
};
3796

3797
static const struct macb_config zynqmp_config = {
3798 3799 3800
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
3801 3802 3803
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
3804
	.jumbo_max_len = 10240,
3805 3806
};

3807
static const struct macb_config zynq_config = {
3808
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE | MACB_CAPS_NO_GIGABIT_HALF,
3809 3810 3811 3812 3813
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
};

3814 3815 3816 3817
static const struct of_device_id macb_dt_ids[] = {
	{ .compatible = "cdns,at32ap7000-macb" },
	{ .compatible = "cdns,at91sam9260-macb", .data = &at91sam9260_config },
	{ .compatible = "cdns,macb" },
3818
	{ .compatible = "cdns,np4-macb", .data = &np4_config },
3819 3820
	{ .compatible = "cdns,pc302-gem", .data = &pc302gem_config },
	{ .compatible = "cdns,gem", .data = &pc302gem_config },
3821
	{ .compatible = "atmel,sama5d2-gem", .data = &sama5d2_config },
3822 3823 3824 3825
	{ .compatible = "atmel,sama5d3-gem", .data = &sama5d3_config },
	{ .compatible = "atmel,sama5d4-gem", .data = &sama5d4_config },
	{ .compatible = "cdns,at91rm9200-emac", .data = &emac_config },
	{ .compatible = "cdns,emac", .data = &emac_config },
3826
	{ .compatible = "cdns,zynqmp-gem", .data = &zynqmp_config},
3827
	{ .compatible = "cdns,zynq-gem", .data = &zynq_config },
3828 3829 3830 3831 3832
	{ /* sentinel */ }
};
MODULE_DEVICE_TABLE(of, macb_dt_ids);
#endif /* CONFIG_OF */

3833
static const struct macb_config default_gem_config = {
3834 3835 3836
	.caps = MACB_CAPS_GIGABIT_MODE_AVAILABLE |
			MACB_CAPS_JUMBO |
			MACB_CAPS_GEM_HAS_PTP,
3837 3838 3839 3840 3841 3842
	.dma_burst_length = 16,
	.clk_init = macb_clk_init,
	.init = macb_init,
	.jumbo_max_len = 10240,
};

3843 3844
static int macb_probe(struct platform_device *pdev)
{
3845
	const struct macb_config *macb_config = &default_gem_config;
3846
	int (*clk_init)(struct platform_device *, struct clk **,
3847
			struct clk **, struct clk **,  struct clk **)
3848 3849
					      = macb_config->clk_init;
	int (*init)(struct platform_device *) = macb_config->init;
3850
	struct device_node *np = pdev->dev.of_node;
3851
	struct clk *pclk, *hclk = NULL, *tx_clk = NULL, *rx_clk = NULL;
3852 3853
	unsigned int queue_mask, num_queues;
	struct macb_platform_data *pdata;
3854
	bool native_io;
3855 3856 3857 3858 3859 3860 3861 3862
	struct phy_device *phydev;
	struct net_device *dev;
	struct resource *regs;
	void __iomem *mem;
	const char *mac;
	struct macb *bp;
	int err;

3863 3864 3865 3866 3867
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	mem = devm_ioremap_resource(&pdev->dev, regs);
	if (IS_ERR(mem))
		return PTR_ERR(mem);

3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878
	if (np) {
		const struct of_device_id *match;

		match = of_match_node(macb_dt_ids, np);
		if (match && match->data) {
			macb_config = match->data;
			clk_init = macb_config->clk_init;
			init = macb_config->init;
		}
	}

3879
	err = clk_init(pdev, &pclk, &hclk, &tx_clk, &rx_clk);
3880 3881 3882
	if (err)
		return err;

3883
	native_io = hw_is_native_io(mem);
3884

3885
	macb_probe_queues(mem, native_io, &queue_mask, &num_queues);
3886
	dev = alloc_etherdev_mq(sizeof(*bp), num_queues);
3887 3888 3889 3890
	if (!dev) {
		err = -ENOMEM;
		goto err_disable_clocks;
	}
3891 3892 3893 3894 3895 3896 3897 3898 3899

	dev->base_addr = regs->start;

	SET_NETDEV_DEV(dev, &pdev->dev);

	bp = netdev_priv(dev);
	bp->pdev = pdev;
	bp->dev = dev;
	bp->regs = mem;
3900 3901
	bp->native_io = native_io;
	if (native_io) {
3902 3903
		bp->macb_reg_readl = hw_readl_native;
		bp->macb_reg_writel = hw_writel_native;
3904
	} else {
3905 3906
		bp->macb_reg_readl = hw_readl;
		bp->macb_reg_writel = hw_writel;
3907
	}
3908
	bp->num_queues = num_queues;
3909
	bp->queue_mask = queue_mask;
3910 3911 3912 3913 3914
	if (macb_config)
		bp->dma_burst_length = macb_config->dma_burst_length;
	bp->pclk = pclk;
	bp->hclk = hclk;
	bp->tx_clk = tx_clk;
3915
	bp->rx_clk = rx_clk;
3916
	if (macb_config)
3917 3918
		bp->jumbo_max_len = macb_config->jumbo_max_len;

3919
	bp->wol = 0;
3920
	if (of_get_property(np, "magic-packet", NULL))
3921 3922 3923
		bp->wol |= MACB_WOL_HAS_MAGIC_PACKET;
	device_init_wakeup(&pdev->dev, bp->wol & MACB_WOL_HAS_MAGIC_PACKET);

3924 3925
	spin_lock_init(&bp->lock);

3926
	/* setup capabilities */
3927 3928
	macb_configure_caps(bp, macb_config);

3929 3930 3931 3932 3933 3934
#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
	if (GEM_BFEXT(DAW64, gem_readl(bp, DCFG6))) {
		dma_set_mask(&pdev->dev, DMA_BIT_MASK(44));
		bp->hw_dma_cap |= HW_DMA_CAP_64B;
	}
#endif
3935 3936 3937
	platform_set_drvdata(pdev, dev);

	dev->irq = platform_get_irq(pdev, 0);
3938 3939
	if (dev->irq < 0) {
		err = dev->irq;
3940
		goto err_out_free_netdev;
3941
	}
3942

3943 3944 3945 3946 3947 3948 3949
	/* MTU range: 68 - 1500 or 10240 */
	dev->min_mtu = GEM_MTU_MIN_SIZE;
	if (bp->caps & MACB_CAPS_JUMBO)
		dev->max_mtu = gem_readl(bp, JML) - ETH_HLEN - ETH_FCS_LEN;
	else
		dev->max_mtu = ETH_DATA_LEN;

3950
	mac = of_get_mac_address(np);
3951
	if (mac) {
3952
		ether_addr_copy(bp->dev->dev_addr, mac);
3953 3954 3955 3956 3957 3958 3959 3960
	} else {
		err = of_get_nvmem_mac_address(np, bp->dev->dev_addr);
		if (err) {
			if (err == -EPROBE_DEFER)
				goto err_out_free_netdev;
			macb_get_hwaddr(bp);
		}
	}
3961

3962
	err = of_get_phy_mode(np);
3963
	if (err < 0) {
J
Jingoo Han 已提交
3964
		pdata = dev_get_platdata(&pdev->dev);
3965 3966 3967 3968 3969 3970 3971
		if (pdata && pdata->is_rmii)
			bp->phy_interface = PHY_INTERFACE_MODE_RMII;
		else
			bp->phy_interface = PHY_INTERFACE_MODE_MII;
	} else {
		bp->phy_interface = err;
	}
F
frederic RODO 已提交
3972

3973 3974 3975 3976
	/* IP specific init */
	err = init(pdev);
	if (err)
		goto err_out_free_netdev;
3977

3978 3979 3980 3981
	err = macb_mii_init(bp);
	if (err)
		goto err_out_free_netdev;

3982
	phydev = dev->phydev;
3983 3984 3985

	netif_carrier_off(dev);

3986 3987 3988
	err = register_netdev(dev);
	if (err) {
		dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
3989
		goto err_out_unregister_mdio;
3990 3991
	}

H
Harini Katakam 已提交
3992 3993 3994
	tasklet_init(&bp->hresp_err_tasklet, macb_hresp_error_task,
		     (unsigned long)bp);

3995
	phy_attached_info(phydev);
3996

3997 3998 3999
	netdev_info(dev, "Cadence %s rev 0x%08x at 0x%08lx irq %d (%pM)\n",
		    macb_is_gem(bp) ? "GEM" : "MACB", macb_readl(bp, MID),
		    dev->base_addr, dev->irq, dev->dev_addr);
4000 4001 4002

	return 0;

4003
err_out_unregister_mdio:
4004
	phy_disconnect(dev->phydev);
4005
	mdiobus_unregister(bp->mii_bus);
4006
	of_node_put(bp->phy_node);
4007 4008
	if (np && of_phy_is_fixed_link(np))
		of_phy_deregister_fixed_link(np);
4009 4010
	mdiobus_free(bp->mii_bus);

4011
err_out_free_netdev:
4012
	free_netdev(dev);
4013

4014 4015 4016 4017
err_disable_clocks:
	clk_disable_unprepare(tx_clk);
	clk_disable_unprepare(hclk);
	clk_disable_unprepare(pclk);
4018
	clk_disable_unprepare(rx_clk);
4019

4020 4021 4022
	return err;
}

4023
static int macb_remove(struct platform_device *pdev)
4024 4025 4026
{
	struct net_device *dev;
	struct macb *bp;
4027
	struct device_node *np = pdev->dev.of_node;
4028 4029 4030 4031 4032

	dev = platform_get_drvdata(pdev);

	if (dev) {
		bp = netdev_priv(dev);
4033 4034
		if (dev->phydev)
			phy_disconnect(dev->phydev);
4035
		mdiobus_unregister(bp->mii_bus);
4036 4037
		if (np && of_phy_is_fixed_link(np))
			of_phy_deregister_fixed_link(np);
4038
		dev->phydev = NULL;
4039
		mdiobus_free(bp->mii_bus);
4040

4041
		unregister_netdev(dev);
4042
		clk_disable_unprepare(bp->tx_clk);
4043 4044
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4045
		clk_disable_unprepare(bp->rx_clk);
4046
		of_node_put(bp->phy_node);
4047
		free_netdev(dev);
4048 4049 4050 4051 4052
	}

	return 0;
}

4053
static int __maybe_unused macb_suspend(struct device *dev)
4054
{
S
Soren Brinkmann 已提交
4055
	struct platform_device *pdev = to_platform_device(dev);
4056 4057 4058
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

4059
	netif_carrier_off(netdev);
4060 4061
	netif_device_detach(netdev);

4062 4063 4064 4065 4066 4067 4068 4069
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IER, MACB_BIT(WOL));
		macb_writel(bp, WOL, MACB_BIT(MAG));
		enable_irq_wake(bp->queues[0].irq);
	} else {
		clk_disable_unprepare(bp->tx_clk);
		clk_disable_unprepare(bp->hclk);
		clk_disable_unprepare(bp->pclk);
4070
		clk_disable_unprepare(bp->rx_clk);
4071
	}
4072 4073 4074 4075

	return 0;
}

4076
static int __maybe_unused macb_resume(struct device *dev)
4077
{
S
Soren Brinkmann 已提交
4078
	struct platform_device *pdev = to_platform_device(dev);
4079 4080 4081
	struct net_device *netdev = platform_get_drvdata(pdev);
	struct macb *bp = netdev_priv(netdev);

4082 4083 4084 4085 4086 4087 4088 4089
	if (bp->wol & MACB_WOL_ENABLED) {
		macb_writel(bp, IDR, MACB_BIT(WOL));
		macb_writel(bp, WOL, 0);
		disable_irq_wake(bp->queues[0].irq);
	} else {
		clk_prepare_enable(bp->pclk);
		clk_prepare_enable(bp->hclk);
		clk_prepare_enable(bp->tx_clk);
4090
		clk_prepare_enable(bp->rx_clk);
4091
	}
4092 4093 4094 4095 4096 4097

	netif_device_attach(netdev);

	return 0;
}

S
Soren Brinkmann 已提交
4098 4099
static SIMPLE_DEV_PM_OPS(macb_pm_ops, macb_suspend, macb_resume);

4100
static struct platform_driver macb_driver = {
4101 4102
	.probe		= macb_probe,
	.remove		= macb_remove,
4103 4104
	.driver		= {
		.name		= "macb",
4105
		.of_match_table	= of_match_ptr(macb_dt_ids),
S
Soren Brinkmann 已提交
4106
		.pm	= &macb_pm_ops,
4107 4108 4109
	},
};

4110
module_platform_driver(macb_driver);
4111 4112

MODULE_LICENSE("GPL");
J
Jamie Iles 已提交
4113
MODULE_DESCRIPTION("Cadence MACB/GEM Ethernet driver");
J
Jean Delvare 已提交
4114
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
4115
MODULE_ALIAS("platform:macb");