xhci-hub.c 40.5 KB
Newer Older
S
Sarah Sharp 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

23 24

#include <linux/slab.h>
S
Sarah Sharp 已提交
25 26 27
#include <asm/unaligned.h>

#include "xhci.h"
28
#include "xhci-trace.h"
S
Sarah Sharp 已提交
29

30 31 32 33
#define	PORT_WAKE_BITS	(PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
#define	PORT_RWC_BITS	(PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
			 PORT_RC | PORT_PLC | PORT_PE)

34 35 36
/* USB 3 BOS descriptor and a capability descriptors, combined.
 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
 */
37 38 39 40 41
static u8 usb_bos_descriptor [] = {
	USB_DT_BOS_SIZE,		/*  __u8 bLength, 5 bytes */
	USB_DT_BOS,			/*  __u8 bDescriptorType */
	0x0F, 0x00,			/*  __le16 wTotalLength, 15 bytes */
	0x1,				/*  __u8 bNumDeviceCaps */
42
	/* First device capability, SuperSpeed */
43 44 45 46 47 48 49 50
	USB_DT_USB_SS_CAP_SIZE,		/*  __u8 bLength, 10 bytes */
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SS_CAP_TYPE,		/* bDevCapabilityType, SUPERSPEED_USB */
	0x00,				/* bmAttributes, LTM off by default */
	USB_5GBPS_OPERATION, 0x00,	/* wSpeedsSupported, 5Gbps only */
	0x03,				/* bFunctionalitySupport,
					   USB 3.0 speed only */
	0x00,				/* bU1DevExitLat, set later. */
51 52 53 54 55 56 57 58 59 60
	0x00, 0x00,			/* __le16 bU2DevExitLat, set later. */
	/* Second device capability, SuperSpeedPlus */
	0x0c,				/* bLength 12, will be adjusted later */
	USB_DT_DEVICE_CAPABILITY,	/* Device Capability */
	USB_SSP_CAP_TYPE,		/* bDevCapabilityType SUPERSPEED_PLUS */
	0x00,				/* bReserved 0 */
	0x00, 0x00, 0x00, 0x00,		/* bmAttributes, get from xhci psic */
	0x00, 0x00,			/* wFunctionalitySupport */
	0x00, 0x00,			/* wReserved 0 */
	/* Sublink Speed Attributes are added in xhci_create_usb3_bos_desc() */
61 62
};

63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
				     u16 wLength)
{
	int i, ssa_count;
	u32 temp;
	u16 desc_size, ssp_cap_size, ssa_size = 0;
	bool usb3_1 = false;

	desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
	ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;

	/* does xhci support USB 3.1 Enhanced SuperSpeed */
	if (xhci->usb3_rhub.min_rev >= 0x01 && xhci->usb3_rhub.psi_uid_count) {
		/* two SSA entries for each unique PSI ID, one RX and one TX */
		ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
		ssa_size = ssa_count * sizeof(u32);
		desc_size += ssp_cap_size;
		usb3_1 = true;
	}
	memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));

	if (usb3_1) {
		/* modify bos descriptor bNumDeviceCaps and wTotalLength */
		buf[4] += 1;
		put_unaligned_le16(desc_size + ssa_size, &buf[2]);
	}

	if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
		return wLength;

	/* Indicate whether the host has LTM support. */
	temp = readl(&xhci->cap_regs->hcc_params);
	if (HCC_LTC(temp))
		buf[8] |= USB_LTM_SUPPORT;

	/* Set the U1 and U2 exit latencies. */
	if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
		temp = readl(&xhci->cap_regs->hcs_params3);
		buf[12] = HCS_U1_LATENCY(temp);
		put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
	}

	if (usb3_1) {
		u32 ssp_cap_base, bm_attrib, psi;
		int offset;

		ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;

		if (wLength < desc_size)
			return wLength;
		buf[ssp_cap_base] = ssp_cap_size + ssa_size;

		/* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
		bm_attrib = (ssa_count - 1) & 0x1f;
		bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
		put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);

		if (wLength < desc_size + ssa_size)
			return wLength;
		/*
		 * Create the Sublink Speed Attributes (SSA) array.
		 * The xhci PSI field and USB 3.1 SSA fields are very similar,
		 * but link type bits 7:6 differ for values 01b and 10b.
		 * xhci has also only one PSI entry for a symmetric link when
		 * USB 3.1 requires two SSA entries (RX and TX) for every link
		 */
		offset = desc_size;
		for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
			psi = xhci->usb3_rhub.psi[i];
			psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
			if ((psi & PLT_MASK) == PLT_SYM) {
			/* Symmetric, create SSA RX and TX from one PSI entry */
				put_unaligned_le32(psi, &buf[offset]);
				psi |= 1 << 7;  /* turn entry to TX */
				offset += 4;
				if (offset >= desc_size + ssa_size)
					return desc_size + ssa_size;
			} else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
				/* Asymetric RX, flip bits 7:6 for SSA */
				psi ^= PLT_MASK;
			}
			put_unaligned_le32(psi, &buf[offset]);
			offset += 4;
			if (offset >= desc_size + ssa_size)
				return desc_size + ssa_size;
		}
	}
	/* ssa_size is 0 for other than usb 3.1 hosts */
	return desc_size + ssa_size;
}
153

154 155
static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc, int ports)
S
Sarah Sharp 已提交
156 157 158 159 160 161 162 163
{
	u16 temp;

	desc->bPwrOn2PwrGood = 10;	/* xhci section 5.4.9 says 20ms max */
	desc->bHubContrCurrent = 0;

	desc->bNbrPorts = ports;
	temp = 0;
164
	/* Bits 1:0 - support per-port power switching, or power always on */
S
Sarah Sharp 已提交
165
	if (HCC_PPC(xhci->hcc_params))
166
		temp |= HUB_CHAR_INDV_PORT_LPSM;
S
Sarah Sharp 已提交
167
	else
168
		temp |= HUB_CHAR_NO_LPSM;
S
Sarah Sharp 已提交
169 170
	/* Bit  2 - root hubs are not part of a compound device */
	/* Bits 4:3 - individual port over current protection */
171
	temp |= HUB_CHAR_INDV_PORT_OCPM;
S
Sarah Sharp 已提交
172 173
	/* Bits 6:5 - no TTs in root ports */
	/* Bit  7 - no port indicators */
M
Matt Evans 已提交
174
	desc->wHubCharacteristics = cpu_to_le16(temp);
S
Sarah Sharp 已提交
175 176
}

177 178 179 180 181 182 183 184 185 186 187 188 189
/* Fill in the USB 2.0 roothub descriptor */
static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 temp;
	__u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb2_ports;

	xhci_common_hub_descriptor(xhci, desc, ports);
190
	desc->bDescriptorType = USB_DT_HUB;
191
	temp = 1 + (ports / 8);
192
	desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
193 194 195 196 197 198

	/* The Device Removable bits are reported on a byte granularity.
	 * If the port doesn't exist within that byte, the bit is set to 0.
	 */
	memset(port_removable, 0, sizeof(port_removable));
	for (i = 0; i < ports; i++) {
199
		portsc = readl(xhci->usb2_ports[i]);
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
		/* If a device is removable, PORTSC reports a 0, same as in the
		 * hub descriptor DeviceRemovable bits.
		 */
		if (portsc & PORT_DEV_REMOVE)
			/* This math is hairy because bit 0 of DeviceRemovable
			 * is reserved, and bit 1 is for port 1, etc.
			 */
			port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
	}

	/* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
	 * ports on it.  The USB 2.0 specification says that there are two
	 * variable length fields at the end of the hub descriptor:
	 * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
	 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
	 * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
	 * 0xFF, so we initialize the both arrays (DeviceRemovable and
	 * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
	 * set of ports that actually exist.
	 */
	memset(desc->u.hs.DeviceRemovable, 0xff,
			sizeof(desc->u.hs.DeviceRemovable));
	memset(desc->u.hs.PortPwrCtrlMask, 0xff,
			sizeof(desc->u.hs.PortPwrCtrlMask));

	for (i = 0; i < (ports + 1 + 7) / 8; i++)
		memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
				sizeof(__u8));
}

/* Fill in the USB 3.0 roothub descriptor */
static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{
	int ports;
	u16 port_removable;
	u32 portsc;
	unsigned int i;

	ports = xhci->num_usb3_ports;
	xhci_common_hub_descriptor(xhci, desc, ports);
241 242
	desc->bDescriptorType = USB_DT_SS_HUB;
	desc->bDescLength = USB_DT_SS_HUB_SIZE;
243 244 245 246 247 248 249 250 251 252

	/* header decode latency should be zero for roothubs,
	 * see section 4.23.5.2.
	 */
	desc->u.ss.bHubHdrDecLat = 0;
	desc->u.ss.wHubDelay = 0;

	port_removable = 0;
	/* bit 0 is reserved, bit 1 is for port 1, etc. */
	for (i = 0; i < ports; i++) {
253
		portsc = readl(xhci->usb3_ports[i]);
254 255 256
		if (portsc & PORT_DEV_REMOVE)
			port_removable |= 1 << (i + 1);
	}
257 258

	desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
259 260 261 262 263 264
}

static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		struct usb_hub_descriptor *desc)
{

265
	if (hcd->speed >= HCD_USB3)
266 267 268 269 270 271
		xhci_usb3_hub_descriptor(hcd, xhci, desc);
	else
		xhci_usb2_hub_descriptor(hcd, xhci, desc);

}

S
Sarah Sharp 已提交
272 273 274
static unsigned int xhci_port_speed(unsigned int port_status)
{
	if (DEV_LOWSPEED(port_status))
275
		return USB_PORT_STAT_LOW_SPEED;
S
Sarah Sharp 已提交
276
	if (DEV_HIGHSPEED(port_status))
277
		return USB_PORT_STAT_HIGH_SPEED;
S
Sarah Sharp 已提交
278 279 280
	/*
	 * FIXME: Yes, we should check for full speed, but the core uses that as
	 * a default in portspeed() in usb/core/hub.c (which is the only place
281
	 * USB_PORT_STAT_*_SPEED is used).
S
Sarah Sharp 已提交
282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	 */
	return 0;
}

/*
 * These bits are Read Only (RO) and should be saved and written to the
 * registers: 0, 3, 10:13, 30
 * connect status, over-current status, port speed, and device removable.
 * connect status and port speed are also sticky - meaning they're in
 * the AUX well and they aren't changed by a hot, warm, or cold reset.
 */
#define	XHCI_PORT_RO	((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
/*
 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
 * bits 5:8, 9, 14:15, 25:27
 * link state, port power, port indicator state, "wake on" enable state
 */
#define XHCI_PORT_RWS	((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
/*
 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
 * bit 4 (port reset)
 */
#define	XHCI_PORT_RW1S	((1<<4))
/*
 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
 * bits 1, 17, 18, 19, 20, 21, 22, 23
 * port enable/disable, and
 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
 * over-current, reset, link state, and L1 change
 */
#define XHCI_PORT_RW1CS	((1<<1) | (0x7f<<17))
/*
 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
 * latched in
 */
#define	XHCI_PORT_RW	((1<<16))
/*
 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
 * bits 2, 24, 28:31
 */
#define	XHCI_PORT_RZ	((1<<2) | (1<<24) | (0xf<<28))

/*
 * Given a port state, this function returns a value that would result in the
 * port being in the same state, if the value was written to the port status
 * control register.
 * Save Read Only (RO) bits and save read/write bits where
 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
 */
332
u32 xhci_port_state_to_neutral(u32 state)
S
Sarah Sharp 已提交
333 334 335 336 337
{
	/* Save read-only status and port state */
	return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
}

338 339
/*
 * find slot id based on port number.
340
 * @port: The one-based port number from one of the two split roothubs.
341
 */
342 343
int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
		u16 port)
344 345 346
{
	int slot_id;
	int i;
347
	enum usb_device_speed speed;
348 349 350 351 352

	slot_id = 0;
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
353
		speed = xhci->devs[i]->udev->speed;
354
		if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
355
				&& xhci->devs[i]->fake_port == port) {
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
			slot_id = i;
			break;
		}
	}

	return slot_id;
}

/*
 * Stop device
 * It issues stop endpoint command for EP 0 to 30. And wait the last command
 * to complete.
 * suspend will set to 1, if suspend bit need to set in command.
 */
static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_command *cmd;
	unsigned long flags;
	int ret;
	int i;

	ret = 0;
	virt_dev = xhci->devs[slot_id];
	cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
	if (!cmd) {
		xhci_dbg(xhci, "Couldn't allocate command structure.\n");
		return -ENOMEM;
	}

	spin_lock_irqsave(&xhci->lock, flags);
	for (i = LAST_EP_INDEX; i > 0; i--) {
388 389 390
		if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
			struct xhci_command *command;
			command = xhci_alloc_command(xhci, false, false,
391
						     GFP_NOWAIT);
392 393 394 395 396 397 398 399 400
			if (!command) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_free_command(xhci, cmd);
				return -ENOMEM;

			}
			xhci_queue_stop_endpoint(xhci, command, slot_id, i,
						 suspend);
		}
401
	}
402
	xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
403 404 405 406
	xhci_ring_cmd_db(xhci);
	spin_unlock_irqrestore(&xhci->lock, flags);

	/* Wait for last stop endpoint command to finish */
407 408 409 410
	wait_for_completion(cmd->completion);

	if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
		xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
411 412 413 414 415 416 417 418 419
		ret = -ETIME;
	}
	xhci_free_command(xhci, cmd);
	return ret;
}

/*
 * Ring device, it rings the all doorbells unconditionally.
 */
420
void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
421
{
422 423 424 425 426
	int i, s;
	struct xhci_virt_ep *ep;

	for (i = 0; i < LAST_EP_INDEX + 1; i++) {
		ep = &xhci->devs[slot_id]->eps[i];
427

428 429 430 431
		if (ep->ep_state & EP_HAS_STREAMS) {
			for (s = 1; s < ep->stream_info->num_streams; s++)
				xhci_ring_ep_doorbell(xhci, slot_id, i, s);
		} else if (ep->ring && ep->ring->dequeue) {
432
			xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
433 434
		}
	}
435 436 437 438

	return;
}

439
static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
M
Matt Evans 已提交
440
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
441
{
442
	/* Don't allow the USB core to disable SuperSpeed ports. */
443
	if (hcd->speed >= HCD_USB3) {
444 445 446 447 448
		xhci_dbg(xhci, "Ignoring request to disable "
				"SuperSpeed port.\n");
		return;
	}

449
	/* Write 1 to disable the port */
450
	writel(port_status | PORT_PE, addr);
451
	port_status = readl(addr);
452 453 454 455
	xhci_dbg(xhci, "disable port, actual port %d status  = 0x%x\n",
			wIndex, port_status);
}

456
static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
M
Matt Evans 已提交
457
		u16 wIndex, __le32 __iomem *addr, u32 port_status)
458 459 460 461 462 463 464 465 466
{
	char *port_change_bit;
	u32 status;

	switch (wValue) {
	case USB_PORT_FEAT_C_RESET:
		status = PORT_RC;
		port_change_bit = "reset";
		break;
A
Andiry Xu 已提交
467 468 469 470
	case USB_PORT_FEAT_C_BH_PORT_RESET:
		status = PORT_WRC;
		port_change_bit = "warm(BH) reset";
		break;
471 472 473 474 475 476 477 478
	case USB_PORT_FEAT_C_CONNECTION:
		status = PORT_CSC;
		port_change_bit = "connect";
		break;
	case USB_PORT_FEAT_C_OVER_CURRENT:
		status = PORT_OCC;
		port_change_bit = "over-current";
		break;
479 480 481 482
	case USB_PORT_FEAT_C_ENABLE:
		status = PORT_PEC;
		port_change_bit = "enable/disable";
		break;
483 484 485 486
	case USB_PORT_FEAT_C_SUSPEND:
		status = PORT_PLC;
		port_change_bit = "suspend/resume";
		break;
487 488 489 490
	case USB_PORT_FEAT_C_PORT_LINK_STATE:
		status = PORT_PLC;
		port_change_bit = "link state";
		break;
491 492 493 494
	case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
		status = PORT_CEC;
		port_change_bit = "config error";
		break;
495 496 497 498 499
	default:
		/* Should never happen */
		return;
	}
	/* Change bits are all write 1 to clear */
500
	writel(port_status | status, addr);
501
	port_status = readl(addr);
502 503 504 505
	xhci_dbg(xhci, "clear port %s change, actual port %d status  = 0x%x\n",
			port_change_bit, wIndex, port_status);
}

506 507 508 509 510
static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
{
	int max_ports;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);

511
	if (hcd->speed >= HCD_USB3) {
512 513 514 515 516 517 518 519 520 521
		max_ports = xhci->num_usb3_ports;
		*port_array = xhci->usb3_ports;
	} else {
		max_ports = xhci->num_usb2_ports;
		*port_array = xhci->usb2_ports;
	}

	return max_ports;
}

A
Andiry Xu 已提交
522 523 524 525 526
void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 link_state)
{
	u32 temp;

527
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
528 529 530
	temp = xhci_port_state_to_neutral(temp);
	temp &= ~PORT_PLS_MASK;
	temp |= PORT_LINK_STROBE | link_state;
531
	writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
532 533
}

F
Felipe Balbi 已提交
534
static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
535 536 537 538
		__le32 __iomem **port_array, int port_id, u16 wake_mask)
{
	u32 temp;

539
	temp = readl(port_array[port_id]);
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
	temp = xhci_port_state_to_neutral(temp);

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
		temp |= PORT_WKCONN_E;
	else
		temp &= ~PORT_WKCONN_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
		temp |= PORT_WKDISC_E;
	else
		temp &= ~PORT_WKDISC_E;

	if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
		temp |= PORT_WKOC_E;
	else
		temp &= ~PORT_WKOC_E;

557
	writel(temp, port_array[port_id]);
558 559
}

A
Andiry Xu 已提交
560 561 562 563 564 565
/* Test and clear port RWC bit */
void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
				int port_id, u32 port_bit)
{
	u32 temp;

566
	temp = readl(port_array[port_id]);
A
Andiry Xu 已提交
567 568 569
	if (temp & port_bit) {
		temp = xhci_port_state_to_neutral(temp);
		temp |= port_bit;
570
		writel(temp, port_array[port_id]);
A
Andiry Xu 已提交
571 572 573
	}
}

574 575 576 577 578 579 580
/* Updates Link Status for USB 2.1 port */
static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
{
	if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
		*status |= USB_PORT_STAT_L1;
}

581
/* Updates Link Status for super Speed port */
582 583
static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
		u32 *status, u32 status_reg)
584 585 586 587
{
	u32 pls = status_reg & PORT_PLS_MASK;

	/* resume state is a xHCI internal state.
588 589
	 * Do not report it to usb core, instead, pretend to be U3,
	 * thus usb core knows it's not ready for transfer
590
	 */
591 592
	if (pls == XDEV_RESUME) {
		*status |= USB_SS_PORT_LS_U3;
593
		return;
594
	}
595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615

	/* When the CAS bit is set then warm reset
	 * should be performed on port
	 */
	if (status_reg & PORT_CAS) {
		/* The CAS bit can be set while the port is
		 * in any link state.
		 * Only roothubs have CAS bit, so we
		 * pretend to be in compliance mode
		 * unless we're already in compliance
		 * or the inactive state.
		 */
		if (pls != USB_SS_PORT_LS_COMP_MOD &&
		    pls != USB_SS_PORT_LS_SS_INACTIVE) {
			pls = USB_SS_PORT_LS_COMP_MOD;
		}
		/* Return also connection bit -
		 * hub state machine resets port
		 * when this bit is set.
		 */
		pls |= USB_PORT_STAT_CONNECTION;
616 617 618 619 620 621 622 623 624
	} else {
		/*
		 * If CAS bit isn't set but the Port is already at
		 * Compliance Mode, fake a connection so the USB core
		 * notices the Compliance state and resets the port.
		 * This resolves an issue generated by the SN65LVPE502CP
		 * in which sometimes the port enters compliance mode
		 * caused by a delay on the host-device negotiation.
		 */
625 626
		if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
				(pls == USB_SS_PORT_LS_COMP_MOD))
627
			pls |= USB_PORT_STAT_CONNECTION;
628
	}
629

630 631 632 633
	/* update status field */
	*status |= pls;
}

634 635 636 637 638 639 640
/*
 * Function for Compliance Mode Quirk.
 *
 * This Function verifies if all xhc USB3 ports have entered U0, if so,
 * the compliance mode timer is deleted. A port won't enter
 * compliance mode if it has previously entered U0.
 */
641 642
static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
				    u16 wIndex)
643 644 645 646 647 648 649 650 651 652 653
{
	u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
	bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);

	if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
		return;

	if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
		xhci->port_status_u0 |= 1 << wIndex;
		if (xhci->port_status_u0 == all_ports_seen_u0) {
			del_timer_sync(&xhci->comp_mode_recovery_timer);
654 655 656 657
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"All USB3 ports have entered U0 already!");
			xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Compliance Mode Recovery Timer Deleted.");
658 659 660 661
		}
	}
}

662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677
static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
{
	u32 ext_stat = 0;
	int speed_id;

	/* only support rx and tx lane counts of 1 in usb3.1 spec */
	speed_id = DEV_PORT_SPEED(raw_port_status);
	ext_stat |= speed_id;		/* bits 3:0, RX speed id */
	ext_stat |= speed_id << 4;	/* bits 7:4, TX speed id */

	ext_stat |= PORT_RX_LANES(port_li) << 8;  /* bits 11:8 Rx lane count */
	ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */

	return ext_stat;
}

678 679 680 681 682 683 684 685
/*
 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
 * 3.0 hubs use.
 *
 * Possible side effects:
 *  - Mark a port as being done with device resume,
 *    and ring the endpoint doorbells.
 *  - Stop the Synopsys redriver Compliance Mode polling.
686
 *  - Drop and reacquire the xHCI lock, in order to wait for port resume.
687 688 689 690
 */
static u32 xhci_get_port_status(struct usb_hcd *hcd,
		struct xhci_bus_state *bus_state,
		__le32 __iomem **port_array,
691 692 693 694
		u16 wIndex, u32 raw_port_status,
		unsigned long flags)
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
	u32 status = 0;
	int slot_id;

	/* wPortChange bits */
	if (raw_port_status & PORT_CSC)
		status |= USB_PORT_STAT_C_CONNECTION << 16;
	if (raw_port_status & PORT_PEC)
		status |= USB_PORT_STAT_C_ENABLE << 16;
	if ((raw_port_status & PORT_OCC))
		status |= USB_PORT_STAT_C_OVERCURRENT << 16;
	if ((raw_port_status & PORT_RC))
		status |= USB_PORT_STAT_C_RESET << 16;
	/* USB3.0 only */
710
	if (hcd->speed >= HCD_USB3) {
711 712 713 714 715 716 717 718
		/* Port link change with port in resume state should not be
		 * reported to usbcore, as this is an internal state to be
		 * handled by xhci driver. Reporting PLC to usbcore may
		 * cause usbcore clearing PLC first and port change event
		 * irq won't be generated.
		 */
		if ((raw_port_status & PORT_PLC) &&
			(raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
719 720 721
			status |= USB_PORT_STAT_C_LINK_STATE << 16;
		if ((raw_port_status & PORT_WRC))
			status |= USB_PORT_STAT_C_BH_RESET << 16;
722 723
		if ((raw_port_status & PORT_CEC))
			status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
724 725
	}

726
	if (hcd->speed < HCD_USB3) {
727 728 729 730 731
		if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
				&& (raw_port_status & PORT_POWER))
			status |= USB_PORT_STAT_SUSPEND;
	}
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
732
		!DEV_SUPERSPEED_ANY(raw_port_status)) {
733 734 735 736 737
		if ((raw_port_status & PORT_RESET) ||
				!(raw_port_status & PORT_PE))
			return 0xffffffff;
		if (time_after_eq(jiffies,
					bus_state->resume_done[wIndex])) {
738 739
			int time_left;

740 741 742 743
			xhci_dbg(xhci, "Resume USB2 port %d\n",
					wIndex + 1);
			bus_state->resume_done[wIndex] = 0;
			clear_bit(wIndex, &bus_state->resuming_ports);
744 745

			set_bit(wIndex, &bus_state->rexit_ports);
746 747
			xhci_set_link_state(xhci, port_array, wIndex,
					XDEV_U0);
748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

			spin_unlock_irqrestore(&xhci->lock, flags);
			time_left = wait_for_completion_timeout(
					&bus_state->rexit_done[wIndex],
					msecs_to_jiffies(
						XHCI_MAX_REXIT_TIMEOUT));
			spin_lock_irqsave(&xhci->lock, flags);

			if (time_left) {
				slot_id = xhci_find_slot_id_by_port(hcd,
						xhci, wIndex + 1);
				if (!slot_id) {
					xhci_dbg(xhci, "slot_id is zero\n");
					return 0xffffffff;
				}
				xhci_ring_device(xhci, slot_id);
			} else {
765
				int port_status = readl(port_array[wIndex]);
766 767 768 769 770
				xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
						XHCI_MAX_REXIT_TIMEOUT,
						port_status);
				status |= USB_PORT_STAT_SUSPEND;
				clear_bit(wIndex, &bus_state->rexit_ports);
771
			}
772

773 774 775 776 777 778 779 780 781 782 783 784
			bus_state->port_c_suspend |= 1 << wIndex;
			bus_state->suspended_ports &= ~(1 << wIndex);
		} else {
			/*
			 * The resume has been signaling for less than
			 * 20ms. Report the port status as SUSPEND,
			 * let the usbcore check port status again
			 * and clear resume signaling later.
			 */
			status |= USB_PORT_STAT_SUSPEND;
		}
	}
785 786 787 788 789 790 791 792 793
	if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
	    (raw_port_status & PORT_POWER)) {
		if (bus_state->suspended_ports & (1 << wIndex)) {
			bus_state->suspended_ports &= ~(1 << wIndex);
			if (hcd->speed < HCD_USB3)
				bus_state->port_c_suspend |= 1 << wIndex;
		}
		bus_state->resume_done[wIndex] = 0;
		clear_bit(wIndex, &bus_state->resuming_ports);
794 795 796 797 798 799 800 801 802 803 804 805
	}
	if (raw_port_status & PORT_CONNECT) {
		status |= USB_PORT_STAT_CONNECTION;
		status |= xhci_port_speed(raw_port_status);
	}
	if (raw_port_status & PORT_PE)
		status |= USB_PORT_STAT_ENABLE;
	if (raw_port_status & PORT_OC)
		status |= USB_PORT_STAT_OVERCURRENT;
	if (raw_port_status & PORT_RESET)
		status |= USB_PORT_STAT_RESET;
	if (raw_port_status & PORT_POWER) {
806
		if (hcd->speed >= HCD_USB3)
807 808 809 810
			status |= USB_SS_PORT_STAT_POWER;
		else
			status |= USB_PORT_STAT_POWER;
	}
811
	/* Update Port Link State */
812
	if (hcd->speed >= HCD_USB3) {
813
		xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
814 815 816 817 818
		/*
		 * Verify if all USB3 Ports Have entered U0 already.
		 * Delete Compliance Mode Timer if so.
		 */
		xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
819 820
	} else {
		xhci_hub_report_usb2_link_state(&status, raw_port_status);
821 822 823 824 825 826 827
	}
	if (bus_state->port_c_suspend & (1 << wIndex))
		status |= 1 << USB_PORT_FEAT_C_SUSPEND;

	return status;
}

S
Sarah Sharp 已提交
828 829 830 831
int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
		u16 wIndex, char *buf, u16 wLength)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
832
	int max_ports;
S
Sarah Sharp 已提交
833
	unsigned long flags;
A
Andiry Xu 已提交
834
	u32 temp, status;
S
Sarah Sharp 已提交
835
	int retval = 0;
M
Matt Evans 已提交
836
	__le32 __iomem **port_array;
837
	int slot_id;
838
	struct xhci_bus_state *bus_state;
A
Andiry Xu 已提交
839
	u16 link_state = 0;
840
	u16 wake_mask = 0;
841
	u16 timeout = 0;
S
Sarah Sharp 已提交
842

843
	max_ports = xhci_get_ports(hcd, &port_array);
844
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
845 846 847 848 849 850 851 852

	spin_lock_irqsave(&xhci->lock, flags);
	switch (typeReq) {
	case GetHubStatus:
		/* No power source, over-current reported per port */
		memset(buf, 0, 4);
		break;
	case GetHubDescriptor:
853 854 855 856
		/* Check to make sure userspace is asking for the USB 3.0 hub
		 * descriptor for the USB 3.0 roothub.  If not, we stall the
		 * endpoint, like external hubs do.
		 */
857
		if (hcd->speed >= HCD_USB3 &&
858 859 860 861 862 863
				(wLength < USB_DT_SS_HUB_SIZE ||
				 wValue != (USB_DT_SS_HUB << 8))) {
			xhci_dbg(xhci, "Wrong hub descriptor type for "
					"USB 3.0 roothub.\n");
			goto error;
		}
864 865
		xhci_hub_descriptor(hcd, xhci,
				(struct usb_hub_descriptor *) buf);
S
Sarah Sharp 已提交
866
		break;
867 868 869 870
	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
		if ((wValue & 0xff00) != (USB_DT_BOS << 8))
			goto error;

871
		if (hcd->speed < HCD_USB3)
872 873
			goto error;

874
		retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
875
		spin_unlock_irqrestore(&xhci->lock, flags);
876
		return retval;
S
Sarah Sharp 已提交
877
	case GetPortStatus:
878
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
879 880
			goto error;
		wIndex--;
881
		temp = readl(port_array[wIndex]);
882 883 884 885
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
886
		status = xhci_get_port_status(hcd, bus_state, port_array,
887
				wIndex, temp, flags);
888 889
		if (status == 0xffffffff)
			goto error;
890

891 892
		xhci_dbg(xhci, "get port status, actual port %d status  = 0x%x\n",
				wIndex, temp);
S
Sarah Sharp 已提交
893
		xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
894

S
Sarah Sharp 已提交
895
		put_unaligned(cpu_to_le32(status), (__le32 *) buf);
896 897 898 899 900 901 902 903 904 905 906 907 908
		/* if USB 3.1 extended port status return additional 4 bytes */
		if (wValue == 0x02) {
			u32 port_li;

			if (hcd->speed < HCD_USB31 || wLength != 8) {
				xhci_err(xhci, "get ext port status invalid parameter\n");
				retval = -EINVAL;
				break;
			}
			port_li = readl(port_array[wIndex] + PORTLI);
			status = xhci_get_ext_port_status(temp, port_li);
			put_unaligned_le32(cpu_to_le32(status), &buf[4]);
		}
S
Sarah Sharp 已提交
909 910
		break;
	case SetPortFeature:
A
Andiry Xu 已提交
911 912
		if (wValue == USB_PORT_FEAT_LINK_STATE)
			link_state = (wIndex & 0xff00) >> 3;
913 914
		if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
			wake_mask = wIndex & 0xff00;
915 916
		/* The MSB of wIndex is the U1/U2 timeout */
		timeout = (wIndex & 0xff00) >> 8;
S
Sarah Sharp 已提交
917
		wIndex &= 0xff;
918
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
919 920
			goto error;
		wIndex--;
921
		temp = readl(port_array[wIndex]);
922 923 924 925
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
S
Sarah Sharp 已提交
926
		temp = xhci_port_state_to_neutral(temp);
927
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
928
		switch (wValue) {
929
		case USB_PORT_FEAT_SUSPEND:
930
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
931 932 933 934 935 936 937 938
			if ((temp & PORT_PLS_MASK) != XDEV_U0) {
				/* Resume the port to U0 first */
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
				spin_unlock_irqrestore(&xhci->lock, flags);
				msleep(10);
				spin_lock_irqsave(&xhci->lock, flags);
			}
939 940 941 942
			/* In spec software should not attempt to suspend
			 * a port unless the port reports that it is in the
			 * enabled (PED = ‘1’,PLS < ‘3’) state.
			 */
943
			temp = readl(port_array[wIndex]);
944 945 946 947 948 949 950
			if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
				|| (temp & PORT_PLS_MASK) >= XDEV_U3) {
				xhci_warn(xhci, "USB core suspending device "
					  "not in U0/U1/U2.\n");
				goto error;
			}

951 952
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
953 954 955 956 957 958 959 960 961
			if (!slot_id) {
				xhci_warn(xhci, "slot_id is zero\n");
				goto error;
			}
			/* unlock to execute stop endpoint commands */
			spin_unlock_irqrestore(&xhci->lock, flags);
			xhci_stop_device(xhci, slot_id, 1);
			spin_lock_irqsave(&xhci->lock, flags);

A
Andiry Xu 已提交
962
			xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
963 964 965 966 967

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(10); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

968
			temp = readl(port_array[wIndex]);
969
			bus_state->suspended_ports |= 1 << wIndex;
970
			break;
A
Andiry Xu 已提交
971
		case USB_PORT_FEAT_LINK_STATE:
972
			temp = readl(port_array[wIndex]);
973 974 975 976 977 978 979 980 981 982 983 984

			/* Disable port */
			if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
				xhci_dbg(xhci, "Disable port %d\n", wIndex);
				temp = xhci_port_state_to_neutral(temp);
				/*
				 * Clear all change bits, so that we get a new
				 * connection event.
				 */
				temp |= PORT_CSC | PORT_PEC | PORT_WRC |
					PORT_OCC | PORT_RC | PORT_PLC |
					PORT_CEC;
985
				writel(temp | PORT_PE, port_array[wIndex]);
986
				temp = readl(port_array[wIndex]);
987 988 989 990 991 992 993 994
				break;
			}

			/* Put link in RxDetect (enable port) */
			if (link_state == USB_SS_PORT_LS_RX_DETECT) {
				xhci_dbg(xhci, "Enable port %d\n", wIndex);
				xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
995
				temp = readl(port_array[wIndex]);
996 997 998
				break;
			}

A
Andiry Xu 已提交
999
			/* Software should not attempt to set
1000
			 * port link state above '3' (U3) and the port
A
Andiry Xu 已提交
1001 1002 1003
			 * must be enabled.
			 */
			if ((temp & PORT_PE) == 0 ||
1004
				(link_state > USB_SS_PORT_LS_U3)) {
A
Andiry Xu 已提交
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021
				xhci_warn(xhci, "Cannot set link state.\n");
				goto error;
			}

			if (link_state == USB_SS_PORT_LS_U3) {
				slot_id = xhci_find_slot_id_by_port(hcd, xhci,
						wIndex + 1);
				if (slot_id) {
					/* unlock to execute stop endpoint
					 * commands */
					spin_unlock_irqrestore(&xhci->lock,
								flags);
					xhci_stop_device(xhci, slot_id, 1);
					spin_lock_irqsave(&xhci->lock, flags);
				}
			}

A
Andiry Xu 已提交
1022 1023
			xhci_set_link_state(xhci, port_array, wIndex,
						link_state);
A
Andiry Xu 已提交
1024 1025 1026 1027 1028

			spin_unlock_irqrestore(&xhci->lock, flags);
			msleep(20); /* wait device to enter */
			spin_lock_irqsave(&xhci->lock, flags);

1029
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
1030 1031 1032
			if (link_state == USB_SS_PORT_LS_U3)
				bus_state->suspended_ports |= 1 << wIndex;
			break;
S
Sarah Sharp 已提交
1033 1034 1035 1036
		case USB_PORT_FEAT_POWER:
			/*
			 * Turn on ports, even if there isn't per-port switching.
			 * HC will report connect events even before this is set.
1037
			 * However, hub_wq will ignore the roothub events until
S
Sarah Sharp 已提交
1038 1039
			 * the roothub is registered.
			 */
1040
			writel(temp | PORT_POWER, port_array[wIndex]);
S
Sarah Sharp 已提交
1041

1042
			temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
1043
			xhci_dbg(xhci, "set port power, actual port %d status  = 0x%x\n", wIndex, temp);
1044

1045
			spin_unlock_irqrestore(&xhci->lock, flags);
1046 1047 1048 1049 1050
			temp = usb_acpi_power_manageable(hcd->self.root_hub,
					wIndex);
			if (temp)
				usb_acpi_set_power_state(hcd->self.root_hub,
						wIndex, true);
1051
			spin_lock_irqsave(&xhci->lock, flags);
S
Sarah Sharp 已提交
1052 1053 1054
			break;
		case USB_PORT_FEAT_RESET:
			temp = (temp | PORT_RESET);
1055
			writel(temp, port_array[wIndex]);
S
Sarah Sharp 已提交
1056

1057
			temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
1058 1059
			xhci_dbg(xhci, "set port reset, actual port %d status  = 0x%x\n", wIndex, temp);
			break;
1060 1061 1062
		case USB_PORT_FEAT_REMOTE_WAKE_MASK:
			xhci_set_remote_wake_mask(xhci, port_array,
					wIndex, wake_mask);
1063
			temp = readl(port_array[wIndex]);
1064 1065 1066 1067
			xhci_dbg(xhci, "set port remote wake mask, "
					"actual port %d status  = 0x%x\n",
					wIndex, temp);
			break;
A
Andiry Xu 已提交
1068 1069
		case USB_PORT_FEAT_BH_PORT_RESET:
			temp |= PORT_WR;
1070
			writel(temp, port_array[wIndex]);
A
Andiry Xu 已提交
1071

1072
			temp = readl(port_array[wIndex]);
A
Andiry Xu 已提交
1073
			break;
1074
		case USB_PORT_FEAT_U1_TIMEOUT:
1075
			if (hcd->speed < HCD_USB3)
1076
				goto error;
1077
			temp = readl(port_array[wIndex] + PORTPMSC);
1078 1079
			temp &= ~PORT_U1_TIMEOUT_MASK;
			temp |= PORT_U1_TIMEOUT(timeout);
1080
			writel(temp, port_array[wIndex] + PORTPMSC);
1081 1082
			break;
		case USB_PORT_FEAT_U2_TIMEOUT:
1083
			if (hcd->speed < HCD_USB3)
1084
				goto error;
1085
			temp = readl(port_array[wIndex] + PORTPMSC);
1086 1087
			temp &= ~PORT_U2_TIMEOUT_MASK;
			temp |= PORT_U2_TIMEOUT(timeout);
1088
			writel(temp, port_array[wIndex] + PORTPMSC);
1089
			break;
S
Sarah Sharp 已提交
1090 1091 1092
		default:
			goto error;
		}
1093
		/* unblock any posted writes */
1094
		temp = readl(port_array[wIndex]);
S
Sarah Sharp 已提交
1095 1096
		break;
	case ClearPortFeature:
1097
		if (!wIndex || wIndex > max_ports)
S
Sarah Sharp 已提交
1098 1099
			goto error;
		wIndex--;
1100
		temp = readl(port_array[wIndex]);
1101 1102 1103 1104
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
1105
		/* FIXME: What new port features do we need to support? */
S
Sarah Sharp 已提交
1106 1107
		temp = xhci_port_state_to_neutral(temp);
		switch (wValue) {
1108
		case USB_PORT_FEAT_SUSPEND:
1109
			temp = readl(port_array[wIndex]);
1110 1111 1112 1113
			xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
			xhci_dbg(xhci, "PORTSC %04x\n", temp);
			if (temp & PORT_RESET)
				goto error;
1114
			if ((temp & PORT_PLS_MASK) == XDEV_U3) {
1115 1116 1117
				if ((temp & PORT_PE) == 0)
					goto error;

A
Andiry Xu 已提交
1118 1119 1120
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_RESUME);
				spin_unlock_irqrestore(&xhci->lock, flags);
1121 1122
				msleep(20);
				spin_lock_irqsave(&xhci->lock, flags);
A
Andiry Xu 已提交
1123 1124
				xhci_set_link_state(xhci, port_array, wIndex,
							XDEV_U0);
1125
			}
1126
			bus_state->port_c_suspend |= 1 << wIndex;
1127

1128 1129
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
					wIndex + 1);
1130 1131 1132 1133 1134 1135 1136
			if (!slot_id) {
				xhci_dbg(xhci, "slot_id is zero\n");
				goto error;
			}
			xhci_ring_device(xhci, slot_id);
			break;
		case USB_PORT_FEAT_C_SUSPEND:
1137
			bus_state->port_c_suspend &= ~(1 << wIndex);
S
Sarah Sharp 已提交
1138
		case USB_PORT_FEAT_C_RESET:
A
Andiry Xu 已提交
1139
		case USB_PORT_FEAT_C_BH_PORT_RESET:
S
Sarah Sharp 已提交
1140 1141
		case USB_PORT_FEAT_C_CONNECTION:
		case USB_PORT_FEAT_C_OVER_CURRENT:
1142
		case USB_PORT_FEAT_C_ENABLE:
1143
		case USB_PORT_FEAT_C_PORT_LINK_STATE:
1144
		case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
1145
			xhci_clear_port_change_bit(xhci, wValue, wIndex,
1146
					port_array[wIndex], temp);
S
Sarah Sharp 已提交
1147
			break;
1148
		case USB_PORT_FEAT_ENABLE:
1149
			xhci_disable_port(hcd, xhci, wIndex,
1150
					port_array[wIndex], temp);
1151
			break;
1152
		case USB_PORT_FEAT_POWER:
1153
			writel(temp & ~PORT_POWER, port_array[wIndex]);
1154

1155
			spin_unlock_irqrestore(&xhci->lock, flags);
1156 1157 1158 1159 1160
			temp = usb_acpi_power_manageable(hcd->self.root_hub,
					wIndex);
			if (temp)
				usb_acpi_set_power_state(hcd->self.root_hub,
						wIndex, false);
1161
			spin_lock_irqsave(&xhci->lock, flags);
1162
			break;
S
Sarah Sharp 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		default:
			goto error;
		}
		break;
	default:
error:
		/* "stall" on error */
		retval = -EPIPE;
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return retval;
}

/*
 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
 * Ports are 0-indexed from the HCD point of view,
 * and 1-indexed from the USB core pointer of view.
 *
 * Note that the status change bits will be cleared as soon as a port status
 * change event is generated, so we use the saved status from that event.
 */
int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
{
	unsigned long flags;
	u32 temp, status;
1188
	u32 mask;
S
Sarah Sharp 已提交
1189 1190
	int i, retval;
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1191
	int max_ports;
M
Matt Evans 已提交
1192
	__le32 __iomem **port_array;
1193
	struct xhci_bus_state *bus_state;
1194
	bool reset_change = false;
S
Sarah Sharp 已提交
1195

1196
	max_ports = xhci_get_ports(hcd, &port_array);
1197
	bus_state = &xhci->bus_state[hcd_index(hcd)];
S
Sarah Sharp 已提交
1198 1199

	/* Initial status is no changes */
1200
	retval = (max_ports + 8) / 8;
1201
	memset(buf, 0, retval);
1202 1203 1204 1205 1206 1207

	/*
	 * Inform the usbcore about resume-in-progress by returning
	 * a non-zero value even if there are no status changes.
	 */
	status = bus_state->resuming_ports;
S
Sarah Sharp 已提交
1208

1209
	mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
1210

S
Sarah Sharp 已提交
1211 1212
	spin_lock_irqsave(&xhci->lock, flags);
	/* For each port, did anything change?  If so, set that bit in buf. */
1213
	for (i = 0; i < max_ports; i++) {
1214
		temp = readl(port_array[i]);
1215 1216 1217 1218
		if (temp == 0xffffffff) {
			retval = -ENODEV;
			break;
		}
1219
		if ((temp & mask) != 0 ||
1220 1221 1222
			(bus_state->port_c_suspend & 1 << i) ||
			(bus_state->resume_done[i] && time_after_eq(
			    jiffies, bus_state->resume_done[i]))) {
1223
			buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
S
Sarah Sharp 已提交
1224 1225
			status = 1;
		}
1226 1227 1228 1229 1230 1231
		if ((temp & PORT_RC))
			reset_change = true;
	}
	if (!status && !reset_change) {
		xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
		clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1232 1233 1234 1235
	}
	spin_unlock_irqrestore(&xhci->lock, flags);
	return status ? retval : 0;
}
1236 1237 1238 1239 1240 1241

#ifdef CONFIG_PM

int xhci_bus_suspend(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1242
	int max_ports, port_index;
M
Matt Evans 已提交
1243
	__le32 __iomem **port_array;
1244
	struct xhci_bus_state *bus_state;
1245 1246
	unsigned long flags;

1247
	max_ports = xhci_get_ports(hcd, &port_array);
1248
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1249 1250 1251 1252

	spin_lock_irqsave(&xhci->lock, flags);

	if (hcd->self.root_hub->do_remote_wakeup) {
1253 1254
		if (bus_state->resuming_ports ||	/* USB2 */
		    bus_state->port_remote_wakeup) {	/* USB3 */
1255
			spin_unlock_irqrestore(&xhci->lock, flags);
1256
			xhci_dbg(xhci, "suspend failed because a port is resuming\n");
1257
			return -EBUSY;
1258 1259 1260
		}
	}

1261
	port_index = max_ports;
1262
	bus_state->bus_suspended = 0;
1263
	while (port_index--) {
1264 1265 1266 1267
		/* suspend the port if the port is not suspended */
		u32 t1, t2;
		int slot_id;

1268
		t1 = readl(port_array[port_index]);
1269 1270 1271
		t2 = xhci_port_state_to_neutral(t1);

		if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
1272
			xhci_dbg(xhci, "port %d not suspended\n", port_index);
1273
			slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1274
					port_index + 1);
1275 1276 1277 1278 1279 1280 1281
			if (slot_id) {
				spin_unlock_irqrestore(&xhci->lock, flags);
				xhci_stop_device(xhci, slot_id, 1);
				spin_lock_irqsave(&xhci->lock, flags);
			}
			t2 &= ~PORT_PLS_MASK;
			t2 |= PORT_LINK_STROBE | XDEV_U3;
1282
			set_bit(port_index, &bus_state->bus_suspended);
1283
		}
1284
		/* USB core sets remote wake mask for USB 3.0 hubs,
1285
		 * including the USB 3.0 roothub, but only if CONFIG_PM
1286 1287
		 * is enabled, so also enable remote wake here.
		 */
1288
		if (hcd->self.root_hub->do_remote_wakeup) {
1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
			if (t1 & PORT_CONNECT) {
				t2 |= PORT_WKOC_E | PORT_WKDISC_E;
				t2 &= ~PORT_WKCONN_E;
			} else {
				t2 |= PORT_WKOC_E | PORT_WKCONN_E;
				t2 &= ~PORT_WKDISC_E;
			}
		} else
			t2 &= ~PORT_WAKE_BITS;

		t1 = xhci_port_state_to_neutral(t1);
		if (t1 != t2)
1301
			writel(t2, port_array[port_index]);
1302 1303
	}
	hcd->state = HC_STATE_SUSPENDED;
1304
	bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
1305 1306 1307 1308 1309 1310 1311
	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

int xhci_bus_resume(struct usb_hcd *hcd)
{
	struct xhci_hcd	*xhci = hcd_to_xhci(hcd);
1312
	int max_ports, port_index;
M
Matt Evans 已提交
1313
	__le32 __iomem **port_array;
1314
	struct xhci_bus_state *bus_state;
1315 1316
	u32 temp;
	unsigned long flags;
1317 1318 1319 1320
	unsigned long port_was_suspended = 0;
	bool need_usb2_u3_exit = false;
	int slot_id;
	int sret;
1321

1322
	max_ports = xhci_get_ports(hcd, &port_array);
1323
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1324

1325
	if (time_before(jiffies, bus_state->next_statechange))
1326 1327 1328 1329 1330 1331 1332 1333 1334
		msleep(5);

	spin_lock_irqsave(&xhci->lock, flags);
	if (!HCD_HW_ACCESSIBLE(hcd)) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		return -ESHUTDOWN;
	}

	/* delay the irqs */
1335
	temp = readl(&xhci->op_regs->command);
1336
	temp &= ~CMD_EIE;
1337
	writel(temp, &xhci->op_regs->command);
1338

1339 1340
	port_index = max_ports;
	while (port_index--) {
1341 1342 1343 1344
		/* Check whether need resume ports. If needed
		   resume port and disable remote wakeup */
		u32 temp;

1345
		temp = readl(port_array[port_index]);
1346
		if (DEV_SUPERSPEED_ANY(temp))
1347 1348 1349
			temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
		else
			temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
1350
		if (test_bit(port_index, &bus_state->bus_suspended) &&
1351
		    (temp & PORT_PLS_MASK)) {
1352
			set_bit(port_index, &port_was_suspended);
1353
			if (!DEV_SUPERSPEED_ANY(temp)) {
A
Andiry Xu 已提交
1354 1355
				xhci_set_link_state(xhci, port_array,
						port_index, XDEV_RESUME);
1356
				need_usb2_u3_exit = true;
1357 1358
			}
		} else
1359
			writel(temp, port_array[port_index]);
1360 1361
	}

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
	if (need_usb2_u3_exit) {
		spin_unlock_irqrestore(&xhci->lock, flags);
		msleep(20);
		spin_lock_irqsave(&xhci->lock, flags);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Clear PLC to poll it later after XDEV_U0 */
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
	}

	port_index = max_ports;
	while (port_index--) {
		if (!(port_was_suspended & BIT(port_index)))
			continue;
		/* Poll and Clear PLC */
		sret = xhci_handshake(port_array[port_index], PORT_PLC,
				      PORT_PLC, 10 * 1000);
		if (sret)
			xhci_warn(xhci, "port %d resume PLC timeout\n",
				  port_index);
		xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
		slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
		if (slot_id)
			xhci_ring_device(xhci, slot_id);
	}

1393
	(void) readl(&xhci->op_regs->command);
1394

1395
	bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1396
	/* re-enable irqs */
1397
	temp = readl(&xhci->op_regs->command);
1398
	temp |= CMD_EIE;
1399
	writel(temp, &xhci->op_regs->command);
1400
	temp = readl(&xhci->op_regs->command);
1401 1402 1403 1404 1405

	spin_unlock_irqrestore(&xhci->lock, flags);
	return 0;
}

1406
#endif	/* CONFIG_PM */