atmel_serial.c 25.4 KB
Newer Older
1
/*
2
 *  linux/drivers/char/atmel_serial.c
3
 *
4
 *  Driver for Atmel AT91 / AT32 Serial ports
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *  Copyright (C) 2003 Rick Bronson
 *
 *  Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */
#include <linux/module.h>
#include <linux/tty.h>
#include <linux/ioport.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/serial.h>
31
#include <linux/clk.h>
32 33 34
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36
#include <linux/atmel_pdc.h>
37
#include <linux/atmel_serial.h>
38 39 40

#include <asm/io.h>

41
#include <asm/mach/serial_at91.h>
42
#include <asm/arch/board.h>
43

44
#ifdef CONFIG_ARM
45
#include <asm/arch/cpu.h>
46
#include <asm/arch/gpio.h>
47
#endif
48

49
#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
50 51 52 53 54
#define SUPPORT_SYSRQ
#endif

#include <linux/serial_core.h>

55
#ifdef CONFIG_SERIAL_ATMEL_TTYAT
56 57 58 59

/* Use device name ttyAT, major 204 and minor 154-169.  This is necessary if we
 * should coexist with the 8250 driver, such as if we have an external 16C550
 * UART. */
60
#define SERIAL_ATMEL_MAJOR	204
61
#define MINOR_START		154
62
#define ATMEL_DEVICENAME	"ttyAT"
63 64 65 66 67

#else

/* Use device name ttyS, major 4, minor 64-68.  This is the usual serial port
 * name, but it is legally reserved for the 8250 driver. */
68
#define SERIAL_ATMEL_MAJOR	TTY_MAJOR
69
#define MINOR_START		64
70
#define ATMEL_DEVICENAME	"ttyS"
71 72 73

#endif

74
#define ATMEL_ISR_PASS_LIMIT	256
75

76 77 78 79 80 81 82 83 84 85 86 87 88 89
#define UART_PUT_CR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_CR)
#define UART_GET_MR(port)	__raw_readl((port)->membase + ATMEL_US_MR)
#define UART_PUT_MR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_MR)
#define UART_PUT_IER(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_IER)
#define UART_PUT_IDR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_IDR)
#define UART_GET_IMR(port)	__raw_readl((port)->membase + ATMEL_US_IMR)
#define UART_GET_CSR(port)	__raw_readl((port)->membase + ATMEL_US_CSR)
#define UART_GET_CHAR(port)	__raw_readl((port)->membase + ATMEL_US_RHR)
#define UART_PUT_CHAR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_THR)
#define UART_GET_BRGR(port)	__raw_readl((port)->membase + ATMEL_US_BRGR)
#define UART_PUT_BRGR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_BRGR)
#define UART_PUT_RTOR(port,v)	__raw_writel(v, (port)->membase + ATMEL_US_RTOR)

// #define UART_GET_CR(port)	__raw_readl((port)->membase + ATMEL_US_CR)		// is write-only
90 91

 /* PDC registers */
92 93 94 95 96 97 98 99 100 101 102 103 104
#define UART_PUT_PTCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_PTCR)
#define UART_GET_PTSR(port)	__raw_readl((port)->membase + ATMEL_PDC_PTSR)

#define UART_PUT_RPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RPR)
#define UART_GET_RPR(port)	__raw_readl((port)->membase + ATMEL_PDC_RPR)
#define UART_PUT_RCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RCR)
#define UART_PUT_RNPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RNPR)
#define UART_PUT_RNCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_RNCR)

#define UART_PUT_TPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TPR)
#define UART_PUT_TCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TCR)
//#define UART_PUT_TNPR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TNPR)
//#define UART_PUT_TNCR(port,v)	__raw_writel(v, (port)->membase + ATMEL_PDC_TNCR)
105

106 107
static int (*atmel_open_hook)(struct uart_port *);
static void (*atmel_close_hook)(struct uart_port *);
108

109 110 111
/*
 * We wrap our port structure around the generic uart_port.
 */
112
struct atmel_uart_port {
113 114 115
	struct uart_port	uart;		/* uart */
	struct clk		*clk;		/* uart clock */
	unsigned short		suspended;	/* is port suspended? */
116
	int			break_active;	/* break being received */
117 118
};

119
static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
120

121
#ifdef SUPPORT_SYSRQ
122
static struct console atmel_console;
123 124 125 126 127
#endif

/*
 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
 */
128
static u_int atmel_tx_empty(struct uart_port *port)
129
{
130
	return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
131 132 133 134 135
}

/*
 * Set state of the modem control output lines
 */
136
static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
137 138
{
	unsigned int control = 0;
139
	unsigned int mode;
140

141
#ifdef CONFIG_ARCH_AT91RM9200
142
	if (cpu_is_at91rm9200()) {
143 144 145 146
		/*
		 * AT91RM9200 Errata #39: RTS0 is not internally connected to PA21.
		 *  We need to drive the pin manually.
		 */
147
		if (port->mapbase == AT91RM9200_BASE_US0) {
148
			if (mctrl & TIOCM_RTS)
149
				at91_set_gpio_value(AT91_PIN_PA21, 0);
150
			else
151
				at91_set_gpio_value(AT91_PIN_PA21, 1);
152
		}
153
	}
154
#endif
155 156

	if (mctrl & TIOCM_RTS)
157
		control |= ATMEL_US_RTSEN;
158
	else
159
		control |= ATMEL_US_RTSDIS;
160 161

	if (mctrl & TIOCM_DTR)
162
		control |= ATMEL_US_DTREN;
163
	else
164
		control |= ATMEL_US_DTRDIS;
165

166 167 168
	UART_PUT_CR(port, control);

	/* Local loopback mode? */
169
	mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
170
	if (mctrl & TIOCM_LOOP)
171
		mode |= ATMEL_US_CHMODE_LOC_LOOP;
172
	else
173
		mode |= ATMEL_US_CHMODE_NORMAL;
174
	UART_PUT_MR(port, mode);
175 176 177 178 179
}

/*
 * Get state of the modem control input lines
 */
180
static u_int atmel_get_mctrl(struct uart_port *port)
181 182 183 184 185 186 187 188
{
	unsigned int status, ret = 0;

	status = UART_GET_CSR(port);

	/*
	 * The control signals are active low.
	 */
189
	if (!(status & ATMEL_US_DCD))
190
		ret |= TIOCM_CD;
191
	if (!(status & ATMEL_US_CTS))
192
		ret |= TIOCM_CTS;
193
	if (!(status & ATMEL_US_DSR))
194
		ret |= TIOCM_DSR;
195
	if (!(status & ATMEL_US_RI))
196 197 198 199 200 201 202 203
		ret |= TIOCM_RI;

	return ret;
}

/*
 * Stop transmitting.
 */
204
static void atmel_stop_tx(struct uart_port *port)
205
{
206
	UART_PUT_IDR(port, ATMEL_US_TXRDY);
207 208 209 210 211
}

/*
 * Start transmitting.
 */
212
static void atmel_start_tx(struct uart_port *port)
213
{
214
	UART_PUT_IER(port, ATMEL_US_TXRDY);
215 216 217 218 219
}

/*
 * Stop receiving - port is in process of being closed.
 */
220
static void atmel_stop_rx(struct uart_port *port)
221
{
222
	UART_PUT_IDR(port, ATMEL_US_RXRDY);
223 224 225 226 227
}

/*
 * Enable modem status interrupts
 */
228
static void atmel_enable_ms(struct uart_port *port)
229
{
230
	UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
231 232 233 234 235
}

/*
 * Control the transmission of a break signal
 */
236
static void atmel_break_ctl(struct uart_port *port, int break_state)
237 238
{
	if (break_state != 0)
239
		UART_PUT_CR(port, ATMEL_US_STTBRK);	/* start break */
240
	else
241
		UART_PUT_CR(port, ATMEL_US_STPBRK);	/* stop break */
242 243 244 245 246
}

/*
 * Characters received (called from interrupt handler)
 */
247
static void atmel_rx_chars(struct uart_port *port)
248
{
249
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
250 251 252
	struct tty_struct *tty = port->info->tty;
	unsigned int status, ch, flg;

253
	status = UART_GET_CSR(port);
254
	while (status & ATMEL_US_RXRDY) {
255 256 257 258 259 260 261 262 263 264
		ch = UART_GET_CHAR(port);

		port->icount.rx++;

		flg = TTY_NORMAL;

		/*
		 * note that the error handling code is
		 * out of the main execution path
		 */
265 266 267
		if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME
				       | ATMEL_US_OVRE | ATMEL_US_RXBRK)
			     || atmel_port->break_active)) {
268
			UART_PUT_CR(port, ATMEL_US_RSTSTA);	/* clear error */
269 270
			if (status & ATMEL_US_RXBRK
			    && !atmel_port->break_active) {
271
				status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);	/* ignore side-effect */
272
				port->icount.brk++;
273 274
				atmel_port->break_active = 1;
				UART_PUT_IER(port, ATMEL_US_RXBRK);
275 276
				if (uart_handle_break(port))
					goto ignore_char;
277 278 279 280 281 282 283 284 285 286 287
			} else {
				/*
				 * This is either the end-of-break
				 * condition or we've received at
				 * least one character without RXBRK
				 * being set. In both cases, the next
				 * RXBRK will indicate start-of-break.
				 */
				UART_PUT_IDR(port, ATMEL_US_RXBRK);
				status &= ~ATMEL_US_RXBRK;
				atmel_port->break_active = 0;
288
			}
289
			if (status & ATMEL_US_PARE)
290
				port->icount.parity++;
291
			if (status & ATMEL_US_FRAME)
292
				port->icount.frame++;
293
			if (status & ATMEL_US_OVRE)
294 295
				port->icount.overrun++;

296 297
			status &= port->read_status_mask;

298
			if (status & ATMEL_US_RXBRK)
299
				flg = TTY_BREAK;
300
			else if (status & ATMEL_US_PARE)
301
				flg = TTY_PARITY;
302
			else if (status & ATMEL_US_FRAME)
303 304 305
				flg = TTY_FRAME;
		}

306
		if (uart_handle_sysrq_char(port, ch))
307 308
			goto ignore_char;

309
		uart_insert_char(port, status, ATMEL_US_OVRE, ch, flg);
310 311

	ignore_char:
312
		status = UART_GET_CSR(port);
313 314 315 316 317 318 319 320
	}

	tty_flip_buffer_push(tty);
}

/*
 * Transmit characters (called from interrupt handler)
 */
321
static void atmel_tx_chars(struct uart_port *port)
322 323 324 325 326 327 328 329 330 331
{
	struct circ_buf *xmit = &port->info->xmit;

	if (port->x_char) {
		UART_PUT_CHAR(port, port->x_char);
		port->icount.tx++;
		port->x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
332
		atmel_stop_tx(port);
333 334 335
		return;
	}

336
	while (UART_GET_CSR(port) & ATMEL_US_TXRDY) {
337 338 339 340 341 342 343 344 345 346 347
		UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		port->icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	}

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);

	if (uart_circ_empty(xmit))
348
		atmel_stop_tx(port);
349 350 351 352 353
}

/*
 * Interrupt handler
 */
354
static irqreturn_t atmel_interrupt(int irq, void *dev_id)
355 356
{
	struct uart_port *port = dev_id;
357
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
358 359 360
	unsigned int status, pending, pass_counter = 0;

	status = UART_GET_CSR(port);
361 362 363
	pending = status & UART_GET_IMR(port);
	while (pending) {
		/* Interrupt receive */
364
		if (pending & ATMEL_US_RXRDY)
365
			atmel_rx_chars(port);
366 367 368 369 370 371 372 373 374 375
		else if (pending & ATMEL_US_RXBRK) {
			/*
			 * End of break detected. If it came along
			 * with a character, atmel_rx_chars will
			 * handle it.
			 */
			UART_PUT_CR(port, ATMEL_US_RSTSTA);
			UART_PUT_IDR(port, ATMEL_US_RXBRK);
			atmel_port->break_active = 0;
		}
376 377

		// TODO: All reads to CSR will clear these interrupts!
378 379 380 381 382 383 384
		if (pending & ATMEL_US_RIIC) port->icount.rng++;
		if (pending & ATMEL_US_DSRIC) port->icount.dsr++;
		if (pending & ATMEL_US_DCDIC)
			uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
		if (pending & ATMEL_US_CTSIC)
			uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
		if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC))
385 386 387
			wake_up_interruptible(&port->info->delta_msr_wait);

		/* Interrupt transmit */
388 389
		if (pending & ATMEL_US_TXRDY)
			atmel_tx_chars(port);
390

391
		if (pass_counter++ > ATMEL_ISR_PASS_LIMIT)
392
			break;
393

394 395
		status = UART_GET_CSR(port);
		pending = status & UART_GET_IMR(port);
396 397 398 399 400 401 402
	}
	return IRQ_HANDLED;
}

/*
 * Perform initialization and enable port for reception
 */
403
static int atmel_startup(struct uart_port *port)
404 405 406 407 408 409 410 411 412 413 414 415 416
{
	int retval;

	/*
	 * Ensure that no interrupts are enabled otherwise when
	 * request_irq() is called we could get stuck trying to
	 * handle an unexpected interrupt
	 */
	UART_PUT_IDR(port, -1);

	/*
	 * Allocate the IRQ
	 */
417
	retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED, "atmel_serial", port);
418
	if (retval) {
419
		printk("atmel_serial: atmel_startup - Can't get irq\n");
420 421 422 423 424 425 426
		return retval;
	}

	/*
	 * If there is a specific "open" function (to register
	 * control line interrupts)
	 */
427 428
	if (atmel_open_hook) {
		retval = atmel_open_hook(port);
429 430 431 432 433 434 435 436 437
		if (retval) {
			free_irq(port->irq, port);
			return retval;
		}
	}

	/*
	 * Finally, enable the serial port
	 */
438 439
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);		/* enable xmit & rcvr */
440

441
	UART_PUT_IER(port, ATMEL_US_RXRDY);		/* enable receive only */
442

443 444 445 446 447 448
	return 0;
}

/*
 * Disable the port
 */
449
static void atmel_shutdown(struct uart_port *port)
450 451 452 453
{
	/*
	 * Disable all interrupts, port and break condition.
	 */
454
	UART_PUT_CR(port, ATMEL_US_RSTSTA);
455 456 457 458 459 460 461 462 463 464 465
	UART_PUT_IDR(port, -1);

	/*
	 * Free the interrupt
	 */
	free_irq(port->irq, port);

	/*
	 * If there is a specific "close" function (to unregister
	 * control line interrupts)
	 */
466 467
	if (atmel_close_hook)
		atmel_close_hook(port);
468 469 470 471 472
}

/*
 * Power / Clock management.
 */
473
static void atmel_serial_pm(struct uart_port *port, unsigned int state, unsigned int oldstate)
474
{
475
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
476

477 478 479 480 481 482
	switch (state) {
		case 0:
			/*
			 * Enable the peripheral clock for this serial port.
			 * This is called on uart_open() or a resume event.
			 */
483
			clk_enable(atmel_port->clk);
484 485 486 487 488 489
			break;
		case 3:
			/*
			 * Disable the peripheral clock for this serial port.
			 * This is called on uart_close() or a suspend event.
			 */
490
			clk_disable(atmel_port->clk);
491 492
			break;
		default:
493
			printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
494 495 496 497 498 499
	}
}

/*
 * Change the port parameters
 */
A
Alan Cox 已提交
500
static void atmel_set_termios(struct uart_port *port, struct ktermios * termios, struct ktermios * old)
501 502 503 504
{
	unsigned long flags;
	unsigned int mode, imr, quot, baud;

505 506 507
	/* Get current mode register */
	mode = UART_GET_MR(port) & ~(ATMEL_US_USCLKS | ATMEL_US_CHRL | ATMEL_US_NBSTOP | ATMEL_US_PAR);

508 509 510
	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
	quot = uart_get_divisor(port, baud);

511 512 513 514
	if (quot > 65535) {		/* BRGR is 16-bit, so switch to slower clock */
		quot /= 8;
		mode |= ATMEL_US_USCLKS_MCK_DIV8;
	}
515 516 517 518

	/* byte size */
	switch (termios->c_cflag & CSIZE) {
	case CS5:
519
		mode |= ATMEL_US_CHRL_5;
520 521
		break;
	case CS6:
522
		mode |= ATMEL_US_CHRL_6;
523 524
		break;
	case CS7:
525
		mode |= ATMEL_US_CHRL_7;
526 527
		break;
	default:
528
		mode |= ATMEL_US_CHRL_8;
529 530 531 532 533
		break;
	}

	/* stop bits */
	if (termios->c_cflag & CSTOPB)
534
		mode |= ATMEL_US_NBSTOP_2;
535 536 537 538 539

	/* parity */
	if (termios->c_cflag & PARENB) {
		if (termios->c_cflag & CMSPAR) {			/* Mark or Space parity */
			if (termios->c_cflag & PARODD)
540
				mode |= ATMEL_US_PAR_MARK;
541
			else
542
				mode |= ATMEL_US_PAR_SPACE;
543 544
		}
		else if (termios->c_cflag & PARODD)
545
			mode |= ATMEL_US_PAR_ODD;
546
		else
547
			mode |= ATMEL_US_PAR_EVEN;
548 549
	}
	else
550
		mode |= ATMEL_US_PAR_NONE;
551 552 553

	spin_lock_irqsave(&port->lock, flags);

554
	port->read_status_mask = ATMEL_US_OVRE;
555
	if (termios->c_iflag & INPCK)
556
		port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
557
	if (termios->c_iflag & (BRKINT | PARMRK))
558
		port->read_status_mask |= ATMEL_US_RXBRK;
559 560 561 562 563 564

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
565
		port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
566
	if (termios->c_iflag & IGNBRK) {
567
		port->ignore_status_mask |= ATMEL_US_RXBRK;
568 569 570 571 572
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
573
			port->ignore_status_mask |= ATMEL_US_OVRE;
574 575 576 577 578 579 580 581 582 583
	}

	// TODO: Ignore all characters if CREAD is set.

	/* update the per-port timeout */
	uart_update_timeout(port, termios->c_cflag, baud);

	/* disable interrupts and drain transmitter */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
	UART_PUT_IDR(port, -1);		/* disable all interrupts */
584
	while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY)) { barrier(); }
585 586

	/* disable receiver and transmitter */
587
	UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
588 589 590 591 592 593

	/* set the parity, stop bits and data size */
	UART_PUT_MR(port, mode);

	/* set the baud rate */
	UART_PUT_BRGR(port, quot);
594 595
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
596 597 598 599 600 601 602 603 604 605 606 607 608 609

	/* restore interrupts */
	UART_PUT_IER(port, imr);

	/* CTS flow-control and modem-status interrupts */
	if (UART_ENABLE_MS(port, termios->c_cflag))
		port->ops->enable_ms(port);

	spin_unlock_irqrestore(&port->lock, flags);
}

/*
 * Return string describing the specified port
 */
610
static const char *atmel_type(struct uart_port *port)
611
{
612
	return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
613 614 615 616 617
}

/*
 * Release the memory region(s) being used by 'port'.
 */
618
static void atmel_release_port(struct uart_port *port)
619
{
620 621 622 623 624 625 626 627 628
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

	release_mem_region(port->mapbase, size);

	if (port->flags & UPF_IOREMAP) {
		iounmap(port->membase);
		port->membase = NULL;
	}
629 630 631 632 633
}

/*
 * Request the memory region(s) being used by 'port'.
 */
634
static int atmel_request_port(struct uart_port *port)
635
{
636 637 638
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

639
	if (!request_mem_region(port->mapbase, size, "atmel_serial"))
640 641 642 643 644 645 646 647 648
		return -EBUSY;

	if (port->flags & UPF_IOREMAP) {
		port->membase = ioremap(port->mapbase, size);
		if (port->membase == NULL) {
			release_mem_region(port->mapbase, size);
			return -ENOMEM;
		}
	}
649

650
	return 0;
651 652 653 654 655
}

/*
 * Configure/autoconfigure the port.
 */
656
static void atmel_config_port(struct uart_port *port, int flags)
657 658
{
	if (flags & UART_CONFIG_TYPE) {
659
		port->type = PORT_ATMEL;
660
		atmel_request_port(port);
661 662 663 664 665 666
	}
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 */
667
static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
668 669
{
	int ret = 0;
670
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
		ret = -EINVAL;
	if (port->irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != SERIAL_IO_MEM)
		ret = -EINVAL;
	if (port->uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
	if ((void *)port->mapbase != ser->iomem_base)
		ret = -EINVAL;
	if (port->iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static struct uart_ops atmel_pops = {
	.tx_empty	= atmel_tx_empty,
	.set_mctrl	= atmel_set_mctrl,
	.get_mctrl	= atmel_get_mctrl,
	.stop_tx	= atmel_stop_tx,
	.start_tx	= atmel_start_tx,
	.stop_rx	= atmel_stop_rx,
	.enable_ms	= atmel_enable_ms,
	.break_ctl	= atmel_break_ctl,
	.startup	= atmel_startup,
	.shutdown	= atmel_shutdown,
	.set_termios	= atmel_set_termios,
	.type		= atmel_type,
	.release_port	= atmel_release_port,
	.request_port	= atmel_request_port,
	.config_port	= atmel_config_port,
	.verify_port	= atmel_verify_port,
	.pm		= atmel_serial_pm,
705 706
};

707 708 709
/*
 * Configure the port from the platform device resource info.
 */
710
static void __devinit atmel_init_port(struct atmel_uart_port *atmel_port, struct platform_device *pdev)
711
{
712
	struct uart_port *port = &atmel_port->uart;
713
	struct atmel_uart_data *data = pdev->dev.platform_data;
714 715

	port->iotype	= UPIO_MEM;
716
	port->flags	= UPF_BOOT_AUTOCONF;
717
	port->ops	= &atmel_pops;
718
	port->fifosize	= 1;
719 720 721 722 723 724
	port->line	= pdev->id;
	port->dev	= &pdev->dev;

	port->mapbase	= pdev->resource[0].start;
	port->irq	= pdev->resource[1].start;

725 726 727
	if (data->regs)
		/* Already mapped by setup code */
		port->membase = data->regs;
728 729 730 731
	else {
		port->flags	|= UPF_IOREMAP;
		port->membase	= NULL;
	}
732

733 734 735 736
	if (!atmel_port->clk) {		/* for console, the clock could already be configured */
		atmel_port->clk = clk_get(&pdev->dev, "usart");
		clk_enable(atmel_port->clk);
		port->uartclk = clk_get_rate(atmel_port->clk);
737
	}
738 739
}

740 741 742
/*
 * Register board-specific modem-control line handlers.
 */
743
void __init atmel_register_uart_fns(struct atmel_port_fns *fns)
744 745
{
	if (fns->enable_ms)
746
		atmel_pops.enable_ms = fns->enable_ms;
747
	if (fns->get_mctrl)
748
		atmel_pops.get_mctrl = fns->get_mctrl;
749
	if (fns->set_mctrl)
750
		atmel_pops.set_mctrl = fns->set_mctrl;
751 752
	atmel_open_hook		= fns->open;
	atmel_close_hook	= fns->close;
753 754
	atmel_pops.pm		= fns->pm;
	atmel_pops.set_wake	= fns->set_wake;
755 756 757
}


758
#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
759
static void atmel_console_putchar(struct uart_port *port, int ch)
760
{
761
	while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
762 763 764
		barrier();
	UART_PUT_CHAR(port, ch);
}
765 766 767 768

/*
 * Interrupts are disabled on entering
 */
769
static void atmel_console_write(struct console *co, const char *s, u_int count)
770
{
771
	struct uart_port *port = &atmel_ports[co->index].uart;
772
	unsigned int status, imr;
773 774 775 776 777

	/*
	 *	First, save IMR and then disable interrupts
	 */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
778
	UART_PUT_IDR(port, ATMEL_US_RXRDY | ATMEL_US_TXRDY);
779

780
	uart_console_write(port, s, count, atmel_console_putchar);
781 782 783 784 785 786 787

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore IMR
	 */
	do {
		status = UART_GET_CSR(port);
788
	} while (!(status & ATMEL_US_TXRDY));
789 790 791 792 793 794 795
	UART_PUT_IER(port, imr);	/* set interrupts back the way they were */
}

/*
 * If the port was already initialised (eg, by a boot loader), try to determine
 * the current setup.
 */
796
static void __init atmel_console_get_options(struct uart_port *port, int *baud, int *parity, int *bits)
797 798 799 800 801 802
{
	unsigned int mr, quot;

// TODO: CR is a write-only register
//	unsigned int cr;
//
803 804
//	cr = UART_GET_CR(port) & (ATMEL_US_RXEN | ATMEL_US_TXEN);
//	if (cr == (ATMEL_US_RXEN | ATMEL_US_TXEN)) {
805 806 807
//		/* ok, the port was enabled */
//	}

808 809
	mr = UART_GET_MR(port) & ATMEL_US_CHRL;
	if (mr == ATMEL_US_CHRL_8)
810 811 812 813
		*bits = 8;
	else
		*bits = 7;

814 815
	mr = UART_GET_MR(port) & ATMEL_US_PAR;
	if (mr == ATMEL_US_PAR_EVEN)
816
		*parity = 'e';
817
	else if (mr == ATMEL_US_PAR_ODD)
818 819
		*parity = 'o';

820 821 822 823 824 825
	/*
	 * The serial core only rounds down when matching this to a
	 * supported baud rate. Make sure we don't end up slightly
	 * lower than one of those, as it would make us fall through
	 * to a much lower baud rate than we really want.
	 */
826
	quot = UART_GET_BRGR(port);
827
	*baud = port->uartclk / (16 * (quot - 1));
828 829
}

830
static int __init atmel_console_setup(struct console *co, char *options)
831
{
832
	struct uart_port *port = &atmel_ports[co->index].uart;
833 834 835 836 837
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

838 839
	if (port->membase == 0)		/* Port not initialized yet - delay setup */
		return -ENODEV;
840 841

	UART_PUT_IDR(port, -1);				/* disable interrupts */
842 843
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
844 845 846 847

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
848
		atmel_console_get_options(port, &baud, &parity, &bits);
849 850 851 852

	return uart_set_options(port, co, baud, parity, bits, flow);
}

853
static struct uart_driver atmel_uart;
854

855 856 857
static struct console atmel_console = {
	.name		= ATMEL_DEVICENAME,
	.write		= atmel_console_write,
858
	.device		= uart_console_device,
859
	.setup		= atmel_console_setup,
860 861
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
862
	.data		= &atmel_uart,
863 864
};

865
#define ATMEL_CONSOLE_DEVICE	&atmel_console
866

867 868 869
/*
 * Early console initialization (before VM subsystem initialized).
 */
870
static int __init atmel_console_init(void)
871
{
872
	if (atmel_default_console_device) {
873 874 875
		add_preferred_console(ATMEL_DEVICENAME, atmel_default_console_device->id, NULL);
		atmel_init_port(&(atmel_ports[atmel_default_console_device->id]), atmel_default_console_device);
		register_console(&atmel_console);
876
	}
877 878 879

	return 0;
}
880
console_initcall(atmel_console_init);
881

882 883 884
/*
 * Late console initialization.
 */
885
static int __init atmel_late_console_init(void)
886
{
887 888
	if (atmel_default_console_device && !(atmel_console.flags & CON_ENABLED))
		register_console(&atmel_console);
889 890 891

	return 0;
}
892
core_initcall(atmel_late_console_init);
893

894
#else
895
#define ATMEL_CONSOLE_DEVICE	NULL
896 897
#endif

898
static struct uart_driver atmel_uart = {
899
	.owner			= THIS_MODULE,
900 901 902
	.driver_name		= "atmel_serial",
	.dev_name		= ATMEL_DEVICENAME,
	.major			= SERIAL_ATMEL_MAJOR,
903
	.minor			= MINOR_START,
904
	.nr			= ATMEL_MAX_UART,
905
	.cons			= ATMEL_CONSOLE_DEVICE,
906 907
};

908
#ifdef CONFIG_PM
909
static int atmel_serial_suspend(struct platform_device *pdev, pm_message_t state)
910
{
911
	struct uart_port *port = platform_get_drvdata(pdev);
912
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
913 914 915 916

	if (device_may_wakeup(&pdev->dev) && !at91_suspend_entering_slow_clock())
		enable_irq_wake(port->irq);
	else {
917 918
		uart_suspend_port(&atmel_uart, port);
		atmel_port->suspended = 1;
919
	}
920

921 922
	return 0;
}
923

924
static int atmel_serial_resume(struct platform_device *pdev)
925 926
{
	struct uart_port *port = platform_get_drvdata(pdev);
927
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
928

929 930 931
	if (atmel_port->suspended) {
		uart_resume_port(&atmel_uart, port);
		atmel_port->suspended = 0;
932
	}
933 934
	else
		disable_irq_wake(port->irq);
935 936 937

	return 0;
}
938
#else
939 940
#define atmel_serial_suspend NULL
#define atmel_serial_resume NULL
941
#endif
942

943
static int __devinit atmel_serial_probe(struct platform_device *pdev)
944
{
945
	struct atmel_uart_port *port;
946
	int ret;
947

948 949
	port = &atmel_ports[pdev->id];
	atmel_init_port(port, pdev);
950

951
	ret = uart_add_one_port(&atmel_uart, &port->uart);
952 953 954 955 956 957 958 959
	if (!ret) {
		device_init_wakeup(&pdev->dev, 1);
		platform_set_drvdata(pdev, port);
	}

	return ret;
}

960
static int __devexit atmel_serial_remove(struct platform_device *pdev)
961 962
{
	struct uart_port *port = platform_get_drvdata(pdev);
963
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
964 965
	int ret = 0;

966 967
	clk_disable(atmel_port->clk);
	clk_put(atmel_port->clk);
968 969 970 971 972

	device_init_wakeup(&pdev->dev, 0);
	platform_set_drvdata(pdev, NULL);

	if (port) {
973
		ret = uart_remove_one_port(&atmel_uart, port);
974 975 976 977 978 979
		kfree(port);
	}

	return ret;
}

980 981 982 983 984
static struct platform_driver atmel_serial_driver = {
	.probe		= atmel_serial_probe,
	.remove		= __devexit_p(atmel_serial_remove),
	.suspend	= atmel_serial_suspend,
	.resume		= atmel_serial_resume,
985
	.driver		= {
986
		.name	= "atmel_usart",
987 988 989 990
		.owner	= THIS_MODULE,
	},
};

991
static int __init atmel_serial_init(void)
992 993 994
{
	int ret;

995
	ret = uart_register_driver(&atmel_uart);
996 997 998
	if (ret)
		return ret;

999
	ret = platform_driver_register(&atmel_serial_driver);
1000
	if (ret)
1001
		uart_unregister_driver(&atmel_uart);
1002 1003 1004 1005

	return ret;
}

1006
static void __exit atmel_serial_exit(void)
1007
{
1008 1009
	platform_driver_unregister(&atmel_serial_driver);
	uart_unregister_driver(&atmel_uart);
1010 1011
}

1012 1013
module_init(atmel_serial_init);
module_exit(atmel_serial_exit);
1014 1015

MODULE_AUTHOR("Rick Bronson");
1016
MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
1017
MODULE_LICENSE("GPL");