atmel_serial.c 24.6 KB
Newer Older
1
/*
2
 *  linux/drivers/char/atmel_serial.c
3
 *
4
 *  Driver for Atmel AT91 / AT32 Serial ports
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *  Copyright (C) 2003 Rick Bronson
 *
 *  Based on drivers/char/serial_sa1100.c, by Deep Blue Solutions Ltd.
 *  Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */
#include <linux/module.h>
#include <linux/tty.h>
#include <linux/ioport.h>
#include <linux/slab.h>
#include <linux/init.h>
#include <linux/serial.h>
31
#include <linux/clk.h>
32 33 34
#include <linux/console.h>
#include <linux/sysrq.h>
#include <linux/tty_flip.h>
35
#include <linux/platform_device.h>
36 37 38

#include <asm/io.h>

39
#include <asm/mach/serial_at91.h>
40
#include <asm/arch/board.h>
41
#include <asm/arch/at91_pdc.h>
42
#ifdef CONFIG_ARM
43
#include <asm/arch/cpu.h>
44
#include <asm/arch/gpio.h>
45
#endif
46

47 48
#include "atmel_serial.h"

49
#if defined(CONFIG_SERIAL_ATMEL_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
50 51 52 53 54
#define SUPPORT_SYSRQ
#endif

#include <linux/serial_core.h>

55
#ifdef CONFIG_SERIAL_ATMEL_TTYAT
56 57 58 59

/* Use device name ttyAT, major 204 and minor 154-169.  This is necessary if we
 * should coexist with the 8250 driver, such as if we have an external 16C550
 * UART. */
60
#define SERIAL_ATMEL_MAJOR	204
61
#define MINOR_START		154
62
#define ATMEL_DEVICENAME	"ttyAT"
63 64 65 66 67

#else

/* Use device name ttyS, major 4, minor 64-68.  This is the usual serial port
 * name, but it is legally reserved for the 8250 driver. */
68
#define SERIAL_ATMEL_MAJOR	TTY_MAJOR
69
#define MINOR_START		64
70
#define ATMEL_DEVICENAME	"ttyS"
71 72 73

#endif

74
#define ATMEL_ISR_PASS_LIMIT	256
75

76 77 78 79 80 81 82 83 84 85 86 87
#define UART_PUT_CR(port,v)	writel(v, (port)->membase + ATMEL_US_CR)
#define UART_GET_MR(port)	readl((port)->membase + ATMEL_US_MR)
#define UART_PUT_MR(port,v)	writel(v, (port)->membase + ATMEL_US_MR)
#define UART_PUT_IER(port,v)	writel(v, (port)->membase + ATMEL_US_IER)
#define UART_PUT_IDR(port,v)	writel(v, (port)->membase + ATMEL_US_IDR)
#define UART_GET_IMR(port)	readl((port)->membase + ATMEL_US_IMR)
#define UART_GET_CSR(port)	readl((port)->membase + ATMEL_US_CSR)
#define UART_GET_CHAR(port)	readl((port)->membase + ATMEL_US_RHR)
#define UART_PUT_CHAR(port,v)	writel(v, (port)->membase + ATMEL_US_THR)
#define UART_GET_BRGR(port)	readl((port)->membase + ATMEL_US_BRGR)
#define UART_PUT_BRGR(port,v)	writel(v, (port)->membase + ATMEL_US_BRGR)
#define UART_PUT_RTOR(port,v)	writel(v, (port)->membase + ATMEL_US_RTOR)
88

89
// #define UART_GET_CR(port)	readl((port)->membase + ATMEL_US_CR)		// is write-only
90 91

 /* PDC registers */
92 93
#define UART_PUT_PTCR(port,v)	writel(v, (port)->membase + ATMEL_PDC_PTCR)
#define UART_GET_PTSR(port)	readl((port)->membase + ATMEL_PDC_PTSR)
94

95 96 97 98 99
#define UART_PUT_RPR(port,v)	writel(v, (port)->membase + ATMEL_PDC_RPR)
#define UART_GET_RPR(port)	readl((port)->membase + ATMEL_PDC_RPR)
#define UART_PUT_RCR(port,v)	writel(v, (port)->membase + ATMEL_PDC_RCR)
#define UART_PUT_RNPR(port,v)	writel(v, (port)->membase + ATMEL_PDC_RNPR)
#define UART_PUT_RNCR(port,v)	writel(v, (port)->membase + ATMEL_PDC_RNCR)
100

101 102 103 104
#define UART_PUT_TPR(port,v)	writel(v, (port)->membase + ATMEL_PDC_TPR)
#define UART_PUT_TCR(port,v)	writel(v, (port)->membase + ATMEL_PDC_TCR)
//#define UART_PUT_TNPR(port,v)	writel(v, (port)->membase + ATMEL_PDC_TNPR)
//#define UART_PUT_TNCR(port,v)	writel(v, (port)->membase + ATMEL_PDC_TNCR)
105

106 107
static int (*atmel_open_hook)(struct uart_port *);
static void (*atmel_close_hook)(struct uart_port *);
108

109 110 111
/*
 * We wrap our port structure around the generic uart_port.
 */
112
struct atmel_uart_port {
113 114 115 116 117
	struct uart_port	uart;		/* uart */
	struct clk		*clk;		/* uart clock */
	unsigned short		suspended;	/* is port suspended? */
};

118
static struct atmel_uart_port atmel_ports[ATMEL_MAX_UART];
119

120
#ifdef SUPPORT_SYSRQ
121
static struct console atmel_console;
122 123 124 125 126
#endif

/*
 * Return TIOCSER_TEMT when transmitter FIFO and Shift register is empty.
 */
127
static u_int atmel_tx_empty(struct uart_port *port)
128
{
129
	return (UART_GET_CSR(port) & ATMEL_US_TXEMPTY) ? TIOCSER_TEMT : 0;
130 131 132 133 134
}

/*
 * Set state of the modem control output lines
 */
135
static void atmel_set_mctrl(struct uart_port *port, u_int mctrl)
136 137
{
	unsigned int control = 0;
138
	unsigned int mode;
139

140
#ifdef CONFIG_ARCH_AT91RM9200
141
	if (cpu_is_at91rm9200()) {
142 143 144 145
		/*
		 * AT91RM9200 Errata #39: RTS0 is not internally connected to PA21.
		 *  We need to drive the pin manually.
		 */
146
		if (port->mapbase == AT91RM9200_BASE_US0) {
147
			if (mctrl & TIOCM_RTS)
148
				at91_set_gpio_value(AT91_PIN_PA21, 0);
149
			else
150
				at91_set_gpio_value(AT91_PIN_PA21, 1);
151
		}
152
	}
153
#endif
154 155

	if (mctrl & TIOCM_RTS)
156
		control |= ATMEL_US_RTSEN;
157
	else
158
		control |= ATMEL_US_RTSDIS;
159 160

	if (mctrl & TIOCM_DTR)
161
		control |= ATMEL_US_DTREN;
162
	else
163
		control |= ATMEL_US_DTRDIS;
164

165 166 167
	UART_PUT_CR(port, control);

	/* Local loopback mode? */
168
	mode = UART_GET_MR(port) & ~ATMEL_US_CHMODE;
169
	if (mctrl & TIOCM_LOOP)
170
		mode |= ATMEL_US_CHMODE_LOC_LOOP;
171
	else
172
		mode |= ATMEL_US_CHMODE_NORMAL;
173
	UART_PUT_MR(port, mode);
174 175 176 177 178
}

/*
 * Get state of the modem control input lines
 */
179
static u_int atmel_get_mctrl(struct uart_port *port)
180 181 182 183 184 185 186 187
{
	unsigned int status, ret = 0;

	status = UART_GET_CSR(port);

	/*
	 * The control signals are active low.
	 */
188
	if (!(status & ATMEL_US_DCD))
189
		ret |= TIOCM_CD;
190
	if (!(status & ATMEL_US_CTS))
191
		ret |= TIOCM_CTS;
192
	if (!(status & ATMEL_US_DSR))
193
		ret |= TIOCM_DSR;
194
	if (!(status & ATMEL_US_RI))
195 196 197 198 199 200 201 202
		ret |= TIOCM_RI;

	return ret;
}

/*
 * Stop transmitting.
 */
203
static void atmel_stop_tx(struct uart_port *port)
204
{
205
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
206

207
	UART_PUT_IDR(port, ATMEL_US_TXRDY);
208 209 210 211 212
}

/*
 * Start transmitting.
 */
213
static void atmel_start_tx(struct uart_port *port)
214
{
215
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
216

217
	UART_PUT_IER(port, ATMEL_US_TXRDY);
218 219 220 221 222
}

/*
 * Stop receiving - port is in process of being closed.
 */
223
static void atmel_stop_rx(struct uart_port *port)
224
{
225
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
226

227
	UART_PUT_IDR(port, ATMEL_US_RXRDY);
228 229 230 231 232
}

/*
 * Enable modem status interrupts
 */
233
static void atmel_enable_ms(struct uart_port *port)
234
{
235
	UART_PUT_IER(port, ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC);
236 237 238 239 240
}

/*
 * Control the transmission of a break signal
 */
241
static void atmel_break_ctl(struct uart_port *port, int break_state)
242 243
{
	if (break_state != 0)
244
		UART_PUT_CR(port, ATMEL_US_STTBRK);	/* start break */
245
	else
246
		UART_PUT_CR(port, ATMEL_US_STPBRK);	/* stop break */
247 248 249 250 251
}

/*
 * Characters received (called from interrupt handler)
 */
252
static void atmel_rx_chars(struct uart_port *port)
253 254 255 256
{
	struct tty_struct *tty = port->info->tty;
	unsigned int status, ch, flg;

257
	status = UART_GET_CSR(port);
258
	while (status & ATMEL_US_RXRDY) {
259 260 261 262 263 264 265 266 267 268
		ch = UART_GET_CHAR(port);

		port->icount.rx++;

		flg = TTY_NORMAL;

		/*
		 * note that the error handling code is
		 * out of the main execution path
		 */
269 270 271 272
		if (unlikely(status & (ATMEL_US_PARE | ATMEL_US_FRAME | ATMEL_US_OVRE | ATMEL_US_RXBRK))) {
			UART_PUT_CR(port, ATMEL_US_RSTSTA);	/* clear error */
			if (status & ATMEL_US_RXBRK) {
				status &= ~(ATMEL_US_PARE | ATMEL_US_FRAME);	/* ignore side-effect */
273 274 275 276
				port->icount.brk++;
				if (uart_handle_break(port))
					goto ignore_char;
			}
277
			if (status & ATMEL_US_PARE)
278
				port->icount.parity++;
279
			if (status & ATMEL_US_FRAME)
280
				port->icount.frame++;
281
			if (status & ATMEL_US_OVRE)
282 283
				port->icount.overrun++;

284 285
			status &= port->read_status_mask;

286
			if (status & ATMEL_US_RXBRK)
287
				flg = TTY_BREAK;
288
			else if (status & ATMEL_US_PARE)
289
				flg = TTY_PARITY;
290
			else if (status & ATMEL_US_FRAME)
291 292 293
				flg = TTY_FRAME;
		}

294
		if (uart_handle_sysrq_char(port, ch))
295 296
			goto ignore_char;

297
		uart_insert_char(port, status, ATMEL_US_OVRE, ch, flg);
298 299

	ignore_char:
300
		status = UART_GET_CSR(port);
301 302 303 304 305 306 307 308
	}

	tty_flip_buffer_push(tty);
}

/*
 * Transmit characters (called from interrupt handler)
 */
309
static void atmel_tx_chars(struct uart_port *port)
310 311 312 313 314 315 316 317 318 319
{
	struct circ_buf *xmit = &port->info->xmit;

	if (port->x_char) {
		UART_PUT_CHAR(port, port->x_char);
		port->icount.tx++;
		port->x_char = 0;
		return;
	}
	if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
320
		atmel_stop_tx(port);
321 322 323
		return;
	}

324
	while (UART_GET_CSR(port) & ATMEL_US_TXRDY) {
325 326 327 328 329 330 331 332 333 334 335
		UART_PUT_CHAR(port, xmit->buf[xmit->tail]);
		xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
		port->icount.tx++;
		if (uart_circ_empty(xmit))
			break;
	}

	if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
		uart_write_wakeup(port);

	if (uart_circ_empty(xmit))
336
		atmel_stop_tx(port);
337 338 339 340 341
}

/*
 * Interrupt handler
 */
342
static irqreturn_t atmel_interrupt(int irq, void *dev_id)
343 344
{
	struct uart_port *port = dev_id;
345
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
346 347 348
	unsigned int status, pending, pass_counter = 0;

	status = UART_GET_CSR(port);
349 350 351
	pending = status & UART_GET_IMR(port);
	while (pending) {
		/* Interrupt receive */
352
		if (pending & ATMEL_US_RXRDY)
353
			atmel_rx_chars(port);
354 355

		// TODO: All reads to CSR will clear these interrupts!
356 357 358 359 360 361 362
		if (pending & ATMEL_US_RIIC) port->icount.rng++;
		if (pending & ATMEL_US_DSRIC) port->icount.dsr++;
		if (pending & ATMEL_US_DCDIC)
			uart_handle_dcd_change(port, !(status & ATMEL_US_DCD));
		if (pending & ATMEL_US_CTSIC)
			uart_handle_cts_change(port, !(status & ATMEL_US_CTS));
		if (pending & (ATMEL_US_RIIC | ATMEL_US_DSRIC | ATMEL_US_DCDIC | ATMEL_US_CTSIC))
363 364 365
			wake_up_interruptible(&port->info->delta_msr_wait);

		/* Interrupt transmit */
366 367
		if (pending & ATMEL_US_TXRDY)
			atmel_tx_chars(port);
368

369
		if (pass_counter++ > ATMEL_ISR_PASS_LIMIT)
370
			break;
371

372 373
		status = UART_GET_CSR(port);
		pending = status & UART_GET_IMR(port);
374 375 376 377 378 379 380
	}
	return IRQ_HANDLED;
}

/*
 * Perform initialization and enable port for reception
 */
381
static int atmel_startup(struct uart_port *port)
382
{
383
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
384 385 386 387 388 389 390 391 392 393 394 395
	int retval;

	/*
	 * Ensure that no interrupts are enabled otherwise when
	 * request_irq() is called we could get stuck trying to
	 * handle an unexpected interrupt
	 */
	UART_PUT_IDR(port, -1);

	/*
	 * Allocate the IRQ
	 */
396
	retval = request_irq(port->irq, atmel_interrupt, IRQF_SHARED, "atmel_serial", port);
397
	if (retval) {
398
		printk("atmel_serial: atmel_startup - Can't get irq\n");
399 400 401 402 403 404 405
		return retval;
	}

	/*
	 * If there is a specific "open" function (to register
	 * control line interrupts)
	 */
406 407
	if (atmel_open_hook) {
		retval = atmel_open_hook(port);
408 409 410 411 412 413 414 415 416
		if (retval) {
			free_irq(port->irq, port);
			return retval;
		}
	}

	/*
	 * Finally, enable the serial port
	 */
417 418
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);		/* enable xmit & rcvr */
419

420
	UART_PUT_IER(port, ATMEL_US_RXRDY);		/* enable receive only */
421

422 423 424 425 426 427
	return 0;
}

/*
 * Disable the port
 */
428
static void atmel_shutdown(struct uart_port *port)
429
{
430
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
431

432 433 434
	/*
	 * Disable all interrupts, port and break condition.
	 */
435
	UART_PUT_CR(port, ATMEL_US_RSTSTA);
436 437 438 439 440 441 442 443 444 445 446
	UART_PUT_IDR(port, -1);

	/*
	 * Free the interrupt
	 */
	free_irq(port->irq, port);

	/*
	 * If there is a specific "close" function (to unregister
	 * control line interrupts)
	 */
447 448
	if (atmel_close_hook)
		atmel_close_hook(port);
449 450 451 452 453
}

/*
 * Power / Clock management.
 */
454
static void atmel_serial_pm(struct uart_port *port, unsigned int state, unsigned int oldstate)
455
{
456
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
457

458 459 460 461 462 463
	switch (state) {
		case 0:
			/*
			 * Enable the peripheral clock for this serial port.
			 * This is called on uart_open() or a resume event.
			 */
464
			clk_enable(atmel_port->clk);
465 466 467 468 469 470
			break;
		case 3:
			/*
			 * Disable the peripheral clock for this serial port.
			 * This is called on uart_close() or a suspend event.
			 */
471
			clk_disable(atmel_port->clk);
472 473
			break;
		default:
474
			printk(KERN_ERR "atmel_serial: unknown pm %d\n", state);
475 476 477 478 479 480
	}
}

/*
 * Change the port parameters
 */
A
Alan Cox 已提交
481
static void atmel_set_termios(struct uart_port *port, struct ktermios * termios, struct ktermios * old)
482 483 484 485 486 487 488 489
{
	unsigned long flags;
	unsigned int mode, imr, quot, baud;

	baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
	quot = uart_get_divisor(port, baud);

	/* Get current mode register */
490
	mode = UART_GET_MR(port) & ~(ATMEL_US_CHRL | ATMEL_US_NBSTOP | ATMEL_US_PAR);
491 492 493 494

	/* byte size */
	switch (termios->c_cflag & CSIZE) {
	case CS5:
495
		mode |= ATMEL_US_CHRL_5;
496 497
		break;
	case CS6:
498
		mode |= ATMEL_US_CHRL_6;
499 500
		break;
	case CS7:
501
		mode |= ATMEL_US_CHRL_7;
502 503
		break;
	default:
504
		mode |= ATMEL_US_CHRL_8;
505 506 507 508 509
		break;
	}

	/* stop bits */
	if (termios->c_cflag & CSTOPB)
510
		mode |= ATMEL_US_NBSTOP_2;
511 512 513 514 515

	/* parity */
	if (termios->c_cflag & PARENB) {
		if (termios->c_cflag & CMSPAR) {			/* Mark or Space parity */
			if (termios->c_cflag & PARODD)
516
				mode |= ATMEL_US_PAR_MARK;
517
			else
518
				mode |= ATMEL_US_PAR_SPACE;
519 520
		}
		else if (termios->c_cflag & PARODD)
521
			mode |= ATMEL_US_PAR_ODD;
522
		else
523
			mode |= ATMEL_US_PAR_EVEN;
524 525
	}
	else
526
		mode |= ATMEL_US_PAR_NONE;
527 528 529

	spin_lock_irqsave(&port->lock, flags);

530
	port->read_status_mask = ATMEL_US_OVRE;
531
	if (termios->c_iflag & INPCK)
532
		port->read_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
533
	if (termios->c_iflag & (BRKINT | PARMRK))
534
		port->read_status_mask |= ATMEL_US_RXBRK;
535 536 537 538 539 540

	/*
	 * Characters to ignore
	 */
	port->ignore_status_mask = 0;
	if (termios->c_iflag & IGNPAR)
541
		port->ignore_status_mask |= (ATMEL_US_FRAME | ATMEL_US_PARE);
542
	if (termios->c_iflag & IGNBRK) {
543
		port->ignore_status_mask |= ATMEL_US_RXBRK;
544 545 546 547 548
		/*
		 * If we're ignoring parity and break indicators,
		 * ignore overruns too (for real raw support).
		 */
		if (termios->c_iflag & IGNPAR)
549
			port->ignore_status_mask |= ATMEL_US_OVRE;
550 551 552 553 554 555 556 557 558 559
	}

	// TODO: Ignore all characters if CREAD is set.

	/* update the per-port timeout */
	uart_update_timeout(port, termios->c_cflag, baud);

	/* disable interrupts and drain transmitter */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
	UART_PUT_IDR(port, -1);		/* disable all interrupts */
560
	while (!(UART_GET_CSR(port) & ATMEL_US_TXEMPTY)) { barrier(); }
561 562

	/* disable receiver and transmitter */
563
	UART_PUT_CR(port, ATMEL_US_TXDIS | ATMEL_US_RXDIS);
564 565 566 567 568 569

	/* set the parity, stop bits and data size */
	UART_PUT_MR(port, mode);

	/* set the baud rate */
	UART_PUT_BRGR(port, quot);
570 571
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
572 573 574 575 576 577 578 579 580 581 582 583 584 585

	/* restore interrupts */
	UART_PUT_IER(port, imr);

	/* CTS flow-control and modem-status interrupts */
	if (UART_ENABLE_MS(port, termios->c_cflag))
		port->ops->enable_ms(port);

	spin_unlock_irqrestore(&port->lock, flags);
}

/*
 * Return string describing the specified port
 */
586
static const char *atmel_type(struct uart_port *port)
587
{
588
	return (port->type == PORT_ATMEL) ? "ATMEL_SERIAL" : NULL;
589 590 591 592 593
}

/*
 * Release the memory region(s) being used by 'port'.
 */
594
static void atmel_release_port(struct uart_port *port)
595
{
596 597 598 599 600 601 602 603 604
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

	release_mem_region(port->mapbase, size);

	if (port->flags & UPF_IOREMAP) {
		iounmap(port->membase);
		port->membase = NULL;
	}
605 606 607 608 609
}

/*
 * Request the memory region(s) being used by 'port'.
 */
610
static int atmel_request_port(struct uart_port *port)
611
{
612 613 614
	struct platform_device *pdev = to_platform_device(port->dev);
	int size = pdev->resource[0].end - pdev->resource[0].start + 1;

615
	if (!request_mem_region(port->mapbase, size, "atmel_serial"))
616 617 618 619 620 621 622 623 624
		return -EBUSY;

	if (port->flags & UPF_IOREMAP) {
		port->membase = ioremap(port->mapbase, size);
		if (port->membase == NULL) {
			release_mem_region(port->mapbase, size);
			return -ENOMEM;
		}
	}
625

626
	return 0;
627 628 629 630 631
}

/*
 * Configure/autoconfigure the port.
 */
632
static void atmel_config_port(struct uart_port *port, int flags)
633 634
{
	if (flags & UART_CONFIG_TYPE) {
635
		port->type = PORT_ATMEL;
636
		atmel_request_port(port);
637 638 639 640 641 642
	}
}

/*
 * Verify the new serial_struct (for TIOCSSERIAL).
 */
643
static int atmel_verify_port(struct uart_port *port, struct serial_struct *ser)
644 645
{
	int ret = 0;
646
	if (ser->type != PORT_UNKNOWN && ser->type != PORT_ATMEL)
647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
		ret = -EINVAL;
	if (port->irq != ser->irq)
		ret = -EINVAL;
	if (ser->io_type != SERIAL_IO_MEM)
		ret = -EINVAL;
	if (port->uartclk / 16 != ser->baud_base)
		ret = -EINVAL;
	if ((void *)port->mapbase != ser->iomem_base)
		ret = -EINVAL;
	if (port->iobase != ser->port)
		ret = -EINVAL;
	if (ser->hub6 != 0)
		ret = -EINVAL;
	return ret;
}

663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
static struct uart_ops atmel_pops = {
	.tx_empty	= atmel_tx_empty,
	.set_mctrl	= atmel_set_mctrl,
	.get_mctrl	= atmel_get_mctrl,
	.stop_tx	= atmel_stop_tx,
	.start_tx	= atmel_start_tx,
	.stop_rx	= atmel_stop_rx,
	.enable_ms	= atmel_enable_ms,
	.break_ctl	= atmel_break_ctl,
	.startup	= atmel_startup,
	.shutdown	= atmel_shutdown,
	.set_termios	= atmel_set_termios,
	.type		= atmel_type,
	.release_port	= atmel_release_port,
	.request_port	= atmel_request_port,
	.config_port	= atmel_config_port,
	.verify_port	= atmel_verify_port,
	.pm		= atmel_serial_pm,
681 682
};

683 684 685
/*
 * Configure the port from the platform device resource info.
 */
686
static void __devinit atmel_init_port(struct atmel_uart_port *atmel_port, struct platform_device *pdev)
687
{
688
	struct uart_port *port = &atmel_port->uart;
689
	struct atmel_uart_data *data = pdev->dev.platform_data;
690 691

	port->iotype	= UPIO_MEM;
692
	port->flags	= UPF_BOOT_AUTOCONF;
693
	port->ops	= &atmel_pops;
694
	port->fifosize	= 1;
695 696 697 698 699 700
	port->line	= pdev->id;
	port->dev	= &pdev->dev;

	port->mapbase	= pdev->resource[0].start;
	port->irq	= pdev->resource[1].start;

701 702 703
	if (data->regs)
		/* Already mapped by setup code */
		port->membase = data->regs;
704 705 706 707
	else {
		port->flags	|= UPF_IOREMAP;
		port->membase	= NULL;
	}
708

709 710 711 712
	if (!atmel_port->clk) {		/* for console, the clock could already be configured */
		atmel_port->clk = clk_get(&pdev->dev, "usart");
		clk_enable(atmel_port->clk);
		port->uartclk = clk_get_rate(atmel_port->clk);
713
	}
714 715
}

716 717 718
/*
 * Register board-specific modem-control line handlers.
 */
719
void __init atmel_register_uart_fns(struct atmel_port_fns *fns)
720 721
{
	if (fns->enable_ms)
722
		atmel_pops.enable_ms = fns->enable_ms;
723
	if (fns->get_mctrl)
724
		atmel_pops.get_mctrl = fns->get_mctrl;
725
	if (fns->set_mctrl)
726
		atmel_pops.set_mctrl = fns->set_mctrl;
727 728
	atmel_open_hook		= fns->open;
	atmel_close_hook	= fns->close;
729 730
	atmel_pops.pm		= fns->pm;
	atmel_pops.set_wake	= fns->set_wake;
731 732 733
}


734
#ifdef CONFIG_SERIAL_ATMEL_CONSOLE
735
static void atmel_console_putchar(struct uart_port *port, int ch)
736
{
737
	while (!(UART_GET_CSR(port) & ATMEL_US_TXRDY))
738 739 740
		barrier();
	UART_PUT_CHAR(port, ch);
}
741 742 743 744

/*
 * Interrupts are disabled on entering
 */
745
static void atmel_console_write(struct console *co, const char *s, u_int count)
746
{
747
	struct uart_port *port = &atmel_ports[co->index].uart;
748
	unsigned int status, imr;
749 750 751 752 753

	/*
	 *	First, save IMR and then disable interrupts
	 */
	imr = UART_GET_IMR(port);	/* get interrupt mask */
754
	UART_PUT_IDR(port, ATMEL_US_RXRDY | ATMEL_US_TXRDY);
755

756
	uart_console_write(port, s, count, atmel_console_putchar);
757 758 759 760 761 762 763

	/*
	 *	Finally, wait for transmitter to become empty
	 *	and restore IMR
	 */
	do {
		status = UART_GET_CSR(port);
764
	} while (!(status & ATMEL_US_TXRDY));
765 766 767 768 769 770 771
	UART_PUT_IER(port, imr);	/* set interrupts back the way they were */
}

/*
 * If the port was already initialised (eg, by a boot loader), try to determine
 * the current setup.
 */
772
static void __init atmel_console_get_options(struct uart_port *port, int *baud, int *parity, int *bits)
773 774 775 776 777 778
{
	unsigned int mr, quot;

// TODO: CR is a write-only register
//	unsigned int cr;
//
779 780
//	cr = UART_GET_CR(port) & (ATMEL_US_RXEN | ATMEL_US_TXEN);
//	if (cr == (ATMEL_US_RXEN | ATMEL_US_TXEN)) {
781 782 783
//		/* ok, the port was enabled */
//	}

784 785
	mr = UART_GET_MR(port) & ATMEL_US_CHRL;
	if (mr == ATMEL_US_CHRL_8)
786 787 788 789
		*bits = 8;
	else
		*bits = 7;

790 791
	mr = UART_GET_MR(port) & ATMEL_US_PAR;
	if (mr == ATMEL_US_PAR_EVEN)
792
		*parity = 'e';
793
	else if (mr == ATMEL_US_PAR_ODD)
794 795
		*parity = 'o';

796 797 798 799 800 801
	/*
	 * The serial core only rounds down when matching this to a
	 * supported baud rate. Make sure we don't end up slightly
	 * lower than one of those, as it would make us fall through
	 * to a much lower baud rate than we really want.
	 */
802
	quot = UART_GET_BRGR(port);
803
	*baud = port->uartclk / (16 * (quot - 1));
804 805
}

806
static int __init atmel_console_setup(struct console *co, char *options)
807
{
808
	struct uart_port *port = &atmel_ports[co->index].uart;
809 810 811 812 813
	int baud = 115200;
	int bits = 8;
	int parity = 'n';
	int flow = 'n';

814 815
	if (port->membase == 0)		/* Port not initialized yet - delay setup */
		return -ENODEV;
816 817

	UART_PUT_IDR(port, -1);				/* disable interrupts */
818 819
	UART_PUT_CR(port, ATMEL_US_RSTSTA | ATMEL_US_RSTRX);
	UART_PUT_CR(port, ATMEL_US_TXEN | ATMEL_US_RXEN);
820 821 822 823

	if (options)
		uart_parse_options(options, &baud, &parity, &bits, &flow);
	else
824
		atmel_console_get_options(port, &baud, &parity, &bits);
825 826 827 828

	return uart_set_options(port, co, baud, parity, bits, flow);
}

829
static struct uart_driver atmel_uart;
830

831 832 833
static struct console atmel_console = {
	.name		= ATMEL_DEVICENAME,
	.write		= atmel_console_write,
834
	.device		= uart_console_device,
835
	.setup		= atmel_console_setup,
836 837
	.flags		= CON_PRINTBUFFER,
	.index		= -1,
838
	.data		= &atmel_uart,
839 840
};

841
#define ATMEL_CONSOLE_DEVICE	&atmel_console
842

843 844 845
/*
 * Early console initialization (before VM subsystem initialized).
 */
846
static int __init atmel_console_init(void)
847
{
848
	if (atmel_default_console_device) {
849 850 851
		add_preferred_console(ATMEL_DEVICENAME, atmel_default_console_device->id, NULL);
		atmel_init_port(&(atmel_ports[atmel_default_console_device->id]), atmel_default_console_device);
		register_console(&atmel_console);
852
	}
853 854 855

	return 0;
}
856
console_initcall(atmel_console_init);
857

858 859 860
/*
 * Late console initialization.
 */
861
static int __init atmel_late_console_init(void)
862
{
863 864
	if (atmel_default_console_device && !(atmel_console.flags & CON_ENABLED))
		register_console(&atmel_console);
865 866 867

	return 0;
}
868
core_initcall(atmel_late_console_init);
869

870
#else
871
#define ATMEL_CONSOLE_DEVICE	NULL
872 873
#endif

874
static struct uart_driver atmel_uart = {
875
	.owner			= THIS_MODULE,
876 877 878
	.driver_name		= "atmel_serial",
	.dev_name		= ATMEL_DEVICENAME,
	.major			= SERIAL_ATMEL_MAJOR,
879
	.minor			= MINOR_START,
880
	.nr			= ATMEL_MAX_UART,
881
	.cons			= ATMEL_CONSOLE_DEVICE,
882 883
};

884
#ifdef CONFIG_PM
885
static int atmel_serial_suspend(struct platform_device *pdev, pm_message_t state)
886
{
887
	struct uart_port *port = platform_get_drvdata(pdev);
888
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
889 890 891 892 893

	if (device_may_wakeup(&pdev->dev) && !at91_suspend_entering_slow_clock())
		enable_irq_wake(port->irq);
	else {
		disable_irq_wake(port->irq);
894 895
		uart_suspend_port(&atmel_uart, port);
		atmel_port->suspended = 1;
896
	}
897

898 899
	return 0;
}
900

901
static int atmel_serial_resume(struct platform_device *pdev)
902 903
{
	struct uart_port *port = platform_get_drvdata(pdev);
904
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
905

906 907 908
	if (atmel_port->suspended) {
		uart_resume_port(&atmel_uart, port);
		atmel_port->suspended = 0;
909 910 911 912
	}

	return 0;
}
913
#else
914 915
#define atmel_serial_suspend NULL
#define atmel_serial_resume NULL
916
#endif
917

918
static int __devinit atmel_serial_probe(struct platform_device *pdev)
919
{
920
	struct atmel_uart_port *port;
921
	int ret;
922

923 924
	port = &atmel_ports[pdev->id];
	atmel_init_port(port, pdev);
925

926
	ret = uart_add_one_port(&atmel_uart, &port->uart);
927 928 929 930 931 932 933 934
	if (!ret) {
		device_init_wakeup(&pdev->dev, 1);
		platform_set_drvdata(pdev, port);
	}

	return ret;
}

935
static int __devexit atmel_serial_remove(struct platform_device *pdev)
936 937
{
	struct uart_port *port = platform_get_drvdata(pdev);
938
	struct atmel_uart_port *atmel_port = (struct atmel_uart_port *) port;
939 940
	int ret = 0;

941 942
	clk_disable(atmel_port->clk);
	clk_put(atmel_port->clk);
943 944 945 946 947

	device_init_wakeup(&pdev->dev, 0);
	platform_set_drvdata(pdev, NULL);

	if (port) {
948
		ret = uart_remove_one_port(&atmel_uart, port);
949 950 951 952 953 954
		kfree(port);
	}

	return ret;
}

955 956 957 958 959
static struct platform_driver atmel_serial_driver = {
	.probe		= atmel_serial_probe,
	.remove		= __devexit_p(atmel_serial_remove),
	.suspend	= atmel_serial_suspend,
	.resume		= atmel_serial_resume,
960
	.driver		= {
961
		.name	= "atmel_usart",
962 963 964 965
		.owner	= THIS_MODULE,
	},
};

966
static int __init atmel_serial_init(void)
967 968 969
{
	int ret;

970
	ret = uart_register_driver(&atmel_uart);
971 972 973
	if (ret)
		return ret;

974
	ret = platform_driver_register(&atmel_serial_driver);
975
	if (ret)
976
		uart_unregister_driver(&atmel_uart);
977 978 979 980

	return ret;
}

981
static void __exit atmel_serial_exit(void)
982
{
983 984
	platform_driver_unregister(&atmel_serial_driver);
	uart_unregister_driver(&atmel_uart);
985 986
}

987 988
module_init(atmel_serial_init);
module_exit(atmel_serial_exit);
989 990

MODULE_AUTHOR("Rick Bronson");
991
MODULE_DESCRIPTION("Atmel AT91 / AT32 serial port driver");
992
MODULE_LICENSE("GPL");