i2c-bfin-twi.c 19.2 KB
Newer Older
1
/*
2
 * Blackfin On-Chip Two Wire Interface Driver
3
 *
4
 * Copyright 2005-2007 Analog Devices Inc.
5
 *
6
 * Enter bugs at http://blackfin.uclinux.org/
7
 *
8
 * Licensed under the GPL-2 or later.
9 10 11 12 13 14
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/i2c.h>
15
#include <linux/slab.h>
16
#include <linux/io.h>
17 18 19 20 21 22 23 24
#include <linux/mm.h>
#include <linux/timer.h>
#include <linux/spinlock.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>

#include <asm/blackfin.h>
25
#include <asm/portmux.h>
26 27 28
#include <asm/irq.h>

/* SMBus mode*/
29 30 31 32
#define TWI_I2C_MODE_STANDARD		1
#define TWI_I2C_MODE_STANDARDSUB	2
#define TWI_I2C_MODE_COMBINED		3
#define TWI_I2C_MODE_REPEAT		4
33 34 35 36 37 38 39 40 41 42 43 44 45 46

struct bfin_twi_iface {
	int			irq;
	spinlock_t		lock;
	char			read_write;
	u8			command;
	u8			*transPtr;
	int			readNum;
	int			writeNum;
	int			cur_mode;
	int			manual_stop;
	int			result;
	struct i2c_adapter	adap;
	struct completion	complete;
47 48 49
	struct i2c_msg 		*pmsg;
	int			msg_num;
	int			cur_msg;
50 51
	u16			saved_clkdiv;
	u16			saved_control;
52
	void __iomem		*regs_base;
53 54
};

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77

#define DEFINE_TWI_REG(reg, off) \
static inline u16 read_##reg(struct bfin_twi_iface *iface) \
	{ return bfin_read16(iface->regs_base + (off)); } \
static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
	{ bfin_write16(iface->regs_base + (off), v); }

DEFINE_TWI_REG(CLKDIV, 0x00)
DEFINE_TWI_REG(CONTROL, 0x04)
DEFINE_TWI_REG(SLAVE_CTL, 0x08)
DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
DEFINE_TWI_REG(MASTER_CTL, 0x14)
DEFINE_TWI_REG(MASTER_STAT, 0x18)
DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
DEFINE_TWI_REG(INT_STAT, 0x20)
DEFINE_TWI_REG(INT_MASK, 0x24)
DEFINE_TWI_REG(FIFO_CTL, 0x28)
DEFINE_TWI_REG(FIFO_STAT, 0x2C)
DEFINE_TWI_REG(XMT_DATA8, 0x80)
DEFINE_TWI_REG(XMT_DATA16, 0x84)
DEFINE_TWI_REG(RCV_DATA8, 0x88)
DEFINE_TWI_REG(RCV_DATA16, 0x8C)
78

79 80 81 82 83
static const u16 pin_req[2][3] = {
	{P_TWI0_SCL, P_TWI0_SDA, 0},
	{P_TWI1_SCL, P_TWI1_SDA, 0},
};

84 85
static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
					unsigned short twi_int_status)
86
{
87
	unsigned short mast_stat = read_MASTER_STAT(iface);
88 89 90 91

	if (twi_int_status & XMTSERV) {
		/* Transmit next data */
		if (iface->writeNum > 0) {
92
			SSYNC();
93
			write_XMT_DATA8(iface, *(iface->transPtr++));
94 95 96 97 98
			iface->writeNum--;
		}
		/* start receive immediately after complete sending in
		 * combine mode.
		 */
99
		else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
100 101
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | MDIR | RSTART);
102
		else if (iface->manual_stop)
103 104
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
105
		else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
106 107 108 109 110 111 112 113
		         iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
		}
114 115 116 117
	}
	if (twi_int_status & RCVSERV) {
		if (iface->readNum > 0) {
			/* Receive next data */
118
			*(iface->transPtr) = read_RCV_DATA8(iface);
119 120 121 122 123 124 125 126 127 128 129 130 131 132
			if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
				/* Change combine mode into sub mode after
				 * read first data.
				 */
				iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
				/* Get read number from first byte in block
				 * combine mode.
				 */
				if (iface->readNum == 1 && iface->manual_stop)
					iface->readNum = *iface->transPtr + 1;
			}
			iface->transPtr++;
			iface->readNum--;
		} else if (iface->manual_stop) {
133 134
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
135
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
136 137 138 139 140 141 142
		           iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
143 144 145
		}
	}
	if (twi_int_status & MERR) {
146 147 148
		write_INT_MASK(iface, 0);
		write_MASTER_STAT(iface, 0x3e);
		write_MASTER_CTL(iface, 0);
149
		iface->result = -EIO;
150 151 152 153 154 155 156 157 158 159 160 161

		if (mast_stat & LOSTARB)
			dev_dbg(&iface->adap.dev, "Lost Arbitration\n");
		if (mast_stat & ANAK)
			dev_dbg(&iface->adap.dev, "Address Not Acknowledged\n");
		if (mast_stat & DNAK)
			dev_dbg(&iface->adap.dev, "Data Not Acknowledged\n");
		if (mast_stat & BUFRDERR)
			dev_dbg(&iface->adap.dev, "Buffer Read Error\n");
		if (mast_stat & BUFWRERR)
			dev_dbg(&iface->adap.dev, "Buffer Write Error\n");

162 163
		/* If it is a quick transfer, only address without data,
		 * not an err, return 1.
164
		 */
165 166 167 168 169
		if (iface->cur_mode == TWI_I2C_MODE_STANDARD &&
			iface->transPtr == NULL &&
			(twi_int_status & MCOMP) && (mast_stat & DNAK))
			iface->result = 1;

170 171 172 173 174 175 176 177 178 179 180
		complete(&iface->complete);
		return;
	}
	if (twi_int_status & MCOMP) {
		if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
			if (iface->readNum == 0) {
				/* set the read number to 1 and ask for manual
				 * stop in block combine mode
				 */
				iface->readNum = 1;
				iface->manual_stop = 1;
181 182
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | (0xff << 6));
183 184 185 186
			} else {
				/* set the readd number in other
				 * combine mode.
				 */
187 188
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
189
					(~(0xff << 6))) |
190
					(iface->readNum << 6));
191 192
			}
			/* remove restart bit and enable master receive */
193 194
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
195 196 197 198 199 200 201
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
				iface->cur_msg+1 < iface->msg_num) {
			iface->cur_msg++;
			iface->transPtr = iface->pmsg[iface->cur_msg].buf;
			iface->writeNum = iface->readNum =
				iface->pmsg[iface->cur_msg].len;
			/* Set Transmit device address */
202
			write_MASTER_ADDR(iface,
203 204 205 206 207 208 209
				iface->pmsg[iface->cur_msg].addr);
			if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
				iface->read_write = I2C_SMBUS_READ;
			else {
				iface->read_write = I2C_SMBUS_WRITE;
				/* Transmit first data */
				if (iface->writeNum > 0) {
210
					write_XMT_DATA8(iface,
211 212 213 214 215 216
						*(iface->transPtr++));
					iface->writeNum--;
				}
			}

			if (iface->pmsg[iface->cur_msg].len <= 255)
217 218 219 220
					write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
					(~(0xff << 6))) |
				(iface->pmsg[iface->cur_msg].len << 6));
221
			else {
222 223 224
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) |
					(0xff << 6)));
225 226 227
				iface->manual_stop = 1;
			}
			/* remove restart bit and enable master receive */
228 229
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
230 231
		} else {
			iface->result = 1;
232 233
			write_INT_MASK(iface, 0);
			write_MASTER_CTL(iface, 0);
234 235
		}
	}
236
	complete(&iface->complete);
237 238 239 240 241 242 243
}

/* Interrupt handler */
static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
{
	struct bfin_twi_iface *iface = dev_id;
	unsigned long flags;
244
	unsigned short twi_int_status;
245 246

	spin_lock_irqsave(&iface->lock, flags);
247 248 249 250 251 252 253 254 255
	while (1) {
		twi_int_status = read_INT_STAT(iface);
		if (!twi_int_status)
			break;
		/* Clear interrupt status */
		write_INT_STAT(iface, twi_int_status);
		bfin_twi_handle_interrupt(iface, twi_int_status);
		SSYNC();
	}
256 257 258 259 260
	spin_unlock_irqrestore(&iface->lock, flags);
	return IRQ_HANDLED;
}

/*
261
 * One i2c master transfer
262
 */
263
static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
264 265 266 267 268 269
				struct i2c_msg *msgs, int num)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	struct i2c_msg *pmsg;
	int rc = 0;

270
	if (!(read_CONTROL(iface) & TWI_ENA))
271 272
		return -ENXIO;

273
	while (read_MASTER_STAT(iface) & BUSBUSY)
274 275
		yield();

276 277 278
	iface->pmsg = msgs;
	iface->msg_num = num;
	iface->cur_msg = 0;
279

280 281 282 283 284
	pmsg = &msgs[0];
	if (pmsg->flags & I2C_M_TEN) {
		dev_err(&adap->dev, "10 bits addr not supported!\n");
		return -EINVAL;
	}
285

286 287 288 289 290
	iface->cur_mode = TWI_I2C_MODE_REPEAT;
	iface->manual_stop = 0;
	iface->transPtr = pmsg->buf;
	iface->writeNum = iface->readNum = pmsg->len;
	iface->result = 0;
291
	init_completion(&(iface->complete));
292
	/* Set Transmit device address */
293
	write_MASTER_ADDR(iface, pmsg->addr);
294 295 296 297

	/* FIFO Initiation. Data in FIFO should be
	 *  discarded before start a new operation.
	 */
298
	write_FIFO_CTL(iface, 0x3);
299
	SSYNC();
300
	write_FIFO_CTL(iface, 0);
301 302 303 304 305 306 307 308
	SSYNC();

	if (pmsg->flags & I2C_M_RD)
		iface->read_write = I2C_SMBUS_READ;
	else {
		iface->read_write = I2C_SMBUS_WRITE;
		/* Transmit first data */
		if (iface->writeNum > 0) {
309
			write_XMT_DATA8(iface, *(iface->transPtr++));
310 311
			iface->writeNum--;
			SSYNC();
312
		}
313
	}
314

315
	/* clear int stat */
316
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
317

318
	/* Interrupt mask . Enable XMT, RCV interrupt */
319
	write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
320
	SSYNC();
321

322
	if (pmsg->len <= 255)
323
		write_MASTER_CTL(iface, pmsg->len << 6);
324
	else {
325
		write_MASTER_CTL(iface, 0xff << 6);
326 327
		iface->manual_stop = 1;
	}
328

329
	/* Master enable */
330
	write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
331 332 333 334
		((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
		((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
	SSYNC();

335 336 337 338 339 340 341
	while (!iface->result) {
		if (!wait_for_completion_timeout(&iface->complete,
			adap->timeout)) {
			iface->result = -1;
			dev_err(&adap->dev, "master transfer timeout\n");
		}
	}
342

343 344
	if (iface->result == 1)
		rc = iface->cur_msg + 1;
345
	else
346 347 348
		rc = iface->result;

	return rc;
349 350 351
}

/*
352
 * Generic i2c master transfer entrypoint
353
 */
354 355 356
static int bfin_twi_master_xfer(struct i2c_adapter *adap,
				struct i2c_msg *msgs, int num)
{
357
	return bfin_twi_do_master_xfer(adap, msgs, num);
358 359 360 361 362 363
}

/*
 * One I2C SMBus transfer
 */
int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr,
364 365 366 367 368 369
			unsigned short flags, char read_write,
			u8 command, int size, union i2c_smbus_data *data)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	int rc = 0;

370
	if (!(read_CONTROL(iface) & TWI_ENA))
371 372
		return -ENXIO;

373
	while (read_MASTER_STAT(iface) & BUSBUSY)
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
		yield();

	iface->writeNum = 0;
	iface->readNum = 0;

	/* Prepare datas & select mode */
	switch (size) {
	case I2C_SMBUS_QUICK:
		iface->transPtr = NULL;
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE:
		if (data == NULL)
			iface->transPtr = NULL;
		else {
			if (read_write == I2C_SMBUS_READ)
				iface->readNum = 1;
			else
				iface->writeNum = 1;
			iface->transPtr = &data->byte;
		}
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 1;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = &data->byte;
		break;
	case I2C_SMBUS_WORD_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 2;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 2;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_PROC_CALL:
		iface->writeNum = 2;
		iface->readNum = 2;
		iface->cur_mode = TWI_I2C_MODE_COMBINED;
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 0;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0] + 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = data->block;
		break;
433 434 435 436 437 438 439 440 441 442
	case I2C_SMBUS_I2C_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->block[1];
		break;
443 444 445 446 447 448 449 450
	default:
		return -1;
	}

	iface->result = 0;
	iface->manual_stop = 0;
	iface->read_write = read_write;
	iface->command = command;
451
	init_completion(&(iface->complete));
452 453 454 455

	/* FIFO Initiation. Data in FIFO should be discarded before
	 * start a new operation.
	 */
456
	write_FIFO_CTL(iface, 0x3);
457
	SSYNC();
458
	write_FIFO_CTL(iface, 0);
459 460

	/* clear int stat */
461
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
462 463

	/* Set Transmit device address */
464
	write_MASTER_ADDR(iface, addr);
465 466 467 468
	SSYNC();

	switch (iface->cur_mode) {
	case TWI_I2C_MODE_STANDARDSUB:
469 470
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR |
471 472 473 474 475
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		if (iface->writeNum + 1 <= 255)
476
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
477
		else {
478
			write_MASTER_CTL(iface, 0xff << 6);
479 480 481
			iface->manual_stop = 1;
		}
		/* Master enable */
482
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
483 484 485
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	case TWI_I2C_MODE_COMBINED:
486 487
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
488 489 490
		SSYNC();

		if (iface->writeNum > 0)
491
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
492
		else
493
			write_MASTER_CTL(iface, 0x1 << 6);
494
		/* Master enable */
495
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
496 497 498
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	default:
499
		write_MASTER_CTL(iface, 0);
500 501 502 503 504 505
		if (size != I2C_SMBUS_QUICK) {
			/* Don't access xmit data register when this is a
			 * read operation.
			 */
			if (iface->read_write != I2C_SMBUS_READ) {
				if (iface->writeNum > 0) {
506 507
					write_XMT_DATA8(iface,
						*(iface->transPtr++));
508
					if (iface->writeNum <= 255)
509 510
						write_MASTER_CTL(iface,
							iface->writeNum << 6);
511
					else {
512 513
						write_MASTER_CTL(iface,
							0xff << 6);
514 515 516 517
						iface->manual_stop = 1;
					}
					iface->writeNum--;
				} else {
518 519
					write_XMT_DATA8(iface, iface->command);
					write_MASTER_CTL(iface, 1 << 6);
520 521 522
				}
			} else {
				if (iface->readNum > 0 && iface->readNum <= 255)
523 524
					write_MASTER_CTL(iface,
						iface->readNum << 6);
525
				else if (iface->readNum > 255) {
526
					write_MASTER_CTL(iface, 0xff << 6);
527
					iface->manual_stop = 1;
528
				} else
529 530 531
					break;
			}
		}
532
		write_INT_MASK(iface, MCOMP | MERR |
533 534 535 536 537
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		/* Master enable */
538
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
539 540 541 542 543 544
			((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
		break;
	}
	SSYNC();

545 546 547 548 549 550 551
	while (!iface->result) {
		if (!wait_for_completion_timeout(&iface->complete,
			adap->timeout)) {
			iface->result = -1;
			dev_err(&adap->dev, "smbus transfer timeout\n");
		}
	}
552 553 554 555 556 557

	rc = (iface->result >= 0) ? 0 : -1;

	return rc;
}

558 559 560 561 562 563 564
/*
 * Generic I2C SMBus transfer entrypoint
 */
int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
			unsigned short flags, char read_write,
			u8 command, int size, union i2c_smbus_data *data)
{
565
	return bfin_twi_do_smbus_xfer(adap, addr, flags,
566 567 568
			read_write, command, size, data);
}

569 570 571 572 573 574 575 576
/*
 * Return what the adapter supports
 */
static u32 bfin_twi_functionality(struct i2c_adapter *adap)
{
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
577
	       I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
578 579 580 581 582 583 584 585
}

static struct i2c_algorithm bfin_twi_algorithm = {
	.master_xfer   = bfin_twi_master_xfer,
	.smbus_xfer    = bfin_twi_smbus_xfer,
	.functionality = bfin_twi_functionality,
};

586
static int i2c_bfin_twi_suspend(struct platform_device *pdev, pm_message_t state)
587
{
588 589 590 591 592 593
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	iface->saved_clkdiv = read_CLKDIV(iface);
	iface->saved_control = read_CONTROL(iface);

	free_irq(iface->irq, iface);
594 595

	/* Disable TWI */
596
	write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
597 598 599 600

	return 0;
}

601
static int i2c_bfin_twi_resume(struct platform_device *pdev)
602
{
603
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
604

605 606 607 608 609 610 611 612 613 614 615 616
	int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
		IRQF_DISABLED, pdev->name, iface);
	if (rc) {
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		return -ENODEV;
	}

	/* Resume TWI interface clock as specified */
	write_CLKDIV(iface, iface->saved_clkdiv);

	/* Resume TWI */
	write_CONTROL(iface, iface->saved_control);
617 618 619 620

	return 0;
}

621
static int i2c_bfin_twi_probe(struct platform_device *pdev)
622
{
623
	struct bfin_twi_iface *iface;
624
	struct i2c_adapter *p_adap;
625
	struct resource *res;
626
	int rc;
627
	unsigned int clkhilow;
628

629 630 631 632 633 634 635
	iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
	if (!iface) {
		dev_err(&pdev->dev, "Cannot allocate memory\n");
		rc = -ENOMEM;
		goto out_error_nomem;
	}

636
	spin_lock_init(&(iface->lock));
637 638 639 640 641 642 643 644 645

	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
		rc = -ENOENT;
		goto out_error_get_res;
	}

L
Linus Walleij 已提交
646
	iface->regs_base = ioremap(res->start, resource_size(res));
647 648 649 650 651 652 653 654 655 656 657 658
	if (iface->regs_base == NULL) {
		dev_err(&pdev->dev, "Cannot map IO\n");
		rc = -ENXIO;
		goto out_error_ioremap;
	}

	iface->irq = platform_get_irq(pdev, 0);
	if (iface->irq < 0) {
		dev_err(&pdev->dev, "No IRQ specified\n");
		rc = -ENOENT;
		goto out_error_no_irq;
	}
659 660

	p_adap = &iface->adap;
661 662
	p_adap->nr = pdev->id;
	strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
663 664
	p_adap->algo = &bfin_twi_algorithm;
	p_adap->algo_data = iface;
J
Jean Delvare 已提交
665
	p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
666
	p_adap->dev.parent = &pdev->dev;
667 668
	p_adap->timeout = 5 * HZ;
	p_adap->retries = 3;
669

670 671 672 673 674 675
	rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
	if (rc) {
		dev_err(&pdev->dev, "Can't setup pin mux!\n");
		goto out_error_pin_mux;
	}

676
	rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
677
		IRQF_DISABLED, pdev->name, iface);
678
	if (rc) {
679 680 681
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		rc = -ENODEV;
		goto out_error_req_irq;
682 683 684
	}

	/* Set TWI internal clock as 10MHz */
S
Sonic Zhang 已提交
685
	write_CONTROL(iface, ((get_sclk() / 1000 / 1000 + 5) / 10) & 0x7F);
686

687 688
	/*
	 * We will not end up with a CLKDIV=0 because no one will specify
S
Sonic Zhang 已提交
689
	 * 20kHz SCL or less in Kconfig now. (5 * 1000 / 20 = 250)
690
	 */
S
Sonic Zhang 已提交
691
	clkhilow = ((10 * 1000 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ) + 1) / 2;
692

693
	/* Set Twi interface clock as specified */
694
	write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
695 696

	/* Enable TWI */
697
	write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
698 699
	SSYNC();

700
	rc = i2c_add_numbered_adapter(p_adap);
701 702 703 704 705 706
	if (rc < 0) {
		dev_err(&pdev->dev, "Can't add i2c adapter!\n");
		goto out_error_add_adapter;
	}

	platform_set_drvdata(pdev, iface);
707

708 709
	dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
		"regs_base@%p\n", iface->regs_base);
710 711 712 713 714 715 716

	return 0;

out_error_add_adapter:
	free_irq(iface->irq, iface);
out_error_req_irq:
out_error_no_irq:
717 718
	peripheral_free_list(pin_req[pdev->id]);
out_error_pin_mux:
719 720 721 722 723
	iounmap(iface->regs_base);
out_error_ioremap:
out_error_get_res:
	kfree(iface);
out_error_nomem:
724 725 726 727 728 729 730 731 732 733 734
	return rc;
}

static int i2c_bfin_twi_remove(struct platform_device *pdev)
{
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	platform_set_drvdata(pdev, NULL);

	i2c_del_adapter(&(iface->adap));
	free_irq(iface->irq, iface);
735
	peripheral_free_list(pin_req[pdev->id]);
736 737
	iounmap(iface->regs_base);
	kfree(iface);
738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764

	return 0;
}

static struct platform_driver i2c_bfin_twi_driver = {
	.probe		= i2c_bfin_twi_probe,
	.remove		= i2c_bfin_twi_remove,
	.suspend	= i2c_bfin_twi_suspend,
	.resume		= i2c_bfin_twi_resume,
	.driver		= {
		.name	= "i2c-bfin-twi",
		.owner	= THIS_MODULE,
	},
};

static int __init i2c_bfin_twi_init(void)
{
	return platform_driver_register(&i2c_bfin_twi_driver);
}

static void __exit i2c_bfin_twi_exit(void)
{
	platform_driver_unregister(&i2c_bfin_twi_driver);
}

module_init(i2c_bfin_twi_init);
module_exit(i2c_bfin_twi_exit);
765 766 767 768

MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
MODULE_LICENSE("GPL");
769
MODULE_ALIAS("platform:i2c-bfin-twi");