i2c-bfin-twi.c 19.4 KB
Newer Older
1
/*
2
 * Blackfin On-Chip Two Wire Interface Driver
3
 *
4
 * Copyright 2005-2007 Analog Devices Inc.
5
 *
6
 * Enter bugs at http://blackfin.uclinux.org/
7
 *
8
 * Licensed under the GPL-2 or later.
9 10 11 12 13 14
 */

#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/init.h>
#include <linux/i2c.h>
15
#include <linux/io.h>
16 17 18 19 20 21 22 23
#include <linux/mm.h>
#include <linux/timer.h>
#include <linux/spinlock.h>
#include <linux/completion.h>
#include <linux/interrupt.h>
#include <linux/platform_device.h>

#include <asm/blackfin.h>
24
#include <asm/portmux.h>
25 26 27 28 29
#include <asm/irq.h>

#define POLL_TIMEOUT       (2 * HZ)

/* SMBus mode*/
30 31 32 33
#define TWI_I2C_MODE_STANDARD		1
#define TWI_I2C_MODE_STANDARDSUB	2
#define TWI_I2C_MODE_COMBINED		3
#define TWI_I2C_MODE_REPEAT		4
34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49

struct bfin_twi_iface {
	int			irq;
	spinlock_t		lock;
	char			read_write;
	u8			command;
	u8			*transPtr;
	int			readNum;
	int			writeNum;
	int			cur_mode;
	int			manual_stop;
	int			result;
	int			timeout_count;
	struct timer_list	timeout_timer;
	struct i2c_adapter	adap;
	struct completion	complete;
50 51 52
	struct i2c_msg 		*pmsg;
	int			msg_num;
	int			cur_msg;
53 54
	u16			saved_clkdiv;
	u16			saved_control;
55
	void __iomem		*regs_base;
56 57
};

58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80

#define DEFINE_TWI_REG(reg, off) \
static inline u16 read_##reg(struct bfin_twi_iface *iface) \
	{ return bfin_read16(iface->regs_base + (off)); } \
static inline void write_##reg(struct bfin_twi_iface *iface, u16 v) \
	{ bfin_write16(iface->regs_base + (off), v); }

DEFINE_TWI_REG(CLKDIV, 0x00)
DEFINE_TWI_REG(CONTROL, 0x04)
DEFINE_TWI_REG(SLAVE_CTL, 0x08)
DEFINE_TWI_REG(SLAVE_STAT, 0x0C)
DEFINE_TWI_REG(SLAVE_ADDR, 0x10)
DEFINE_TWI_REG(MASTER_CTL, 0x14)
DEFINE_TWI_REG(MASTER_STAT, 0x18)
DEFINE_TWI_REG(MASTER_ADDR, 0x1C)
DEFINE_TWI_REG(INT_STAT, 0x20)
DEFINE_TWI_REG(INT_MASK, 0x24)
DEFINE_TWI_REG(FIFO_CTL, 0x28)
DEFINE_TWI_REG(FIFO_STAT, 0x2C)
DEFINE_TWI_REG(XMT_DATA8, 0x80)
DEFINE_TWI_REG(XMT_DATA16, 0x84)
DEFINE_TWI_REG(RCV_DATA8, 0x88)
DEFINE_TWI_REG(RCV_DATA16, 0x8C)
81

82 83 84 85 86
static const u16 pin_req[2][3] = {
	{P_TWI0_SCL, P_TWI0_SDA, 0},
	{P_TWI1_SCL, P_TWI1_SDA, 0},
};

87 88
static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface)
{
89 90
	unsigned short twi_int_status = read_INT_STAT(iface);
	unsigned short mast_stat = read_MASTER_STAT(iface);
91 92 93 94

	if (twi_int_status & XMTSERV) {
		/* Transmit next data */
		if (iface->writeNum > 0) {
95
			write_XMT_DATA8(iface, *(iface->transPtr++));
96 97 98 99 100
			iface->writeNum--;
		}
		/* start receive immediately after complete sending in
		 * combine mode.
		 */
101
		else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
102 103
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | MDIR | RSTART);
104
		else if (iface->manual_stop)
105 106
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
107
		else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
108 109 110 111 112 113 114 115
		         iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
		}
116 117
		SSYNC();
		/* Clear status */
118
		write_INT_STAT(iface, XMTSERV);
119 120 121 122 123
		SSYNC();
	}
	if (twi_int_status & RCVSERV) {
		if (iface->readNum > 0) {
			/* Receive next data */
124
			*(iface->transPtr) = read_RCV_DATA8(iface);
125 126 127 128 129 130 131 132 133 134 135 136 137 138
			if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
				/* Change combine mode into sub mode after
				 * read first data.
				 */
				iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
				/* Get read number from first byte in block
				 * combine mode.
				 */
				if (iface->readNum == 1 && iface->manual_stop)
					iface->readNum = *iface->transPtr + 1;
			}
			iface->transPtr++;
			iface->readNum--;
		} else if (iface->manual_stop) {
139 140
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) | STOP);
141
			SSYNC();
142
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
143 144 145 146 147 148 149
		           iface->cur_msg + 1 < iface->msg_num) {
			if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | RSTART | MDIR);
			else
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) | RSTART) & ~MDIR);
150
			SSYNC();
151 152
		}
		/* Clear interrupt source */
153
		write_INT_STAT(iface, RCVSERV);
154 155 156
		SSYNC();
	}
	if (twi_int_status & MERR) {
157 158 159 160
		write_INT_STAT(iface, MERR);
		write_INT_MASK(iface, 0);
		write_MASTER_STAT(iface, 0x3e);
		write_MASTER_CTL(iface, 0);
161
		SSYNC();
162
		iface->result = -EIO;
163 164 165 166
		/* if both err and complete int stats are set, return proper
		 * results.
		 */
		if (twi_int_status & MCOMP) {
167 168 169
			write_INT_STAT(iface, MCOMP);
			write_INT_MASK(iface, 0);
			write_MASTER_CTL(iface, 0);
170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185
			SSYNC();
			/* If it is a quick transfer, only address bug no data,
			 * not an err, return 1.
			 */
			if (iface->writeNum == 0 && (mast_stat & BUFRDERR))
				iface->result = 1;
			/* If address not acknowledged return -1,
			 * else return 0.
			 */
			else if (!(mast_stat & ANAK))
				iface->result = 0;
		}
		complete(&iface->complete);
		return;
	}
	if (twi_int_status & MCOMP) {
186
		write_INT_STAT(iface, MCOMP);
187 188 189 190 191 192 193 194
		SSYNC();
		if (iface->cur_mode == TWI_I2C_MODE_COMBINED) {
			if (iface->readNum == 0) {
				/* set the read number to 1 and ask for manual
				 * stop in block combine mode
				 */
				iface->readNum = 1;
				iface->manual_stop = 1;
195 196
				write_MASTER_CTL(iface,
					read_MASTER_CTL(iface) | (0xff << 6));
197 198 199 200
			} else {
				/* set the readd number in other
				 * combine mode.
				 */
201 202
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
203
					(~(0xff << 6))) |
204
					(iface->readNum << 6));
205 206
			}
			/* remove restart bit and enable master receive */
207 208
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
209
			SSYNC();
210 211 212 213 214 215 216
		} else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
				iface->cur_msg+1 < iface->msg_num) {
			iface->cur_msg++;
			iface->transPtr = iface->pmsg[iface->cur_msg].buf;
			iface->writeNum = iface->readNum =
				iface->pmsg[iface->cur_msg].len;
			/* Set Transmit device address */
217
			write_MASTER_ADDR(iface,
218 219 220 221 222 223 224
				iface->pmsg[iface->cur_msg].addr);
			if (iface->pmsg[iface->cur_msg].flags & I2C_M_RD)
				iface->read_write = I2C_SMBUS_READ;
			else {
				iface->read_write = I2C_SMBUS_WRITE;
				/* Transmit first data */
				if (iface->writeNum > 0) {
225
					write_XMT_DATA8(iface,
226 227 228 229 230 231 232
						*(iface->transPtr++));
					iface->writeNum--;
					SSYNC();
				}
			}

			if (iface->pmsg[iface->cur_msg].len <= 255)
233 234 235 236
					write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) &
					(~(0xff << 6))) |
				(iface->pmsg[iface->cur_msg].len << 6));
237
			else {
238 239 240
				write_MASTER_CTL(iface,
					(read_MASTER_CTL(iface) |
					(0xff << 6)));
241 242 243
				iface->manual_stop = 1;
			}
			/* remove restart bit and enable master receive */
244 245
			write_MASTER_CTL(iface,
				read_MASTER_CTL(iface) & ~RSTART);
246
			SSYNC();
247 248
		} else {
			iface->result = 1;
249 250
			write_INT_MASK(iface, 0);
			write_MASTER_CTL(iface, 0);
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299
			SSYNC();
			complete(&iface->complete);
		}
	}
}

/* Interrupt handler */
static irqreturn_t bfin_twi_interrupt_entry(int irq, void *dev_id)
{
	struct bfin_twi_iface *iface = dev_id;
	unsigned long flags;

	spin_lock_irqsave(&iface->lock, flags);
	del_timer(&iface->timeout_timer);
	bfin_twi_handle_interrupt(iface);
	spin_unlock_irqrestore(&iface->lock, flags);
	return IRQ_HANDLED;
}

static void bfin_twi_timeout(unsigned long data)
{
	struct bfin_twi_iface *iface = (struct bfin_twi_iface *)data;
	unsigned long flags;

	spin_lock_irqsave(&iface->lock, flags);
	bfin_twi_handle_interrupt(iface);
	if (iface->result == 0) {
		iface->timeout_count--;
		if (iface->timeout_count > 0) {
			iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
			add_timer(&iface->timeout_timer);
		} else {
			iface->result = -1;
			complete(&iface->complete);
		}
	}
	spin_unlock_irqrestore(&iface->lock, flags);
}

/*
 * Generic i2c master transfer entrypoint
 */
static int bfin_twi_master_xfer(struct i2c_adapter *adap,
				struct i2c_msg *msgs, int num)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	struct i2c_msg *pmsg;
	int rc = 0;

300
	if (!(read_CONTROL(iface) & TWI_ENA))
301 302
		return -ENXIO;

303
	while (read_MASTER_STAT(iface) & BUSBUSY)
304 305
		yield();

306 307 308
	iface->pmsg = msgs;
	iface->msg_num = num;
	iface->cur_msg = 0;
309

310 311 312 313 314
	pmsg = &msgs[0];
	if (pmsg->flags & I2C_M_TEN) {
		dev_err(&adap->dev, "10 bits addr not supported!\n");
		return -EINVAL;
	}
315

316 317 318 319 320 321
	iface->cur_mode = TWI_I2C_MODE_REPEAT;
	iface->manual_stop = 0;
	iface->transPtr = pmsg->buf;
	iface->writeNum = iface->readNum = pmsg->len;
	iface->result = 0;
	iface->timeout_count = 10;
322
	init_completion(&(iface->complete));
323
	/* Set Transmit device address */
324
	write_MASTER_ADDR(iface, pmsg->addr);
325 326 327 328

	/* FIFO Initiation. Data in FIFO should be
	 *  discarded before start a new operation.
	 */
329
	write_FIFO_CTL(iface, 0x3);
330
	SSYNC();
331
	write_FIFO_CTL(iface, 0);
332 333 334 335 336 337 338 339
	SSYNC();

	if (pmsg->flags & I2C_M_RD)
		iface->read_write = I2C_SMBUS_READ;
	else {
		iface->read_write = I2C_SMBUS_WRITE;
		/* Transmit first data */
		if (iface->writeNum > 0) {
340
			write_XMT_DATA8(iface, *(iface->transPtr++));
341 342
			iface->writeNum--;
			SSYNC();
343
		}
344
	}
345

346
	/* clear int stat */
347
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
348

349
	/* Interrupt mask . Enable XMT, RCV interrupt */
350
	write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
351
	SSYNC();
352

353
	if (pmsg->len <= 255)
354
		write_MASTER_CTL(iface, pmsg->len << 6);
355
	else {
356
		write_MASTER_CTL(iface, 0xff << 6);
357 358
		iface->manual_stop = 1;
	}
359

360 361
	iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
	add_timer(&iface->timeout_timer);
362

363
	/* Master enable */
364
	write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
365 366 367 368 369 370 371
		((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
		((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
	SSYNC();

	wait_for_completion(&iface->complete);

	rc = iface->result;
372

373 374 375 376
	if (rc == 1)
		return num;
	else
		return rc;
377 378 379 380 381 382 383 384 385 386 387 388 389
}

/*
 * SMBus type transfer entrypoint
 */

int bfin_twi_smbus_xfer(struct i2c_adapter *adap, u16 addr,
			unsigned short flags, char read_write,
			u8 command, int size, union i2c_smbus_data *data)
{
	struct bfin_twi_iface *iface = adap->algo_data;
	int rc = 0;

390
	if (!(read_CONTROL(iface) & TWI_ENA))
391 392
		return -ENXIO;

393
	while (read_MASTER_STAT(iface) & BUSBUSY)
394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
		yield();

	iface->writeNum = 0;
	iface->readNum = 0;

	/* Prepare datas & select mode */
	switch (size) {
	case I2C_SMBUS_QUICK:
		iface->transPtr = NULL;
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE:
		if (data == NULL)
			iface->transPtr = NULL;
		else {
			if (read_write == I2C_SMBUS_READ)
				iface->readNum = 1;
			else
				iface->writeNum = 1;
			iface->transPtr = &data->byte;
		}
		iface->cur_mode = TWI_I2C_MODE_STANDARD;
		break;
	case I2C_SMBUS_BYTE_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 1;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = &data->byte;
		break;
	case I2C_SMBUS_WORD_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 2;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = 2;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_PROC_CALL:
		iface->writeNum = 2;
		iface->readNum = 2;
		iface->cur_mode = TWI_I2C_MODE_COMBINED;
		iface->transPtr = (u8 *)&data->word;
		break;
	case I2C_SMBUS_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = 0;
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0] + 1;
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = data->block;
		break;
453 454 455 456 457 458 459 460 461 462
	case I2C_SMBUS_I2C_BLOCK_DATA:
		if (read_write == I2C_SMBUS_READ) {
			iface->readNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_COMBINED;
		} else {
			iface->writeNum = data->block[0];
			iface->cur_mode = TWI_I2C_MODE_STANDARDSUB;
		}
		iface->transPtr = (u8 *)&data->block[1];
		break;
463 464 465 466 467 468 469 470 471
	default:
		return -1;
	}

	iface->result = 0;
	iface->manual_stop = 0;
	iface->read_write = read_write;
	iface->command = command;
	iface->timeout_count = 10;
472
	init_completion(&(iface->complete));
473 474 475 476

	/* FIFO Initiation. Data in FIFO should be discarded before
	 * start a new operation.
	 */
477
	write_FIFO_CTL(iface, 0x3);
478
	SSYNC();
479
	write_FIFO_CTL(iface, 0);
480 481

	/* clear int stat */
482
	write_INT_STAT(iface, MERR | MCOMP | XMTSERV | RCVSERV);
483 484

	/* Set Transmit device address */
485
	write_MASTER_ADDR(iface, addr);
486 487 488 489 490 491 492
	SSYNC();

	iface->timeout_timer.expires = jiffies + POLL_TIMEOUT;
	add_timer(&iface->timeout_timer);

	switch (iface->cur_mode) {
	case TWI_I2C_MODE_STANDARDSUB:
493 494
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR |
495 496 497 498 499
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		if (iface->writeNum + 1 <= 255)
500
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
501
		else {
502
			write_MASTER_CTL(iface, 0xff << 6);
503 504 505
			iface->manual_stop = 1;
		}
		/* Master enable */
506
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
507 508 509
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	case TWI_I2C_MODE_COMBINED:
510 511
		write_XMT_DATA8(iface, iface->command);
		write_INT_MASK(iface, MCOMP | MERR | RCVSERV | XMTSERV);
512 513 514
		SSYNC();

		if (iface->writeNum > 0)
515
			write_MASTER_CTL(iface, (iface->writeNum + 1) << 6);
516
		else
517
			write_MASTER_CTL(iface, 0x1 << 6);
518
		/* Master enable */
519
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
520 521 522
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
		break;
	default:
523
		write_MASTER_CTL(iface, 0);
524 525 526 527 528 529
		if (size != I2C_SMBUS_QUICK) {
			/* Don't access xmit data register when this is a
			 * read operation.
			 */
			if (iface->read_write != I2C_SMBUS_READ) {
				if (iface->writeNum > 0) {
530 531
					write_XMT_DATA8(iface,
						*(iface->transPtr++));
532
					if (iface->writeNum <= 255)
533 534
						write_MASTER_CTL(iface,
							iface->writeNum << 6);
535
					else {
536 537
						write_MASTER_CTL(iface,
							0xff << 6);
538 539 540 541
						iface->manual_stop = 1;
					}
					iface->writeNum--;
				} else {
542 543
					write_XMT_DATA8(iface, iface->command);
					write_MASTER_CTL(iface, 1 << 6);
544 545 546
				}
			} else {
				if (iface->readNum > 0 && iface->readNum <= 255)
547 548
					write_MASTER_CTL(iface,
						iface->readNum << 6);
549
				else if (iface->readNum > 255) {
550
					write_MASTER_CTL(iface, 0xff << 6);
551 552 553 554 555 556 557
					iface->manual_stop = 1;
				} else {
					del_timer(&iface->timeout_timer);
					break;
				}
			}
		}
558
		write_INT_MASK(iface, MCOMP | MERR |
559 560 561 562 563
			((iface->read_write == I2C_SMBUS_READ) ?
			RCVSERV : XMTSERV));
		SSYNC();

		/* Master enable */
564
		write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
			((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
			((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
		break;
	}
	SSYNC();

	wait_for_completion(&iface->complete);

	rc = (iface->result >= 0) ? 0 : -1;

	return rc;
}

/*
 * Return what the adapter supports
 */
static u32 bfin_twi_functionality(struct i2c_adapter *adap)
{
	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
	       I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
	       I2C_FUNC_SMBUS_BLOCK_DATA | I2C_FUNC_SMBUS_PROC_CALL |
586
	       I2C_FUNC_I2C | I2C_FUNC_SMBUS_I2C_BLOCK;
587 588 589 590 591 592 593 594
}

static struct i2c_algorithm bfin_twi_algorithm = {
	.master_xfer   = bfin_twi_master_xfer,
	.smbus_xfer    = bfin_twi_smbus_xfer,
	.functionality = bfin_twi_functionality,
};

595
static int i2c_bfin_twi_suspend(struct platform_device *pdev, pm_message_t state)
596
{
597 598 599 600 601 602
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	iface->saved_clkdiv = read_CLKDIV(iface);
	iface->saved_control = read_CONTROL(iface);

	free_irq(iface->irq, iface);
603 604

	/* Disable TWI */
605
	write_CONTROL(iface, iface->saved_control & ~TWI_ENA);
606 607 608 609

	return 0;
}

610
static int i2c_bfin_twi_resume(struct platform_device *pdev)
611
{
612
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);
613

614 615 616 617 618 619 620 621 622 623 624 625
	int rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
		IRQF_DISABLED, pdev->name, iface);
	if (rc) {
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		return -ENODEV;
	}

	/* Resume TWI interface clock as specified */
	write_CLKDIV(iface, iface->saved_clkdiv);

	/* Resume TWI */
	write_CONTROL(iface, iface->saved_control);
626 627 628 629

	return 0;
}

630
static int i2c_bfin_twi_probe(struct platform_device *pdev)
631
{
632
	struct bfin_twi_iface *iface;
633
	struct i2c_adapter *p_adap;
634
	struct resource *res;
635
	int rc;
636
	unsigned int clkhilow;
637

638 639 640 641 642 643 644
	iface = kzalloc(sizeof(struct bfin_twi_iface), GFP_KERNEL);
	if (!iface) {
		dev_err(&pdev->dev, "Cannot allocate memory\n");
		rc = -ENOMEM;
		goto out_error_nomem;
	}

645
	spin_lock_init(&(iface->lock));
646 647 648 649 650 651 652 653 654

	/* Find and map our resources */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL) {
		dev_err(&pdev->dev, "Cannot get IORESOURCE_MEM\n");
		rc = -ENOENT;
		goto out_error_get_res;
	}

L
Linus Walleij 已提交
655
	iface->regs_base = ioremap(res->start, resource_size(res));
656 657 658 659 660 661 662 663 664 665 666 667
	if (iface->regs_base == NULL) {
		dev_err(&pdev->dev, "Cannot map IO\n");
		rc = -ENXIO;
		goto out_error_ioremap;
	}

	iface->irq = platform_get_irq(pdev, 0);
	if (iface->irq < 0) {
		dev_err(&pdev->dev, "No IRQ specified\n");
		rc = -ENOENT;
		goto out_error_no_irq;
	}
668 669 670 671 672 673

	init_timer(&(iface->timeout_timer));
	iface->timeout_timer.function = bfin_twi_timeout;
	iface->timeout_timer.data = (unsigned long)iface;

	p_adap = &iface->adap;
674 675
	p_adap->nr = pdev->id;
	strlcpy(p_adap->name, pdev->name, sizeof(p_adap->name));
676 677
	p_adap->algo = &bfin_twi_algorithm;
	p_adap->algo_data = iface;
J
Jean Delvare 已提交
678
	p_adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
679
	p_adap->dev.parent = &pdev->dev;
680

681 682 683 684 685 686
	rc = peripheral_request_list(pin_req[pdev->id], "i2c-bfin-twi");
	if (rc) {
		dev_err(&pdev->dev, "Can't setup pin mux!\n");
		goto out_error_pin_mux;
	}

687
	rc = request_irq(iface->irq, bfin_twi_interrupt_entry,
688
		IRQF_DISABLED, pdev->name, iface);
689
	if (rc) {
690 691 692
		dev_err(&pdev->dev, "Can't get IRQ %d !\n", iface->irq);
		rc = -ENODEV;
		goto out_error_req_irq;
693 694 695
	}

	/* Set TWI internal clock as 10MHz */
696
	write_CONTROL(iface, ((get_sclk() / 1024 / 1024 + 5) / 10) & 0x7F);
697

698 699 700 701 702 703
	/*
	 * We will not end up with a CLKDIV=0 because no one will specify
	 * 20kHz SCL or less in Kconfig now. (5 * 1024 / 20 = 0x100)
	 */
	clkhilow = 5 * 1024 / CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ;

704
	/* Set Twi interface clock as specified */
705
	write_CLKDIV(iface, (clkhilow << 8) | clkhilow);
706 707

	/* Enable TWI */
708
	write_CONTROL(iface, read_CONTROL(iface) | TWI_ENA);
709 710
	SSYNC();

711
	rc = i2c_add_numbered_adapter(p_adap);
712 713 714 715 716 717
	if (rc < 0) {
		dev_err(&pdev->dev, "Can't add i2c adapter!\n");
		goto out_error_add_adapter;
	}

	platform_set_drvdata(pdev, iface);
718

719 720
	dev_info(&pdev->dev, "Blackfin BF5xx on-chip I2C TWI Contoller, "
		"regs_base@%p\n", iface->regs_base);
721 722 723 724 725 726 727

	return 0;

out_error_add_adapter:
	free_irq(iface->irq, iface);
out_error_req_irq:
out_error_no_irq:
728 729
	peripheral_free_list(pin_req[pdev->id]);
out_error_pin_mux:
730 731 732 733 734
	iounmap(iface->regs_base);
out_error_ioremap:
out_error_get_res:
	kfree(iface);
out_error_nomem:
735 736 737 738 739 740 741 742 743 744 745
	return rc;
}

static int i2c_bfin_twi_remove(struct platform_device *pdev)
{
	struct bfin_twi_iface *iface = platform_get_drvdata(pdev);

	platform_set_drvdata(pdev, NULL);

	i2c_del_adapter(&(iface->adap));
	free_irq(iface->irq, iface);
746
	peripheral_free_list(pin_req[pdev->id]);
747 748
	iounmap(iface->regs_base);
	kfree(iface);
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775

	return 0;
}

static struct platform_driver i2c_bfin_twi_driver = {
	.probe		= i2c_bfin_twi_probe,
	.remove		= i2c_bfin_twi_remove,
	.suspend	= i2c_bfin_twi_suspend,
	.resume		= i2c_bfin_twi_resume,
	.driver		= {
		.name	= "i2c-bfin-twi",
		.owner	= THIS_MODULE,
	},
};

static int __init i2c_bfin_twi_init(void)
{
	return platform_driver_register(&i2c_bfin_twi_driver);
}

static void __exit i2c_bfin_twi_exit(void)
{
	platform_driver_unregister(&i2c_bfin_twi_driver);
}

module_init(i2c_bfin_twi_init);
module_exit(i2c_bfin_twi_exit);
776 777 778 779

MODULE_AUTHOR("Bryan Wu, Sonic Zhang");
MODULE_DESCRIPTION("Blackfin BF5xx on-chip I2C TWI Contoller Driver");
MODULE_LICENSE("GPL");
780
MODULE_ALIAS("platform:i2c-bfin-twi");