cpufeature.h 6.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#ifndef __ASM_CPUFEATURE_H
#define __ASM_CPUFEATURE_H

#include <asm/hwcap.h>
13
#include <asm/sysreg.h>
14 15 16 17 18 19 20 21 22 23 24

/*
 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
 * in the kernel and for user space to keep track of which optional features
 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
 * Note that HWCAP_x constants are bit fields so we need to take the log.
 */

#define MAX_CPU_FEATURES	(8 * sizeof(elf_hwcap))
#define cpu_feature(x)		ilog2(HWCAP_ ## x)

25 26
#define ARM64_WORKAROUND_CLEAN_CACHE		0
#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE	1
27
#define ARM64_WORKAROUND_845719			2
28
#define ARM64_HAS_SYSREG_GIC_CPUIF		3
29
#define ARM64_HAS_PAN				4
30
#define ARM64_HAS_LSE_ATOMICS			5
31
#define ARM64_WORKAROUND_CAVIUM_23154		6
32
#define ARM64_WORKAROUND_834220			7
33
#define ARM64_HAS_NO_HW_PREFETCH		8
34
#define ARM64_HAS_UAO				9
35
#define ARM64_ALT_PAN_NOT_UAO			10
36
#define ARM64_HAS_VIRT_HOST_EXTN		11
37
#define ARM64_WORKAROUND_CAVIUM_27456		12
38
#define ARM64_HAS_32BIT_EL0			13
39
#define ARM64_HYP_OFFSET_LOW			14
40
#define ARM64_MISMATCHED_CACHE_LINE_SIZE	15
41 42 43 44 45
/*
 * The macro below will be moved to asm/cpucaps.h together with the
 * ARM64_NCAPS update.
 */
#define ARM64_HAS_NO_FPSIMD			16
46

47
#define ARM64_NCAPS				17
48 49

#ifndef __ASSEMBLY__
50

51 52
#include <linux/bug.h>
#include <linux/jump_label.h>
53 54
#include <linux/kernel.h>

55 56 57 58 59 60 61 62 63 64
/* CPU feature register tracking */
enum ftr_type {
	FTR_EXACT,	/* Use a predefined safe value */
	FTR_LOWER_SAFE,	/* Smaller value is safe */
	FTR_HIGHER_SAFE,/* Bigger value is safe */
};

#define FTR_STRICT	true	/* SANITY check strict matching required */
#define FTR_NONSTRICT	false	/* SANITY check ignored */

65 66 67
#define FTR_SIGNED	true	/* Value should be treated as signed */
#define FTR_UNSIGNED	false	/* Value should be treated as unsigned */

68
struct arm64_ftr_bits {
69 70
	bool		sign;	/* Value is signed ? */
	bool		strict;	/* CPU Sanity check: strict matching required ? */
71 72 73
	enum ftr_type	type;
	u8		shift;
	u8		width;
74
	s64		safe_val; /* safe value for FTR_EXACT features */
75 76 77 78 79 80 81 82
};

/*
 * @arm64_ftr_reg - Feature register
 * @strict_mask		Bits which should match across all CPUs for sanity.
 * @sys_val		Safe value across the CPUs (system view)
 */
struct arm64_ftr_reg {
83 84 85 86
	const char			*name;
	u64				strict_mask;
	u64				sys_val;
	const struct arm64_ftr_bits	*ftr_bits;
87 88
};

89 90
extern struct arm64_ftr_reg arm64_ftr_reg_ctrel0;

91 92 93 94 95 96
/* scope of capability check */
enum {
	SCOPE_SYSTEM,
	SCOPE_LOCAL_CPU,
};

97 98 99
struct arm64_cpu_capabilities {
	const char *desc;
	u16 capability;
100 101
	int def_scope;			/* default scope */
	bool (*matches)(const struct arm64_cpu_capabilities *caps, int scope);
102
	int (*enable)(void *);		/* Called on all active CPUs */
103 104 105 106 107
	union {
		struct {	/* To be used for erratum handling only */
			u32 midr_model;
			u32 midr_range_min, midr_range_max;
		};
108 109

		struct {	/* Feature register checking */
110
			u32 sys_reg;
111 112 113 114
			u8 field_pos;
			u8 min_field_value;
			u8 hwcap_type;
			bool sign;
115
			unsigned long hwcap;
116
		};
117 118 119
	};
};

120
extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
121
extern struct static_key_false cpu_hwcap_keys[ARM64_NCAPS];
122

123 124
bool this_cpu_has_cap(unsigned int cap);

125 126 127 128 129
static inline bool cpu_have_feature(unsigned int num)
{
	return elf_hwcap & (1UL << num);
}

130 131 132 133 134 135 136 137
/* System capability check for constant caps */
static inline bool cpus_have_const_cap(int num)
{
	if (num >= ARM64_NCAPS)
		return false;
	return static_branch_unlikely(&cpu_hwcap_keys[num]);
}

138 139
static inline bool cpus_have_cap(unsigned int num)
{
140
	if (num >= ARM64_NCAPS)
141
		return false;
142
	return test_bit(num, cpu_hwcaps);
143 144 145 146
}

static inline void cpus_set_cap(unsigned int num)
{
147
	if (num >= ARM64_NCAPS) {
148
		pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
149
			num, ARM64_NCAPS);
150
	} else {
151
		__set_bit(num, cpu_hwcaps);
152 153
		static_branch_enable(&cpu_hwcap_keys[num]);
	}
154 155
}

156
static inline int __attribute_const__
157
cpuid_feature_extract_signed_field_width(u64 features, int field, int width)
158
{
159 160 161 162
	return (s64)(features << (64 - width - field)) >> (64 - width);
}

static inline int __attribute_const__
163
cpuid_feature_extract_signed_field(u64 features, int field)
164
{
165
	return cpuid_feature_extract_signed_field_width(features, field, 4);
166 167
}

168 169 170 171 172 173 174 175 176 177 178 179
static inline unsigned int __attribute_const__
cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
{
	return (u64)(features << (64 - width - field)) >> (64 - width);
}

static inline unsigned int __attribute_const__
cpuid_feature_extract_unsigned_field(u64 features, int field)
{
	return cpuid_feature_extract_unsigned_field_width(features, field, 4);
}

180
static inline u64 arm64_ftr_mask(const struct arm64_ftr_bits *ftrp)
181 182 183 184
{
	return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
}

185 186 187 188 189 190 191 192
static inline int __attribute_const__
cpuid_feature_extract_field(u64 features, int field, bool sign)
{
	return (sign) ?
		cpuid_feature_extract_signed_field(features, field) :
		cpuid_feature_extract_unsigned_field(features, field);
}

193
static inline s64 arm64_ftr_value(const struct arm64_ftr_bits *ftrp, u64 val)
194
{
195
	return (s64)cpuid_feature_extract_field(val, ftrp->shift, ftrp->sign);
196 197
}

198
static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
199
{
200 201
	return cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
		cpuid_feature_extract_unsigned_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
202 203
}

204 205 206 207 208 209 210
static inline bool id_aa64pfr0_32bit_el0(u64 pfr0)
{
	u32 val = cpuid_feature_extract_unsigned_field(pfr0, ID_AA64PFR0_EL0_SHIFT);

	return val == ID_AA64PFR0_EL0_32BIT_64BIT;
}

211
void __init setup_cpu_features(void);
212

213
void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
214
			    const char *info);
215
void enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps);
216 217
void check_local_cpu_capabilities(void);

218
void update_cpu_errata_workarounds(void);
219
void __init enable_errata_workarounds(void);
220
void verify_local_cpu_errata_workarounds(void);
221

222 223
u64 read_system_reg(u32 id);

224 225 226 227 228
static inline bool cpu_supports_mixed_endian_el0(void)
{
	return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
}

229 230
static inline bool system_supports_32bit_el0(void)
{
231
	return cpus_have_const_cap(ARM64_HAS_32BIT_EL0);
232 233
}

234 235 236 237
static inline bool system_supports_mixed_endian_el0(void)
{
	return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
}
238

239 240 241 242 243
static inline bool system_supports_fpsimd(void)
{
	return !cpus_have_const_cap(ARM64_HAS_NO_FPSIMD);
}

244 245
#endif /* __ASSEMBLY__ */

246
#endif