clk-provider.h 27.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13
/*
 *  linux/include/linux/clk-provider.h
 *
 *  Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
 *  Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#ifndef __LINUX_CLK_PROVIDER_H
#define __LINUX_CLK_PROVIDER_H

14
#include <linux/io.h>
15
#include <linux/of.h>
16 17 18 19 20 21 22 23 24 25 26 27 28

#ifdef CONFIG_COMMON_CLK

/*
 * flags used across common struct clk.  these flags should only affect the
 * top-level framework.  custom flags for dealing with hardware specifics
 * belong in struct clk_foo
 */
#define CLK_SET_RATE_GATE	BIT(0) /* must be gated across rate change */
#define CLK_SET_PARENT_GATE	BIT(1) /* must be gated across re-parent */
#define CLK_SET_RATE_PARENT	BIT(2) /* propagate rate change up one level */
#define CLK_IGNORE_UNUSED	BIT(3) /* do not gate even if unused */
#define CLK_IS_ROOT		BIT(4) /* root clk, has no parent */
29
#define CLK_IS_BASIC		BIT(5) /* Basic clk, can't do a to_clk_foo() */
30
#define CLK_GET_RATE_NOCACHE	BIT(6) /* do not use the cached clk rate */
31
#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
32
#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
33
#define CLK_RECALC_NEW_RATES	BIT(9) /* recalc rates after notifications */
34

35
struct clk;
36
struct clk_hw;
37
struct clk_core;
38
struct dentry;
39

40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61
/**
 * struct clk_rate_request - Structure encoding the clk constraints that
 * a clock user might require.
 *
 * @rate:		Requested clock rate. This field will be adjusted by
 *			clock drivers according to hardware capabilities.
 * @min_rate:		Minimum rate imposed by clk users.
 * @max_rate:		Maximum rate a imposed by clk users.
 * @best_parent_rate:	The best parent rate a parent can provide to fulfill the
 *			requested constraints.
 * @best_parent_hw:	The most appropriate parent clock that fulfills the
 *			requested constraints.
 *
 */
struct clk_rate_request {
	unsigned long rate;
	unsigned long min_rate;
	unsigned long max_rate;
	unsigned long best_parent_rate;
	struct clk_hw *best_parent_hw;
};

62 63 64 65 66 67
/**
 * struct clk_ops -  Callback operations for hardware clocks; these are to
 * be provided by the clock implementation, and will be called by drivers
 * through the clk_* api.
 *
 * @prepare:	Prepare the clock for enabling. This must not return until
68 69 70 71
 *		the clock is fully prepared, and it's safe to call clk_enable.
 *		This callback is intended to allow clock implementations to
 *		do any initialisation that may sleep. Called with
 *		prepare_lock held.
72 73
 *
 * @unprepare:	Release the clock from its prepared state. This will typically
74 75
 *		undo any work done in the @prepare callback. Called with
 *		prepare_lock held.
76
 *
77 78 79 80
 * @is_prepared: Queries the hardware to determine if the clock is prepared.
 *		This function is allowed to sleep. Optional, if this op is not
 *		set then the prepare count will be used.
 *
81 82 83 84
 * @unprepare_unused: Unprepare the clock atomically.  Only called from
 *		clk_disable_unused for prepare clocks with special needs.
 *		Called with prepare mutex held. This function may sleep.
 *
85
 * @enable:	Enable the clock atomically. This must not return until the
86 87 88
 *		clock is generating a valid clock signal, usable by consumer
 *		devices. Called with enable_lock held. This function must not
 *		sleep.
89 90
 *
 * @disable:	Disable the clock atomically. Called with enable_lock held.
91
 *		This function must not sleep.
92
 *
S
Stephen Boyd 已提交
93
 * @is_enabled:	Queries the hardware to determine if the clock is enabled.
94 95
 *		This function must not sleep. Optional, if this op is not
 *		set then the enable count will be used.
S
Stephen Boyd 已提交
96
 *
97 98 99 100 101
 * @disable_unused: Disable the clock atomically.  Only called from
 *		clk_disable_unused for gate clocks with special needs.
 *		Called with enable_lock held.  This function must not
 *		sleep.
 *
S
Stephen Boyd 已提交
102
 * @recalc_rate	Recalculate the rate of this clock, by querying hardware. The
103 104 105 106
 *		parent rate is an input parameter.  It is up to the caller to
 *		ensure that the prepare_mutex is held across this call.
 *		Returns the calculated rate.  Optional, but recommended - if
 *		this op is not set then clock rate will be initialized to 0.
107 108
 *
 * @round_rate:	Given a target rate as input, returns the closest rate actually
109 110
 *		supported by the clock. The parent rate is an input/output
 *		parameter.
111
 *
112 113 114 115
 * @determine_rate: Given a target rate as input, returns the closest rate
 *		actually supported by the clock, and optionally the parent clock
 *		that should be used to provide the clock rate.
 *
116
 * @set_parent:	Change the input source of this clock; for clocks with multiple
117 118 119 120 121 122
 *		possible parents specify a new parent by passing in the index
 *		as a u8 corresponding to the parent in either the .parent_names
 *		or .parents arrays.  This function in affect translates an
 *		array index into the value programmed into the hardware.
 *		Returns 0 on success, -EERROR otherwise.
 *
123
 * @get_parent:	Queries the hardware to determine the parent of a clock.  The
124 125 126 127 128 129 130 131
 *		return value is a u8 which specifies the index corresponding to
 *		the parent clock.  This index can be applied to either the
 *		.parent_names or .parents arrays.  In short, this function
 *		translates the parent value read from hardware into an array
 *		index.  Currently only called when the clock is initialized by
 *		__clk_init.  This callback is mandatory for clocks with
 *		multiple parents.  It is optional (and unnecessary) for clocks
 *		with 0 or 1 parents.
132
 *
S
Shawn Guo 已提交
133 134 135 136 137
 * @set_rate:	Change the rate of this clock. The requested rate is specified
 *		by the second argument, which should typically be the return
 *		of .round_rate call.  The third argument gives the parent rate
 *		which is likely helpful for most .set_rate implementation.
 *		Returns 0 on success, -EERROR otherwise.
138
 *
S
Stephen Boyd 已提交
139 140 141 142 143 144 145 146 147 148 149
 * @set_rate_and_parent: Change the rate and the parent of this clock. The
 *		requested rate is specified by the second argument, which
 *		should typically be the return of .round_rate call.  The
 *		third argument gives the parent rate which is likely helpful
 *		for most .set_rate_and_parent implementation. The fourth
 *		argument gives the parent index. This callback is optional (and
 *		unnecessary) for clocks with 0 or 1 parents as well as
 *		for clocks that can tolerate switching the rate and the parent
 *		separately via calls to .set_parent and .set_rate.
 *		Returns 0 on success, -EERROR otherwise.
 *
150 151 152 153 154 155 156
 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
 *		is expressed in ppb (parts per billion). The parent accuracy is
 *		an input parameter.
 *		Returns the calculated accuracy.  Optional - if	this op is not
 *		set then clock accuracy will be initialized to parent accuracy
 *		or 0 (perfect clock) if clock has no parent.
 *
157 158 159 160
 * @get_phase:	Queries the hardware to get the current phase of a clock.
 *		Returned values are 0-359 degrees on success, negative
 *		error codes on failure.
 *
161 162 163 164
 * @set_phase:	Shift the phase this clock signal in degrees specified
 *		by the second argument. Valid values for degrees are
 *		0-359. Return 0 on success, otherwise -EERROR.
 *
165 166 167 168 169
 * @init:	Perform platform-specific initialization magic.
 *		This is not not used by any of the basic clock types.
 *		Please consider other ways of solving initialization problems
 *		before using this callback, as its use is discouraged.
 *
170 171 172 173 174 175
 * @debug_init:	Set up type-specific debugfs entries for this clock.  This
 *		is called once, after the debugfs directory entry for this
 *		clock has been created.  The dentry pointer representing that
 *		directory is provided as an argument.  Called with
 *		prepare_lock held.  Returns 0 on success, -EERROR otherwise.
 *
S
Stephen Boyd 已提交
176
 *
177 178 179 180
 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
 * implementations to split any work between atomic (enable) and sleepable
 * (prepare) contexts.  If enabling a clock requires code that might sleep,
 * this must be done in clk_prepare.  Clock enable code that will never be
S
Stephen Boyd 已提交
181
 * called in a sleepable context may be implemented in clk_enable.
182 183 184 185 186 187 188 189 190
 *
 * Typically, drivers will call clk_prepare when a clock may be needed later
 * (eg. when a device is opened), and clk_enable when the clock is actually
 * required (eg. from an interrupt). Note that clk_prepare MUST have been
 * called before clk_enable.
 */
struct clk_ops {
	int		(*prepare)(struct clk_hw *hw);
	void		(*unprepare)(struct clk_hw *hw);
191
	int		(*is_prepared)(struct clk_hw *hw);
192
	void		(*unprepare_unused)(struct clk_hw *hw);
193 194 195
	int		(*enable)(struct clk_hw *hw);
	void		(*disable)(struct clk_hw *hw);
	int		(*is_enabled)(struct clk_hw *hw);
196
	void		(*disable_unused)(struct clk_hw *hw);
197 198
	unsigned long	(*recalc_rate)(struct clk_hw *hw,
					unsigned long parent_rate);
199 200
	long		(*round_rate)(struct clk_hw *hw, unsigned long rate,
					unsigned long *parent_rate);
201 202
	int		(*determine_rate)(struct clk_hw *hw,
					  struct clk_rate_request *req);
203 204
	int		(*set_parent)(struct clk_hw *hw, u8 index);
	u8		(*get_parent)(struct clk_hw *hw);
205 206
	int		(*set_rate)(struct clk_hw *hw, unsigned long rate,
				    unsigned long parent_rate);
S
Stephen Boyd 已提交
207 208 209
	int		(*set_rate_and_parent)(struct clk_hw *hw,
				    unsigned long rate,
				    unsigned long parent_rate, u8 index);
210 211
	unsigned long	(*recalc_accuracy)(struct clk_hw *hw,
					   unsigned long parent_accuracy);
212
	int		(*get_phase)(struct clk_hw *hw);
213
	int		(*set_phase)(struct clk_hw *hw, int degrees);
214
	void		(*init)(struct clk_hw *hw);
215
	int		(*debug_init)(struct clk_hw *hw, struct dentry *dentry);
216 217
};

218 219 220 221 222 223 224 225 226 227 228 229 230
/**
 * struct clk_init_data - holds init data that's common to all clocks and is
 * shared between the clock provider and the common clock framework.
 *
 * @name: clock name
 * @ops: operations this clock supports
 * @parent_names: array of string names for all possible parents
 * @num_parents: number of possible parents
 * @flags: framework-level hints and quirks
 */
struct clk_init_data {
	const char		*name;
	const struct clk_ops	*ops;
231
	const char		* const *parent_names;
232 233 234 235 236 237 238 239 240 241
	u8			num_parents;
	unsigned long		flags;
};

/**
 * struct clk_hw - handle for traversing from a struct clk to its corresponding
 * hardware-specific structure.  struct clk_hw should be declared within struct
 * clk_foo and then referenced by the struct clk instance that uses struct
 * clk_foo's clk_ops
 *
242 243 244 245 246
 * @core: pointer to the struct clk_core instance that points back to this
 * struct clk_hw instance
 *
 * @clk: pointer to the per-user struct clk instance that can be used to call
 * into the clk API
247 248 249 250 251
 *
 * @init: pointer to struct clk_init_data that contains the init data shared
 * with the common clock framework.
 */
struct clk_hw {
252
	struct clk_core *core;
253
	struct clk *clk;
M
Mark Brown 已提交
254
	const struct clk_init_data *init;
255 256
};

M
Mike Turquette 已提交
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273
/*
 * DOC: Basic clock implementations common to many platforms
 *
 * Each basic clock hardware type is comprised of a structure describing the
 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
 * unique flags for that hardware type, a registration function and an
 * alternative macro for static initialization
 */

/**
 * struct clk_fixed_rate - fixed-rate clock
 * @hw:		handle between common and hardware-specific interfaces
 * @fixed_rate:	constant frequency of clock
 */
struct clk_fixed_rate {
	struct		clk_hw hw;
	unsigned long	fixed_rate;
274
	unsigned long	fixed_accuracy;
M
Mike Turquette 已提交
275 276 277
	u8		flags;
};

278
extern const struct clk_ops clk_fixed_rate_ops;
M
Mike Turquette 已提交
279 280 281
struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		unsigned long fixed_rate);
282 283 284
struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
		const char *name, const char *parent_name, unsigned long flags,
		unsigned long fixed_rate, unsigned long fixed_accuracy);
M
Mike Turquette 已提交
285

286 287
void of_fixed_clk_setup(struct device_node *np);

M
Mike Turquette 已提交
288 289 290 291 292 293 294 295 296 297 298 299
/**
 * struct clk_gate - gating clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register controlling gate
 * @bit_idx:	single bit controlling gate
 * @flags:	hardware-specific flags
 * @lock:	register lock
 *
 * Clock which can gate its output.  Implements .enable & .disable
 *
 * Flags:
V
Viresh Kumar 已提交
300
 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
301 302
 *	enable the clock.  Setting this flag does the opposite: setting the bit
 *	disable the clock and clearing it enables the clock
303
 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
304 305 306
 *	of this register, and mask of gate bits are in higher 16-bit of this
 *	register.  While setting the gate bits, higher 16-bit should also be
 *	updated to indicate changing gate bits.
M
Mike Turquette 已提交
307 308 309 310 311 312 313 314 315 316
 */
struct clk_gate {
	struct clk_hw hw;
	void __iomem	*reg;
	u8		bit_idx;
	u8		flags;
	spinlock_t	*lock;
};

#define CLK_GATE_SET_TO_DISABLE		BIT(0)
317
#define CLK_GATE_HIWORD_MASK		BIT(1)
M
Mike Turquette 已提交
318

319
extern const struct clk_ops clk_gate_ops;
M
Mike Turquette 已提交
320 321 322 323
struct clk *clk_register_gate(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 bit_idx,
		u8 clk_gate_flags, spinlock_t *lock);
324
void clk_unregister_gate(struct clk *clk);
M
Mike Turquette 已提交
325

326 327 328 329 330
struct clk_div_table {
	unsigned int	val;
	unsigned int	div;
};

M
Mike Turquette 已提交
331 332 333 334 335 336 337
/**
 * struct clk_divider - adjustable divider clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register containing the divider
 * @shift:	shift to the divider bit field
 * @width:	width of the divider bit field
338
 * @table:	array of value/divider pairs, last entry should have div = 0
M
Mike Turquette 已提交
339 340 341 342 343 344 345
 * @lock:	register lock
 *
 * Clock with an adjustable divider affecting its output frequency.  Implements
 * .recalc_rate, .set_rate and .round_rate
 *
 * Flags:
 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
346 347
 *	register plus one.  If CLK_DIVIDER_ONE_BASED is set then the divider is
 *	the raw value read from the register, with the value of zero considered
348
 *	invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
M
Mike Turquette 已提交
349
 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
350
 *	the hardware register
351 352 353 354 355
 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors.  For dividers which have
 *	CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
 *	Some hardware implementations gracefully handle this case and allow a
 *	zero divisor by not modifying their input clock
 *	(divide by one / bypass).
356
 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
357 358 359
 *	of this register, and mask of divider bits are in higher 16-bit of this
 *	register.  While setting the divider bits, higher 16-bit should also be
 *	updated to indicate changing divider bits.
360 361
 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
 *	to the closest integer instead of the up one.
362 363
 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
 *	not be changed by the clock framework.
364 365 366
 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
 *	except when the value read from the register is zero, the divisor is
 *	2^width of the field.
M
Mike Turquette 已提交
367 368 369 370 371 372 373
 */
struct clk_divider {
	struct clk_hw	hw;
	void __iomem	*reg;
	u8		shift;
	u8		width;
	u8		flags;
374
	const struct clk_div_table	*table;
M
Mike Turquette 已提交
375 376 377 378 379
	spinlock_t	*lock;
};

#define CLK_DIVIDER_ONE_BASED		BIT(0)
#define CLK_DIVIDER_POWER_OF_TWO	BIT(1)
380
#define CLK_DIVIDER_ALLOW_ZERO		BIT(2)
381
#define CLK_DIVIDER_HIWORD_MASK		BIT(3)
382
#define CLK_DIVIDER_ROUND_CLOSEST	BIT(4)
383
#define CLK_DIVIDER_READ_ONLY		BIT(5)
384
#define CLK_DIVIDER_MAX_AT_ZERO		BIT(6)
M
Mike Turquette 已提交
385

386
extern const struct clk_ops clk_divider_ops;
387 388 389 390 391 392 393 394 395 396 397

unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
		unsigned int val, const struct clk_div_table *table,
		unsigned long flags);
long divider_round_rate(struct clk_hw *hw, unsigned long rate,
		unsigned long *prate, const struct clk_div_table *table,
		u8 width, unsigned long flags);
int divider_get_val(unsigned long rate, unsigned long parent_rate,
		const struct clk_div_table *table, u8 width,
		unsigned long flags);

M
Mike Turquette 已提交
398 399 400 401
struct clk *clk_register_divider(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_divider_flags, spinlock_t *lock);
402 403 404 405 406
struct clk *clk_register_divider_table(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_divider_flags, const struct clk_div_table *table,
		spinlock_t *lock);
407
void clk_unregister_divider(struct clk *clk);
M
Mike Turquette 已提交
408 409 410 411 412 413 414 415

/**
 * struct clk_mux - multiplexer clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register controlling multiplexer
 * @shift:	shift to multiplexer bit field
 * @width:	width of mutliplexer bit field
J
James Hogan 已提交
416
 * @flags:	hardware-specific flags
M
Mike Turquette 已提交
417 418 419 420 421 422 423
 * @lock:	register lock
 *
 * Clock with multiple selectable parents.  Implements .get_parent, .set_parent
 * and .recalc_rate
 *
 * Flags:
 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
V
Viresh Kumar 已提交
424
 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
425
 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
426 427 428
 *	register, and mask of mux bits are in higher 16-bit of this register.
 *	While setting the mux bits, higher 16-bit should also be updated to
 *	indicate changing mux bits.
429 430
 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
 *	frequency.
M
Mike Turquette 已提交
431 432 433 434
 */
struct clk_mux {
	struct clk_hw	hw;
	void __iomem	*reg;
435 436
	u32		*table;
	u32		mask;
M
Mike Turquette 已提交
437 438 439 440 441 442 443
	u8		shift;
	u8		flags;
	spinlock_t	*lock;
};

#define CLK_MUX_INDEX_ONE		BIT(0)
#define CLK_MUX_INDEX_BIT		BIT(1)
444
#define CLK_MUX_HIWORD_MASK		BIT(2)
445 446
#define CLK_MUX_READ_ONLY		BIT(3) /* mux can't be changed */
#define CLK_MUX_ROUND_CLOSEST		BIT(4)
M
Mike Turquette 已提交
447

448
extern const struct clk_ops clk_mux_ops;
449
extern const struct clk_ops clk_mux_ro_ops;
450

M
Mike Turquette 已提交
451
struct clk *clk_register_mux(struct device *dev, const char *name,
452 453
		const char * const *parent_names, u8 num_parents,
		unsigned long flags,
M
Mike Turquette 已提交
454 455
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_mux_flags, spinlock_t *lock);
456

457
struct clk *clk_register_mux_table(struct device *dev, const char *name,
458 459
		const char * const *parent_names, u8 num_parents,
		unsigned long flags,
460 461 462
		void __iomem *reg, u8 shift, u32 mask,
		u8 clk_mux_flags, u32 *table, spinlock_t *lock);

463 464
void clk_unregister_mux(struct clk *clk);

465 466
void of_fixed_factor_clk_setup(struct device_node *node);

S
Sascha Hauer 已提交
467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484
/**
 * struct clk_fixed_factor - fixed multiplier and divider clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @mult:	multiplier
 * @div:	divider
 *
 * Clock with a fixed multiplier and divider. The output frequency is the
 * parent clock rate divided by div and multiplied by mult.
 * Implements .recalc_rate, .set_rate and .round_rate
 */

struct clk_fixed_factor {
	struct clk_hw	hw;
	unsigned int	mult;
	unsigned int	div;
};

485
extern const struct clk_ops clk_fixed_factor_ops;
S
Sascha Hauer 已提交
486 487 488 489
struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		unsigned int mult, unsigned int div);

490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
/**
 * struct clk_fractional_divider - adjustable fractional divider clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register containing the divider
 * @mshift:	shift to the numerator bit field
 * @mwidth:	width of the numerator bit field
 * @nshift:	shift to the denominator bit field
 * @nwidth:	width of the denominator bit field
 * @lock:	register lock
 *
 * Clock with adjustable fractional divider affecting its output frequency.
 */

struct clk_fractional_divider {
	struct clk_hw	hw;
	void __iomem	*reg;
	u8		mshift;
	u32		mmask;
	u8		nshift;
	u32		nmask;
	u8		flags;
	spinlock_t	*lock;
};

extern const struct clk_ops clk_fractional_divider_ops;
struct clk *clk_register_fractional_divider(struct device *dev,
		const char *name, const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
		u8 clk_divider_flags, spinlock_t *lock);

M
Maxime Ripard 已提交
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562
/**
 * struct clk_multiplier - adjustable multiplier clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register containing the multiplier
 * @shift:	shift to the multiplier bit field
 * @width:	width of the multiplier bit field
 * @lock:	register lock
 *
 * Clock with an adjustable multiplier affecting its output frequency.
 * Implements .recalc_rate, .set_rate and .round_rate
 *
 * Flags:
 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
 *	from the register, with 0 being a valid value effectively
 *	zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
 *	set, then a null multiplier will be considered as a bypass,
 *	leaving the parent rate unmodified.
 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
 *	rounded to the closest integer instead of the down one.
 */
struct clk_multiplier {
	struct clk_hw	hw;
	void __iomem	*reg;
	u8		shift;
	u8		width;
	u8		flags;
	spinlock_t	*lock;
};

#define CLK_MULTIPLIER_ZERO_BYPASS		BIT(0)
#define CLK_MULTIPLIER_ROUND_CLOSEST	BIT(1)

extern const struct clk_ops clk_multiplier_ops;

struct clk *clk_register_multiplier(struct device *dev, const char *name,
				    const char *parent_name,
				    unsigned long flags,
				    void __iomem *reg, u8 shift, u8 width,
				    u8 clk_mult_flags, spinlock_t *lock);
void clk_unregister_multiplier(struct clk *clk);

P
Prashant Gaikwad 已提交
563 564 565 566
/***
 * struct clk_composite - aggregate clock of mux, divider and gate clocks
 *
 * @hw:		handle between common and hardware-specific interfaces
567 568 569
 * @mux_hw:	handle between composite and hardware-specific mux clock
 * @rate_hw:	handle between composite and hardware-specific rate clock
 * @gate_hw:	handle between composite and hardware-specific gate clock
P
Prashant Gaikwad 已提交
570
 * @mux_ops:	clock ops for mux
571
 * @rate_ops:	clock ops for rate
P
Prashant Gaikwad 已提交
572 573 574 575 576 577 578
 * @gate_ops:	clock ops for gate
 */
struct clk_composite {
	struct clk_hw	hw;
	struct clk_ops	ops;

	struct clk_hw	*mux_hw;
579
	struct clk_hw	*rate_hw;
P
Prashant Gaikwad 已提交
580 581 582
	struct clk_hw	*gate_hw;

	const struct clk_ops	*mux_ops;
583
	const struct clk_ops	*rate_ops;
P
Prashant Gaikwad 已提交
584 585 586 587
	const struct clk_ops	*gate_ops;
};

struct clk *clk_register_composite(struct device *dev, const char *name,
588
		const char * const *parent_names, int num_parents,
P
Prashant Gaikwad 已提交
589
		struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
590
		struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
P
Prashant Gaikwad 已提交
591 592 593
		struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
		unsigned long flags);

J
Jyri Sarha 已提交
594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
/***
 * struct clk_gpio_gate - gpio gated clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @gpiod:	gpio descriptor
 *
 * Clock with a gpio control for enabling and disabling the parent clock.
 * Implements .enable, .disable and .is_enabled
 */

struct clk_gpio {
	struct clk_hw	hw;
	struct gpio_desc *gpiod;
};

extern const struct clk_ops clk_gpio_gate_ops;
struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
611
		const char *parent_name, unsigned gpio, bool active_low,
J
Jyri Sarha 已提交
612 613 614 615
		unsigned long flags);

void of_gpio_clk_gate_setup(struct device_node *node);

616 617 618 619 620 621 622 623 624 625 626 627
/**
 * struct clk_gpio_mux - gpio controlled clock multiplexer
 *
 * @hw:		see struct clk_gpio
 * @gpiod:	gpio descriptor to select the parent of this clock multiplexer
 *
 * Clock with a gpio control for selecting the parent clock.
 * Implements .get_parent, .set_parent and .determine_rate
 */

extern const struct clk_ops clk_gpio_mux_ops;
struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
628
		const char * const *parent_names, u8 num_parents, unsigned gpio,
629 630 631 632
		bool active_low, unsigned long flags);

void of_gpio_mux_clk_setup(struct device_node *node);

633 634 635 636 637 638 639 640
/**
 * clk_register - allocate a new clock, register it and return an opaque cookie
 * @dev: device that is registering this clock
 * @hw: link to hardware-specific clock data
 *
 * clk_register is the primary interface for populating the clock tree with new
 * clock nodes.  It returns a pointer to the newly allocated struct clk which
 * cannot be dereferenced by driver code but may be used in conjuction with the
641 642
 * rest of the clock API.  In the event of an error clk_register will return an
 * error code; drivers must test for an error code after calling clk_register.
643
 */
644
struct clk *clk_register(struct device *dev, struct clk_hw *hw);
645
struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
646

M
Mark Brown 已提交
647
void clk_unregister(struct clk *clk);
648
void devm_clk_unregister(struct device *dev, struct clk *clk);
M
Mark Brown 已提交
649

650 651
/* helper functions */
const char *__clk_get_name(struct clk *clk);
652
const char *clk_hw_get_name(const struct clk_hw *hw);
653
struct clk_hw *__clk_get_hw(struct clk *clk);
654 655 656
unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
657
					  unsigned int index);
658
unsigned int __clk_get_enable_count(struct clk *clk);
659
unsigned long clk_hw_get_rate(const struct clk_hw *hw);
660
unsigned long __clk_get_flags(struct clk *clk);
661 662
unsigned long clk_hw_get_flags(const struct clk_hw *hw);
bool clk_hw_is_prepared(const struct clk_hw *hw);
663
bool __clk_is_enabled(struct clk *clk);
664
struct clk *__clk_lookup(const char *name);
665 666 667 668 669
int __clk_mux_determine_rate(struct clk_hw *hw,
			     struct clk_rate_request *req);
int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
int __clk_mux_determine_rate_closest(struct clk_hw *hw,
				     struct clk_rate_request *req);
670
void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
671 672
void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
			   unsigned long max_rate);
673

674 675 676 677 678 679
static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
{
	dst->clk = src->clk;
	dst->core = src->core;
}

680 681 682
/*
 * FIXME clock api without lock protection
 */
683
unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
684

G
Grant Likely 已提交
685 686 687 688
struct of_device_id;

typedef void (*of_clk_init_cb_t)(struct device_node *);

689 690 691 692 693
struct clk_onecell_data {
	struct clk **clks;
	unsigned int clk_num;
};

694 695
extern struct of_device_id __clk_of_table;

696
#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
697 698

#ifdef CONFIG_OF
G
Grant Likely 已提交
699 700 701 702 703 704 705
int of_clk_add_provider(struct device_node *np,
			struct clk *(*clk_src_get)(struct of_phandle_args *args,
						   void *data),
			void *data);
void of_clk_del_provider(struct device_node *np);
struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
				  void *data);
706
struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
707
int of_clk_get_parent_count(struct device_node *np);
708 709
int of_clk_parent_fill(struct device_node *np, const char **parents,
		       unsigned int size);
G
Grant Likely 已提交
710
const char *of_clk_get_parent_name(struct device_node *np, int index);
711

G
Grant Likely 已提交
712 713
void of_clk_init(const struct of_device_id *matches);

714
#else /* !CONFIG_OF */
715

716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742
static inline int of_clk_add_provider(struct device_node *np,
			struct clk *(*clk_src_get)(struct of_phandle_args *args,
						   void *data),
			void *data)
{
	return 0;
}
#define of_clk_del_provider(np) \
	{ while (0); }
static inline struct clk *of_clk_src_simple_get(
	struct of_phandle_args *clkspec, void *data)
{
	return ERR_PTR(-ENOENT);
}
static inline struct clk *of_clk_src_onecell_get(
	struct of_phandle_args *clkspec, void *data)
{
	return ERR_PTR(-ENOENT);
}
static inline const char *of_clk_get_parent_name(struct device_node *np,
						 int index)
{
	return NULL;
}
#define of_clk_init(matches) \
	{ while (0); }
#endif /* CONFIG_OF */
743 744 745 746 747 748

/*
 * wrap access to peripherals in accessor routines
 * for improved portability across platforms
 */

749 750 751 752 753 754 755 756 757 758 759 760 761 762
#if IS_ENABLED(CONFIG_PPC)

static inline u32 clk_readl(u32 __iomem *reg)
{
	return ioread32be(reg);
}

static inline void clk_writel(u32 val, u32 __iomem *reg)
{
	iowrite32be(val, reg);
}

#else	/* platform dependent I/O accessors */

763 764 765 766 767 768 769 770 771 772
static inline u32 clk_readl(u32 __iomem *reg)
{
	return readl(reg);
}

static inline void clk_writel(u32 val, u32 __iomem *reg)
{
	writel(val, reg);
}

773 774
#endif	/* platform dependent I/O accessors */

775
#ifdef CONFIG_DEBUG_FS
776
struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
777 778 779
				void *data, const struct file_operations *fops);
#endif

780 781
#endif /* CONFIG_COMMON_CLK */
#endif /* CLK_PROVIDER_H */