clk-provider.h 20.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14
/*
 *  linux/include/linux/clk-provider.h
 *
 *  Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
 *  Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */
#ifndef __LINUX_CLK_PROVIDER_H
#define __LINUX_CLK_PROVIDER_H

#include <linux/clk.h>
15
#include <linux/io.h>
16 17 18 19 20 21 22 23 24 25 26 27 28

#ifdef CONFIG_COMMON_CLK

/*
 * flags used across common struct clk.  these flags should only affect the
 * top-level framework.  custom flags for dealing with hardware specifics
 * belong in struct clk_foo
 */
#define CLK_SET_RATE_GATE	BIT(0) /* must be gated across rate change */
#define CLK_SET_PARENT_GATE	BIT(1) /* must be gated across re-parent */
#define CLK_SET_RATE_PARENT	BIT(2) /* propagate rate change up one level */
#define CLK_IGNORE_UNUSED	BIT(3) /* do not gate even if unused */
#define CLK_IS_ROOT		BIT(4) /* root clk, has no parent */
29
#define CLK_IS_BASIC		BIT(5) /* Basic clk, can't do a to_clk_foo() */
30
#define CLK_GET_RATE_NOCACHE	BIT(6) /* do not use the cached clk rate */
31
#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
32
#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
33

34 35
struct clk_hw;

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
/**
 * struct clk_ops -  Callback operations for hardware clocks; these are to
 * be provided by the clock implementation, and will be called by drivers
 * through the clk_* api.
 *
 * @prepare:	Prepare the clock for enabling. This must not return until
 * 		the clock is fully prepared, and it's safe to call clk_enable.
 * 		This callback is intended to allow clock implementations to
 * 		do any initialisation that may sleep. Called with
 * 		prepare_lock held.
 *
 * @unprepare:	Release the clock from its prepared state. This will typically
 * 		undo any work done in the @prepare callback. Called with
 * 		prepare_lock held.
 *
51 52 53 54
 * @is_prepared: Queries the hardware to determine if the clock is prepared.
 *		This function is allowed to sleep. Optional, if this op is not
 *		set then the prepare count will be used.
 *
55 56 57 58
 * @unprepare_unused: Unprepare the clock atomically.  Only called from
 *		clk_disable_unused for prepare clocks with special needs.
 *		Called with prepare mutex held. This function may sleep.
 *
59 60 61 62 63 64 65 66
 * @enable:	Enable the clock atomically. This must not return until the
 * 		clock is generating a valid clock signal, usable by consumer
 * 		devices. Called with enable_lock held. This function must not
 * 		sleep.
 *
 * @disable:	Disable the clock atomically. Called with enable_lock held.
 * 		This function must not sleep.
 *
S
Stephen Boyd 已提交
67 68 69 70
 * @is_enabled:	Queries the hardware to determine if the clock is enabled.
 * 		This function must not sleep. Optional, if this op is not
 * 		set then the enable count will be used.
 *
71 72 73 74 75
 * @disable_unused: Disable the clock atomically.  Only called from
 *		clk_disable_unused for gate clocks with special needs.
 *		Called with enable_lock held.  This function must not
 *		sleep.
 *
S
Stephen Boyd 已提交
76
 * @recalc_rate	Recalculate the rate of this clock, by querying hardware. The
77
 * 		parent rate is an input parameter.  It is up to the caller to
S
Stephen Boyd 已提交
78
 * 		ensure that the prepare_mutex is held across this call.
79 80 81 82 83 84
 * 		Returns the calculated rate.  Optional, but recommended - if
 * 		this op is not set then clock rate will be initialized to 0.
 *
 * @round_rate:	Given a target rate as input, returns the closest rate actually
 * 		supported by the clock.
 *
85 86 87 88
 * @determine_rate: Given a target rate as input, returns the closest rate
 *		actually supported by the clock, and optionally the parent clock
 *		that should be used to provide the clock rate.
 *
89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105
 * @get_parent:	Queries the hardware to determine the parent of a clock.  The
 * 		return value is a u8 which specifies the index corresponding to
 * 		the parent clock.  This index can be applied to either the
 * 		.parent_names or .parents arrays.  In short, this function
 * 		translates the parent value read from hardware into an array
 * 		index.  Currently only called when the clock is initialized by
 * 		__clk_init.  This callback is mandatory for clocks with
 * 		multiple parents.  It is optional (and unnecessary) for clocks
 * 		with 0 or 1 parents.
 *
 * @set_parent:	Change the input source of this clock; for clocks with multiple
 * 		possible parents specify a new parent by passing in the index
 * 		as a u8 corresponding to the parent in either the .parent_names
 * 		or .parents arrays.  This function in affect translates an
 * 		array index into the value programmed into the hardware.
 * 		Returns 0 on success, -EERROR otherwise.
 *
S
Shawn Guo 已提交
106 107 108 109 110
 * @set_rate:	Change the rate of this clock. The requested rate is specified
 *		by the second argument, which should typically be the return
 *		of .round_rate call.  The third argument gives the parent rate
 *		which is likely helpful for most .set_rate implementation.
 *		Returns 0 on success, -EERROR otherwise.
111
 *
112 113 114 115 116 117 118
 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
 *		is expressed in ppb (parts per billion). The parent accuracy is
 *		an input parameter.
 *		Returns the calculated accuracy.  Optional - if	this op is not
 *		set then clock accuracy will be initialized to parent accuracy
 *		or 0 (perfect clock) if clock has no parent.
 *
S
Stephen Boyd 已提交
119 120 121 122 123 124 125 126 127 128 129 130
 * @set_rate_and_parent: Change the rate and the parent of this clock. The
 *		requested rate is specified by the second argument, which
 *		should typically be the return of .round_rate call.  The
 *		third argument gives the parent rate which is likely helpful
 *		for most .set_rate_and_parent implementation. The fourth
 *		argument gives the parent index. This callback is optional (and
 *		unnecessary) for clocks with 0 or 1 parents as well as
 *		for clocks that can tolerate switching the rate and the parent
 *		separately via calls to .set_parent and .set_rate.
 *		Returns 0 on success, -EERROR otherwise.
 *
 *
131 132 133 134
 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
 * implementations to split any work between atomic (enable) and sleepable
 * (prepare) contexts.  If enabling a clock requires code that might sleep,
 * this must be done in clk_prepare.  Clock enable code that will never be
S
Stephen Boyd 已提交
135
 * called in a sleepable context may be implemented in clk_enable.
136 137 138 139 140 141 142 143 144
 *
 * Typically, drivers will call clk_prepare when a clock may be needed later
 * (eg. when a device is opened), and clk_enable when the clock is actually
 * required (eg. from an interrupt). Note that clk_prepare MUST have been
 * called before clk_enable.
 */
struct clk_ops {
	int		(*prepare)(struct clk_hw *hw);
	void		(*unprepare)(struct clk_hw *hw);
145
	int		(*is_prepared)(struct clk_hw *hw);
146
	void		(*unprepare_unused)(struct clk_hw *hw);
147 148 149
	int		(*enable)(struct clk_hw *hw);
	void		(*disable)(struct clk_hw *hw);
	int		(*is_enabled)(struct clk_hw *hw);
150
	void		(*disable_unused)(struct clk_hw *hw);
151 152 153 154
	unsigned long	(*recalc_rate)(struct clk_hw *hw,
					unsigned long parent_rate);
	long		(*round_rate)(struct clk_hw *hw, unsigned long,
					unsigned long *);
155 156 157
	long		(*determine_rate)(struct clk_hw *hw, unsigned long rate,
					unsigned long *best_parent_rate,
					struct clk **best_parent_clk);
158 159
	int		(*set_parent)(struct clk_hw *hw, u8 index);
	u8		(*get_parent)(struct clk_hw *hw);
S
Shawn Guo 已提交
160 161
	int		(*set_rate)(struct clk_hw *hw, unsigned long,
				    unsigned long);
S
Stephen Boyd 已提交
162 163 164
	int		(*set_rate_and_parent)(struct clk_hw *hw,
				    unsigned long rate,
				    unsigned long parent_rate, u8 index);
165 166
	unsigned long	(*recalc_accuracy)(struct clk_hw *hw,
					   unsigned long parent_accuracy);
167 168 169
	void		(*init)(struct clk_hw *hw);
};

170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
/**
 * struct clk_init_data - holds init data that's common to all clocks and is
 * shared between the clock provider and the common clock framework.
 *
 * @name: clock name
 * @ops: operations this clock supports
 * @parent_names: array of string names for all possible parents
 * @num_parents: number of possible parents
 * @flags: framework-level hints and quirks
 */
struct clk_init_data {
	const char		*name;
	const struct clk_ops	*ops;
	const char		**parent_names;
	u8			num_parents;
	unsigned long		flags;
};

/**
 * struct clk_hw - handle for traversing from a struct clk to its corresponding
 * hardware-specific structure.  struct clk_hw should be declared within struct
 * clk_foo and then referenced by the struct clk instance that uses struct
 * clk_foo's clk_ops
 *
 * @clk: pointer to the struct clk instance that points back to this struct
 * clk_hw instance
 *
 * @init: pointer to struct clk_init_data that contains the init data shared
 * with the common clock framework.
 */
struct clk_hw {
	struct clk *clk;
M
Mark Brown 已提交
202
	const struct clk_init_data *init;
203 204
};

M
Mike Turquette 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/*
 * DOC: Basic clock implementations common to many platforms
 *
 * Each basic clock hardware type is comprised of a structure describing the
 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
 * unique flags for that hardware type, a registration function and an
 * alternative macro for static initialization
 */

/**
 * struct clk_fixed_rate - fixed-rate clock
 * @hw:		handle between common and hardware-specific interfaces
 * @fixed_rate:	constant frequency of clock
 */
struct clk_fixed_rate {
	struct		clk_hw hw;
	unsigned long	fixed_rate;
222
	unsigned long	fixed_accuracy;
M
Mike Turquette 已提交
223 224 225
	u8		flags;
};

226
extern const struct clk_ops clk_fixed_rate_ops;
M
Mike Turquette 已提交
227 228 229
struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		unsigned long fixed_rate);
230 231 232
struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
		const char *name, const char *parent_name, unsigned long flags,
		unsigned long fixed_rate, unsigned long fixed_accuracy);
M
Mike Turquette 已提交
233

234 235
void of_fixed_clk_setup(struct device_node *np);

M
Mike Turquette 已提交
236 237 238 239 240 241 242 243 244 245 246 247
/**
 * struct clk_gate - gating clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register controlling gate
 * @bit_idx:	single bit controlling gate
 * @flags:	hardware-specific flags
 * @lock:	register lock
 *
 * Clock which can gate its output.  Implements .enable & .disable
 *
 * Flags:
V
Viresh Kumar 已提交
248
 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
M
Mike Turquette 已提交
249 250
 * 	enable the clock.  Setting this flag does the opposite: setting the bit
 * 	disable the clock and clearing it enables the clock
251 252 253 254
 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
 *   of this register, and mask of gate bits are in higher 16-bit of this
 *   register.  While setting the gate bits, higher 16-bit should also be
 *   updated to indicate changing gate bits.
M
Mike Turquette 已提交
255 256 257 258 259 260 261 262 263 264
 */
struct clk_gate {
	struct clk_hw hw;
	void __iomem	*reg;
	u8		bit_idx;
	u8		flags;
	spinlock_t	*lock;
};

#define CLK_GATE_SET_TO_DISABLE		BIT(0)
265
#define CLK_GATE_HIWORD_MASK		BIT(1)
M
Mike Turquette 已提交
266

267
extern const struct clk_ops clk_gate_ops;
M
Mike Turquette 已提交
268 269 270 271 272
struct clk *clk_register_gate(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 bit_idx,
		u8 clk_gate_flags, spinlock_t *lock);

273 274 275 276 277
struct clk_div_table {
	unsigned int	val;
	unsigned int	div;
};

M
Mike Turquette 已提交
278 279 280 281 282 283 284
/**
 * struct clk_divider - adjustable divider clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register containing the divider
 * @shift:	shift to the divider bit field
 * @width:	width of the divider bit field
285
 * @table:	array of value/divider pairs, last entry should have div = 0
M
Mike Turquette 已提交
286 287 288 289 290 291 292 293 294
 * @lock:	register lock
 *
 * Clock with an adjustable divider affecting its output frequency.  Implements
 * .recalc_rate, .set_rate and .round_rate
 *
 * Flags:
 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
 * 	register plus one.  If CLK_DIVIDER_ONE_BASED is set then the divider is
 * 	the raw value read from the register, with the value of zero considered
295
 *	invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
M
Mike Turquette 已提交
296 297
 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
 * 	the hardware register
298 299 300 301 302
 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors.  For dividers which have
 *	CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
 *	Some hardware implementations gracefully handle this case and allow a
 *	zero divisor by not modifying their input clock
 *	(divide by one / bypass).
303 304 305 306
 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
 *   of this register, and mask of divider bits are in higher 16-bit of this
 *   register.  While setting the divider bits, higher 16-bit should also be
 *   updated to indicate changing divider bits.
M
Mike Turquette 已提交
307 308 309 310 311 312 313
 */
struct clk_divider {
	struct clk_hw	hw;
	void __iomem	*reg;
	u8		shift;
	u8		width;
	u8		flags;
314
	const struct clk_div_table	*table;
M
Mike Turquette 已提交
315 316 317 318 319
	spinlock_t	*lock;
};

#define CLK_DIVIDER_ONE_BASED		BIT(0)
#define CLK_DIVIDER_POWER_OF_TWO	BIT(1)
320
#define CLK_DIVIDER_ALLOW_ZERO		BIT(2)
321
#define CLK_DIVIDER_HIWORD_MASK		BIT(3)
M
Mike Turquette 已提交
322

323
extern const struct clk_ops clk_divider_ops;
M
Mike Turquette 已提交
324 325 326 327
struct clk *clk_register_divider(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_divider_flags, spinlock_t *lock);
328 329 330 331 332
struct clk *clk_register_divider_table(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_divider_flags, const struct clk_div_table *table,
		spinlock_t *lock);
M
Mike Turquette 已提交
333 334 335 336 337 338 339 340

/**
 * struct clk_mux - multiplexer clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @reg:	register controlling multiplexer
 * @shift:	shift to multiplexer bit field
 * @width:	width of mutliplexer bit field
J
James Hogan 已提交
341
 * @flags:	hardware-specific flags
M
Mike Turquette 已提交
342 343 344 345 346 347 348
 * @lock:	register lock
 *
 * Clock with multiple selectable parents.  Implements .get_parent, .set_parent
 * and .recalc_rate
 *
 * Flags:
 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
V
Viresh Kumar 已提交
349
 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
350 351 352 353
 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
 *   register, and mask of mux bits are in higher 16-bit of this register.
 *   While setting the mux bits, higher 16-bit should also be updated to
 *   indicate changing mux bits.
M
Mike Turquette 已提交
354 355 356 357
 */
struct clk_mux {
	struct clk_hw	hw;
	void __iomem	*reg;
358 359
	u32		*table;
	u32		mask;
M
Mike Turquette 已提交
360 361 362 363 364 365 366
	u8		shift;
	u8		flags;
	spinlock_t	*lock;
};

#define CLK_MUX_INDEX_ONE		BIT(0)
#define CLK_MUX_INDEX_BIT		BIT(1)
367
#define CLK_MUX_HIWORD_MASK		BIT(2)
368
#define CLK_MUX_READ_ONLY	BIT(3) /* mux setting cannot be changed */
M
Mike Turquette 已提交
369

370
extern const struct clk_ops clk_mux_ops;
371
extern const struct clk_ops clk_mux_ro_ops;
372

M
Mike Turquette 已提交
373
struct clk *clk_register_mux(struct device *dev, const char *name,
M
Mark Brown 已提交
374
		const char **parent_names, u8 num_parents, unsigned long flags,
M
Mike Turquette 已提交
375 376
		void __iomem *reg, u8 shift, u8 width,
		u8 clk_mux_flags, spinlock_t *lock);
377

378 379 380 381 382
struct clk *clk_register_mux_table(struct device *dev, const char *name,
		const char **parent_names, u8 num_parents, unsigned long flags,
		void __iomem *reg, u8 shift, u32 mask,
		u8 clk_mux_flags, u32 *table, spinlock_t *lock);

383 384
void of_fixed_factor_clk_setup(struct device_node *node);

S
Sascha Hauer 已提交
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407
/**
 * struct clk_fixed_factor - fixed multiplier and divider clock
 *
 * @hw:		handle between common and hardware-specific interfaces
 * @mult:	multiplier
 * @div:	divider
 *
 * Clock with a fixed multiplier and divider. The output frequency is the
 * parent clock rate divided by div and multiplied by mult.
 * Implements .recalc_rate, .set_rate and .round_rate
 */

struct clk_fixed_factor {
	struct clk_hw	hw;
	unsigned int	mult;
	unsigned int	div;
};

extern struct clk_ops clk_fixed_factor_ops;
struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
		const char *parent_name, unsigned long flags,
		unsigned int mult, unsigned int div);

P
Prashant Gaikwad 已提交
408 409 410 411
/***
 * struct clk_composite - aggregate clock of mux, divider and gate clocks
 *
 * @hw:		handle between common and hardware-specific interfaces
412 413 414
 * @mux_hw:	handle between composite and hardware-specific mux clock
 * @rate_hw:	handle between composite and hardware-specific rate clock
 * @gate_hw:	handle between composite and hardware-specific gate clock
P
Prashant Gaikwad 已提交
415
 * @mux_ops:	clock ops for mux
416
 * @rate_ops:	clock ops for rate
P
Prashant Gaikwad 已提交
417 418 419 420 421 422 423
 * @gate_ops:	clock ops for gate
 */
struct clk_composite {
	struct clk_hw	hw;
	struct clk_ops	ops;

	struct clk_hw	*mux_hw;
424
	struct clk_hw	*rate_hw;
P
Prashant Gaikwad 已提交
425 426 427
	struct clk_hw	*gate_hw;

	const struct clk_ops	*mux_ops;
428
	const struct clk_ops	*rate_ops;
P
Prashant Gaikwad 已提交
429 430 431 432 433 434
	const struct clk_ops	*gate_ops;
};

struct clk *clk_register_composite(struct device *dev, const char *name,
		const char **parent_names, int num_parents,
		struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
435
		struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
P
Prashant Gaikwad 已提交
436 437 438
		struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
		unsigned long flags);

439 440 441 442 443 444 445 446
/**
 * clk_register - allocate a new clock, register it and return an opaque cookie
 * @dev: device that is registering this clock
 * @hw: link to hardware-specific clock data
 *
 * clk_register is the primary interface for populating the clock tree with new
 * clock nodes.  It returns a pointer to the newly allocated struct clk which
 * cannot be dereferenced by driver code but may be used in conjuction with the
447 448
 * rest of the clock API.  In the event of an error clk_register will return an
 * error code; drivers must test for an error code after calling clk_register.
449
 */
450
struct clk *clk_register(struct device *dev, struct clk_hw *hw);
451
struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
452

M
Mark Brown 已提交
453
void clk_unregister(struct clk *clk);
454
void devm_clk_unregister(struct device *dev, struct clk *clk);
M
Mark Brown 已提交
455

456 457 458 459 460
/* helper functions */
const char *__clk_get_name(struct clk *clk);
struct clk_hw *__clk_get_hw(struct clk *clk);
u8 __clk_get_num_parents(struct clk *clk);
struct clk *__clk_get_parent(struct clk *clk);
J
James Hogan 已提交
461
struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
462 463
unsigned int __clk_get_enable_count(struct clk *clk);
unsigned int __clk_get_prepare_count(struct clk *clk);
464
unsigned long __clk_get_rate(struct clk *clk);
465
unsigned long __clk_get_accuracy(struct clk *clk);
466
unsigned long __clk_get_flags(struct clk *clk);
467
bool __clk_is_prepared(struct clk *clk);
468
bool __clk_is_enabled(struct clk *clk);
469
struct clk *__clk_lookup(const char *name);
470 471 472
long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
			      unsigned long *best_parent_rate,
			      struct clk **best_parent_p);
473 474 475 476 477 478 479 480 481

/*
 * FIXME clock api without lock protection
 */
int __clk_prepare(struct clk *clk);
void __clk_unprepare(struct clk *clk);
void __clk_reparent(struct clk *clk, struct clk *new_parent);
unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);

G
Grant Likely 已提交
482 483 484 485
struct of_device_id;

typedef void (*of_clk_init_cb_t)(struct device_node *);

486 487 488 489 490
struct clk_onecell_data {
	struct clk **clks;
	unsigned int clk_num;
};

491 492
extern struct of_device_id __clk_of_table;

493 494 495 496 497 498
#define CLK_OF_DECLARE(name, compat, fn)			\
	static const struct of_device_id __clk_of_table_##name	\
		__used __section(__clk_of_table)		\
		= { .compatible = compat, .data = fn };

#ifdef CONFIG_OF
G
Grant Likely 已提交
499 500 501 502 503 504 505
int of_clk_add_provider(struct device_node *np,
			struct clk *(*clk_src_get)(struct of_phandle_args *args,
						   void *data),
			void *data);
void of_clk_del_provider(struct device_node *np);
struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
				  void *data);
506
struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
507
int of_clk_get_parent_count(struct device_node *np);
G
Grant Likely 已提交
508
const char *of_clk_get_parent_name(struct device_node *np, int index);
509

G
Grant Likely 已提交
510 511
void of_clk_init(const struct of_device_id *matches);

512
#else /* !CONFIG_OF */
513

514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
static inline int of_clk_add_provider(struct device_node *np,
			struct clk *(*clk_src_get)(struct of_phandle_args *args,
						   void *data),
			void *data)
{
	return 0;
}
#define of_clk_del_provider(np) \
	{ while (0); }
static inline struct clk *of_clk_src_simple_get(
	struct of_phandle_args *clkspec, void *data)
{
	return ERR_PTR(-ENOENT);
}
static inline struct clk *of_clk_src_onecell_get(
	struct of_phandle_args *clkspec, void *data)
{
	return ERR_PTR(-ENOENT);
}
static inline const char *of_clk_get_parent_name(struct device_node *np,
						 int index)
{
	return NULL;
}
#define of_clk_init(matches) \
	{ while (0); }
#endif /* CONFIG_OF */
541 542 543 544 545 546

/*
 * wrap access to peripherals in accessor routines
 * for improved portability across platforms
 */

547 548 549 550 551 552 553 554 555 556 557 558 559 560
#if IS_ENABLED(CONFIG_PPC)

static inline u32 clk_readl(u32 __iomem *reg)
{
	return ioread32be(reg);
}

static inline void clk_writel(u32 val, u32 __iomem *reg)
{
	iowrite32be(val, reg);
}

#else	/* platform dependent I/O accessors */

561 562 563 564 565 566 567 568 569 570
static inline u32 clk_readl(u32 __iomem *reg)
{
	return readl(reg);
}

static inline void clk_writel(u32 val, u32 __iomem *reg)
{
	writel(val, reg);
}

571 572
#endif	/* platform dependent I/O accessors */

573 574
#endif /* CONFIG_COMMON_CLK */
#endif /* CLK_PROVIDER_H */