paging_tmpl.h 29.1 KB
Newer Older
A
Avi Kivity 已提交
1 2 3 4 5 6 7 8 9
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * MMU support
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
10
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 * Authors:
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *   Avi Kivity   <avi@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 */

/*
 * We need the mmu code to access both 32-bit and 64-bit guest ptes,
 * so the code in this file is compiled twice, once per pte size.
 */

#if PTTYPE == 64
	#define pt_element_t u64
	#define guest_walker guest_walker64
	#define FNAME(name) paging##64_##name
	#define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
31 32
	#define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
	#define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
A
Avi Kivity 已提交
33
	#define PT_INDEX(addr, level) PT64_INDEX(addr, level)
34
	#define PT_LEVEL_BITS PT64_LEVEL_BITS
35 36
	#define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
	#define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
37
	#define PT_HAVE_ACCESSED_DIRTY(mmu) true
38 39
	#ifdef CONFIG_X86_64
	#define PT_MAX_FULL_LEVELS 4
40
	#define CMPXCHG cmpxchg
41
	#else
42
	#define CMPXCHG cmpxchg64
43 44
	#define PT_MAX_FULL_LEVELS 2
	#endif
A
Avi Kivity 已提交
45 46 47 48 49
#elif PTTYPE == 32
	#define pt_element_t u32
	#define guest_walker guest_walker32
	#define FNAME(name) paging##32_##name
	#define PT_BASE_ADDR_MASK PT32_BASE_ADDR_MASK
50 51
	#define PT_LVL_ADDR_MASK(lvl) PT32_LVL_ADDR_MASK(lvl)
	#define PT_LVL_OFFSET_MASK(lvl) PT32_LVL_OFFSET_MASK(lvl)
A
Avi Kivity 已提交
52
	#define PT_INDEX(addr, level) PT32_INDEX(addr, level)
53
	#define PT_LEVEL_BITS PT32_LEVEL_BITS
54
	#define PT_MAX_FULL_LEVELS 2
55 56
	#define PT_GUEST_DIRTY_SHIFT PT_DIRTY_SHIFT
	#define PT_GUEST_ACCESSED_SHIFT PT_ACCESSED_SHIFT
57
	#define PT_HAVE_ACCESSED_DIRTY(mmu) true
58
	#define CMPXCHG cmpxchg
59 60 61 62 63 64 65 66 67
#elif PTTYPE == PTTYPE_EPT
	#define pt_element_t u64
	#define guest_walker guest_walkerEPT
	#define FNAME(name) ept_##name
	#define PT_BASE_ADDR_MASK PT64_BASE_ADDR_MASK
	#define PT_LVL_ADDR_MASK(lvl) PT64_LVL_ADDR_MASK(lvl)
	#define PT_LVL_OFFSET_MASK(lvl) PT64_LVL_OFFSET_MASK(lvl)
	#define PT_INDEX(addr, level) PT64_INDEX(addr, level)
	#define PT_LEVEL_BITS PT64_LEVEL_BITS
68 69 70
	#define PT_GUEST_DIRTY_SHIFT 9
	#define PT_GUEST_ACCESSED_SHIFT 8
	#define PT_HAVE_ACCESSED_DIRTY(mmu) ((mmu)->ept_ad)
71 72
	#define CMPXCHG cmpxchg64
	#define PT_MAX_FULL_LEVELS 4
A
Avi Kivity 已提交
73 74 75 76
#else
	#error Invalid PTTYPE value
#endif

77 78 79
#define PT_GUEST_DIRTY_MASK    (1 << PT_GUEST_DIRTY_SHIFT)
#define PT_GUEST_ACCESSED_MASK (1 << PT_GUEST_ACCESSED_SHIFT)

80 81
#define gpte_to_gfn_lvl FNAME(gpte_to_gfn_lvl)
#define gpte_to_gfn(pte) gpte_to_gfn_lvl((pte), PT_PAGE_TABLE_LEVEL)
82

A
Avi Kivity 已提交
83 84 85 86 87 88
/*
 * The guest_walker structure emulates the behavior of the hardware page
 * table walker.
 */
struct guest_walker {
	int level;
89
	unsigned max_level;
90
	gfn_t table_gfn[PT_MAX_FULL_LEVELS];
91
	pt_element_t ptes[PT_MAX_FULL_LEVELS];
92
	pt_element_t prefetch_ptes[PTE_PREFETCH_NUM];
93
	gpa_t pte_gpa[PT_MAX_FULL_LEVELS];
94
	pt_element_t __user *ptep_user[PT_MAX_FULL_LEVELS];
95
	bool pte_writable[PT_MAX_FULL_LEVELS];
96 97
	unsigned pt_access;
	unsigned pte_access;
98
	gfn_t gfn;
99
	struct x86_exception fault;
A
Avi Kivity 已提交
100 101
};

102
static gfn_t gpte_to_gfn_lvl(pt_element_t gpte, int lvl)
103
{
104
	return (gpte & PT_LVL_ADDR_MASK(lvl)) >> PAGE_SHIFT;
105 106
}

107 108
static inline void FNAME(protect_clean_gpte)(struct kvm_mmu *mmu, unsigned *access,
					     unsigned gpte)
109 110 111
{
	unsigned mask;

112
	/* dirty bit is not supported, so no need to track it */
113
	if (!PT_HAVE_ACCESSED_DIRTY(mmu))
114 115
		return;

116 117 118 119
	BUILD_BUG_ON(PT_WRITABLE_MASK != ACC_WRITE_MASK);

	mask = (unsigned)~ACC_WRITE_MASK;
	/* Allow write access to dirty gptes */
120 121
	mask |= (gpte >> (PT_GUEST_DIRTY_SHIFT - PT_WRITABLE_SHIFT)) &
		PT_WRITABLE_MASK;
122 123 124 125 126
	*access &= mask;
}

static inline int FNAME(is_present_gpte)(unsigned long pte)
{
127
#if PTTYPE != PTTYPE_EPT
B
Bandan Das 已提交
128
	return pte & PT_PRESENT_MASK;
129 130 131
#else
	return pte & 7;
#endif
132 133
}

134
static int FNAME(cmpxchg_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
135 136
			       pt_element_t __user *ptep_user, unsigned index,
			       pt_element_t orig_pte, pt_element_t new_pte)
137
{
138
	int npages;
139 140 141 142
	pt_element_t ret;
	pt_element_t *table;
	struct page *page;

143 144 145
	npages = get_user_pages_fast((unsigned long)ptep_user, 1, 1, &page);
	/* Check if the user is doing something meaningless. */
	if (unlikely(npages != 1))
146 147
		return -EFAULT;

148
	table = kmap_atomic(page);
149
	ret = CMPXCHG(&table[index], orig_pte, new_pte);
150
	kunmap_atomic(table);
151 152 153 154 155 156

	kvm_release_page_dirty(page);

	return (ret != orig_pte);
}

157 158 159 160
static bool FNAME(prefetch_invalid_gpte)(struct kvm_vcpu *vcpu,
				  struct kvm_mmu_page *sp, u64 *spte,
				  u64 gpte)
{
161
	if (is_rsvd_bits_set(&vcpu->arch.mmu, gpte, PT_PAGE_TABLE_LEVEL))
162 163 164 165 166
		goto no_present;

	if (!FNAME(is_present_gpte)(gpte))
		goto no_present;

167
	/* if accessed bit is not supported prefetch non accessed gpte */
168
	if (PT_HAVE_ACCESSED_DIRTY(&vcpu->arch.mmu) && !(gpte & PT_GUEST_ACCESSED_MASK))
169 170 171 172 173 174 175 176 177
		goto no_present;

	return false;

no_present:
	drop_spte(vcpu->kvm, spte);
	return true;
}

178 179 180 181 182 183
/*
 * For PTTYPE_EPT, a page table can be executable but not readable
 * on supported processors. Therefore, set_spte does not automatically
 * set bit 0 if execute only is supported. Here, we repurpose ACC_USER_MASK
 * to signify readability since it isn't used in the EPT case
 */
184
static inline unsigned FNAME(gpte_access)(u64 gpte)
185 186
{
	unsigned access;
187 188 189
#if PTTYPE == PTTYPE_EPT
	access = ((gpte & VMX_EPT_WRITABLE_MASK) ? ACC_WRITE_MASK : 0) |
		((gpte & VMX_EPT_EXECUTABLE_MASK) ? ACC_EXEC_MASK : 0) |
190
		((gpte & VMX_EPT_READABLE_MASK) ? ACC_USER_MASK : 0);
191
#else
192 193 194 195 196
	BUILD_BUG_ON(ACC_EXEC_MASK != PT_PRESENT_MASK);
	BUILD_BUG_ON(ACC_EXEC_MASK != 1);
	access = gpte & (PT_WRITABLE_MASK | PT_USER_MASK | PT_PRESENT_MASK);
	/* Combine NX with P (which is set here) to get ACC_EXEC_MASK.  */
	access ^= (gpte >> PT64_NX_SHIFT);
197
#endif
198 199 200 201

	return access;
}

202 203 204 205 206 207 208 209 210 211 212
static int FNAME(update_accessed_dirty_bits)(struct kvm_vcpu *vcpu,
					     struct kvm_mmu *mmu,
					     struct guest_walker *walker,
					     int write_fault)
{
	unsigned level, index;
	pt_element_t pte, orig_pte;
	pt_element_t __user *ptep_user;
	gfn_t table_gfn;
	int ret;

213
	/* dirty/accessed bits are not supported, so no need to update them */
214
	if (!PT_HAVE_ACCESSED_DIRTY(mmu))
215 216
		return 0;

217 218 219 220 221
	for (level = walker->max_level; level >= walker->level; --level) {
		pte = orig_pte = walker->ptes[level - 1];
		table_gfn = walker->table_gfn[level - 1];
		ptep_user = walker->ptep_user[level - 1];
		index = offset_in_page(ptep_user) / sizeof(pt_element_t);
222
		if (!(pte & PT_GUEST_ACCESSED_MASK)) {
223
			trace_kvm_mmu_set_accessed_bit(table_gfn, index, sizeof(pte));
224
			pte |= PT_GUEST_ACCESSED_MASK;
225
		}
226
		if (level == walker->level && write_fault &&
227
				!(pte & PT_GUEST_DIRTY_MASK)) {
228
			trace_kvm_mmu_set_dirty_bit(table_gfn, index, sizeof(pte));
229 230 231 232
#if PTTYPE == PTTYPE_EPT
			if (kvm_arch_write_log_dirty(vcpu))
				return -EINVAL;
#endif
233
			pte |= PT_GUEST_DIRTY_MASK;
234 235 236 237
		}
		if (pte == orig_pte)
			continue;

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
		/*
		 * If the slot is read-only, simply do not process the accessed
		 * and dirty bits.  This is the correct thing to do if the slot
		 * is ROM, and page tables in read-as-ROM/write-as-MMIO slots
		 * are only supported if the accessed and dirty bits are already
		 * set in the ROM (so that MMIO writes are never needed).
		 *
		 * Note that NPT does not allow this at all and faults, since
		 * it always wants nested page table entries for the guest
		 * page tables to be writable.  And EPT works but will simply
		 * overwrite the read-only memory to set the accessed and dirty
		 * bits.
		 */
		if (unlikely(!walker->pte_writable[level - 1]))
			continue;

254 255 256 257
		ret = FNAME(cmpxchg_gpte)(vcpu, mmu, ptep_user, index, orig_pte, pte);
		if (ret)
			return ret;

258
		kvm_vcpu_mark_page_dirty(vcpu, table_gfn);
259
		walker->ptes[level - 1] = pte;
260 261 262 263
	}
	return 0;
}

264 265 266 267 268 269 270 271 272 273 274
static inline unsigned FNAME(gpte_pkeys)(struct kvm_vcpu *vcpu, u64 gpte)
{
	unsigned pkeys = 0;
#if PTTYPE == 64
	pte_t pte = {.pte = gpte};

	pkeys = pte_flags_pkey(pte_flags(pte));
#endif
	return pkeys;
}

275 276 277
/*
 * Fetch a guest pte for a guest virtual address
 */
278 279
static int FNAME(walk_addr_generic)(struct guest_walker *walker,
				    struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
280
				    gva_t addr, u32 access)
A
Avi Kivity 已提交
281
{
282
	int ret;
283
	pt_element_t pte;
284
	pt_element_t __user *uninitialized_var(ptep_user);
285
	gfn_t table_gfn;
286 287
	u64 pt_access, pte_access;
	unsigned index, accessed_dirty, pte_pkey;
288
	unsigned nested_access;
289
	gpa_t pte_gpa;
290
	bool have_ad;
291
	int offset;
292
	u64 walk_nx_mask = 0;
293 294 295 296
	const int write_fault = access & PFERR_WRITE_MASK;
	const int user_fault  = access & PFERR_USER_MASK;
	const int fetch_fault = access & PFERR_FETCH_MASK;
	u16 errcode = 0;
297 298
	gpa_t real_gpa;
	gfn_t gfn;
A
Avi Kivity 已提交
299

300
	trace_kvm_mmu_pagetable_walk(addr, access);
301
retry_walk:
302 303
	walker->level = mmu->root_level;
	pte           = mmu->get_cr3(vcpu);
304
	have_ad       = PT_HAVE_ACCESSED_DIRTY(mmu);
305

306
#if PTTYPE == 64
307
	walk_nx_mask = 1ULL << PT64_NX_SHIFT;
308
	if (walker->level == PT32E_ROOT_LEVEL) {
309
		pte = mmu->get_pdptr(vcpu, (addr >> 30) & 3);
310
		trace_kvm_mmu_paging_element(pte, walker->level);
311
		if (!FNAME(is_present_gpte)(pte))
312
			goto error;
313 314 315
		--walker->level;
	}
#endif
316
	walker->max_level = walker->level;
317
	ASSERT(!(is_long_mode(vcpu) && !is_pae(vcpu)));
A
Avi Kivity 已提交
318

319 320 321 322 323 324 325
	/*
	 * FIXME: on Intel processors, loads of the PDPTE registers for PAE paging
	 * by the MOV to CR instruction are treated as reads and do not cause the
	 * processor to set the dirty flag in any EPT paging-structure entry.
	 */
	nested_access = (have_ad ? PFERR_WRITE_MASK : 0) | PFERR_USER_MASK;

326
	pte_access = ~0;
327
	++walker->level;
328

329
	do {
330 331 332
		gfn_t real_gfn;
		unsigned long host_addr;

333
		pt_access = pte_access;
334 335
		--walker->level;

336
		index = PT_INDEX(addr, walker->level);
337
		table_gfn = gpte_to_gfn(pte);
338 339
		offset    = index * sizeof(pt_element_t);
		pte_gpa   = gfn_to_gpa(table_gfn) + offset;
340 341

		BUG_ON(walker->level < 1);
342
		walker->table_gfn[walker->level - 1] = table_gfn;
343
		walker->pte_gpa[walker->level - 1] = pte_gpa;
344

345
		real_gfn = mmu->translate_gpa(vcpu, gfn_to_gpa(table_gfn),
346
					      nested_access,
347
					      &walker->fault);
348 349 350 351 352 353 354 355 356 357 358

		/*
		 * FIXME: This can happen if emulation (for of an INS/OUTS
		 * instruction) triggers a nested page fault.  The exit
		 * qualification / exit info field will incorrectly have
		 * "guest page access" as the nested page fault's cause,
		 * instead of "guest page structure access".  To fix this,
		 * the x86_exception struct should be augmented with enough
		 * information to fix the exit_qualification or exit_info_1
		 * fields.
		 */
359
		if (unlikely(real_gfn == UNMAPPED_GVA))
360
			return 0;
361

362 363
		real_gfn = gpa_to_gfn(real_gfn);

364
		host_addr = kvm_vcpu_gfn_to_hva_prot(vcpu, real_gfn,
365
					    &walker->pte_writable[walker->level - 1]);
366 367
		if (unlikely(kvm_is_error_hva(host_addr)))
			goto error;
368 369

		ptep_user = (pt_element_t __user *)((void *)host_addr + offset);
370 371
		if (unlikely(__copy_from_user(&pte, ptep_user, sizeof(pte))))
			goto error;
372
		walker->ptep_user[walker->level - 1] = ptep_user;
373

374
		trace_kvm_mmu_paging_element(pte, walker->level);
375

376 377 378 379 380 381
		/*
		 * Inverting the NX it lets us AND it like other
		 * permission bits.
		 */
		pte_access = pt_access & (pte ^ walk_nx_mask);

382
		if (unlikely(!FNAME(is_present_gpte)(pte)))
383
			goto error;
384

385
		if (unlikely(is_rsvd_bits_set(mmu, pte, walker->level))) {
386
			errcode = PFERR_RSVD_MASK | PFERR_PRESENT_MASK;
387
			goto error;
388
		}
389

390
		walker->ptes[walker->level - 1] = pte;
A
Avi Kivity 已提交
391
	} while (!is_last_gpte(mmu, walker->level, pte));
392

393
	pte_pkey = FNAME(gpte_pkeys)(vcpu, pte);
394 395 396
	accessed_dirty = have_ad ? pte_access & PT_GUEST_ACCESSED_MASK : 0;

	/* Convert to ACC_*_MASK flags for struct guest_walker.  */
397 398
	walker->pt_access = FNAME(gpte_access)(pt_access ^ walk_nx_mask);
	walker->pte_access = FNAME(gpte_access)(pte_access ^ walk_nx_mask);
399
	errcode = permission_fault(vcpu, mmu, walker->pte_access, pte_pkey, access);
400
	if (unlikely(errcode))
401 402
		goto error;

403 404 405 406 407 408
	gfn = gpte_to_gfn_lvl(pte, walker->level);
	gfn += (addr & PT_LVL_OFFSET_MASK(walker->level)) >> PAGE_SHIFT;

	if (PTTYPE == 32 && walker->level == PT_DIRECTORY_LEVEL && is_cpuid_PSE36())
		gfn += pse36_gfn_delta(pte);

409
	real_gpa = mmu->translate_gpa(vcpu, gfn_to_gpa(gfn), access, &walker->fault);
410 411 412 413 414
	if (real_gpa == UNMAPPED_GVA)
		return 0;

	walker->gfn = real_gpa >> PAGE_SHIFT;

415
	if (!write_fault)
416
		FNAME(protect_clean_gpte)(mmu, &walker->pte_access, pte);
417 418
	else
		/*
419 420 421
		 * On a write fault, fold the dirty bit into accessed_dirty.
		 * For modes without A/D bits support accessed_dirty will be
		 * always clear.
422
		 */
423 424
		accessed_dirty &= pte >>
			(PT_GUEST_DIRTY_SHIFT - PT_GUEST_ACCESSED_SHIFT);
425 426 427 428 429 430 431 432

	if (unlikely(!accessed_dirty)) {
		ret = FNAME(update_accessed_dirty_bits)(vcpu, mmu, walker, write_fault);
		if (unlikely(ret < 0))
			goto error;
		else if (ret)
			goto retry_walk;
	}
433

434
	pgprintk("%s: pte %llx pte_access %x pt_access %x\n",
435
		 __func__, (u64)pte, walker->pte_access, walker->pt_access);
436 437
	return 1;

438
error:
439
	errcode |= write_fault | user_fault;
440 441
	if (fetch_fault && (mmu->nx ||
			    kvm_read_cr4_bits(vcpu, X86_CR4_SMEP)))
442
		errcode |= PFERR_FETCH_MASK;
443

444 445 446
	walker->fault.vector = PF_VECTOR;
	walker->fault.error_code_valid = true;
	walker->fault.error_code = errcode;
447 448 449 450 451 452 453 454

#if PTTYPE == PTTYPE_EPT
	/*
	 * Use PFERR_RSVD_MASK in error_code to to tell if EPT
	 * misconfiguration requires to be injected. The detection is
	 * done by is_rsvd_bits_set() above.
	 *
	 * We set up the value of exit_qualification to inject:
455 456
	 * [2:0] - Derive from the access bits. The exit_qualification might be
	 *         out of date if it is serving an EPT misconfiguration.
457 458 459 460 461 462
	 * [5:3] - Calculated by the page walk of the guest EPT page tables
	 * [7:8] - Derived from [7:8] of real exit_qualification
	 *
	 * The other bits are set to 0.
	 */
	if (!(errcode & PFERR_RSVD_MASK)) {
463 464 465 466 467 468 469
		vcpu->arch.exit_qualification &= 0x180;
		if (write_fault)
			vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_WRITE;
		if (user_fault)
			vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_READ;
		if (fetch_fault)
			vcpu->arch.exit_qualification |= EPT_VIOLATION_ACC_INSTR;
470
		vcpu->arch.exit_qualification |= (pte_access & 0x7) << 3;
471 472
	}
#endif
473 474
	walker->fault.address = addr;
	walker->fault.nested_page_fault = mmu != vcpu->arch.walk_mmu;
475

476
	trace_kvm_mmu_walker_error(walker->fault.error_code);
477
	return 0;
A
Avi Kivity 已提交
478 479
}

480
static int FNAME(walk_addr)(struct guest_walker *walker,
481
			    struct kvm_vcpu *vcpu, gva_t addr, u32 access)
482 483
{
	return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.mmu, addr,
484
					access);
485 486
}

487
#if PTTYPE != PTTYPE_EPT
488 489
static int FNAME(walk_addr_nested)(struct guest_walker *walker,
				   struct kvm_vcpu *vcpu, gva_t addr,
490
				   u32 access)
491 492
{
	return FNAME(walk_addr_generic)(walker, vcpu, &vcpu->arch.nested_mmu,
493
					addr, access);
494
}
495
#endif
496

497 498 499
static bool
FNAME(prefetch_gpte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
		     u64 *spte, pt_element_t gpte, bool no_dirty_log)
500
{
501
	unsigned pte_access;
502
	gfn_t gfn;
D
Dan Williams 已提交
503
	kvm_pfn_t pfn;
504

505
	if (FNAME(prefetch_invalid_gpte)(vcpu, sp, spte, gpte))
506
		return false;
507

508
	pgprintk("%s: gpte %llx spte %p\n", __func__, (u64)gpte, spte);
509 510

	gfn = gpte_to_gfn(gpte);
511
	pte_access = sp->role.access & FNAME(gpte_access)(gpte);
512
	FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
513 514
	pfn = pte_prefetch_gfn_to_pfn(vcpu, gfn,
			no_dirty_log && (pte_access & ACC_WRITE_MASK));
515
	if (is_error_pfn(pfn))
516
		return false;
517

518
	/*
519 520
	 * we call mmu_set_spte() with host_writable = true because
	 * pte_prefetch_gfn_to_pfn always gets a writable pfn.
521
	 */
522 523
	mmu_set_spte(vcpu, spte, pte_access, 0, PT_PAGE_TABLE_LEVEL, gfn, pfn,
		     true, true);
524

525
	kvm_release_pfn_clean(pfn);
526 527 528 529 530 531 532 533 534
	return true;
}

static void FNAME(update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
			      u64 *spte, const void *pte)
{
	pt_element_t gpte = *(const pt_element_t *)pte;

	FNAME(prefetch_gpte)(vcpu, sp, spte, gpte, false);
535 536
}

A
Avi Kivity 已提交
537 538 539 540
static bool FNAME(gpte_changed)(struct kvm_vcpu *vcpu,
				struct guest_walker *gw, int level)
{
	pt_element_t curr_pte;
541 542 543 544 545 546 547 548 549
	gpa_t base_gpa, pte_gpa = gw->pte_gpa[level - 1];
	u64 mask;
	int r, index;

	if (level == PT_PAGE_TABLE_LEVEL) {
		mask = PTE_PREFETCH_NUM * sizeof(pt_element_t) - 1;
		base_gpa = pte_gpa & ~mask;
		index = (pte_gpa - base_gpa) / sizeof(pt_element_t);

550
		r = kvm_vcpu_read_guest_atomic(vcpu, base_gpa,
551 552 553
				gw->prefetch_ptes, sizeof(gw->prefetch_ptes));
		curr_pte = gw->prefetch_ptes[index];
	} else
554
		r = kvm_vcpu_read_guest_atomic(vcpu, pte_gpa,
A
Avi Kivity 已提交
555
				  &curr_pte, sizeof(curr_pte));
556

A
Avi Kivity 已提交
557 558 559
	return r || curr_pte != gw->ptes[level - 1];
}

560 561
static void FNAME(pte_prefetch)(struct kvm_vcpu *vcpu, struct guest_walker *gw,
				u64 *sptep)
562 563
{
	struct kvm_mmu_page *sp;
564
	pt_element_t *gptep = gw->prefetch_ptes;
565
	u64 *spte;
566
	int i;
567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582

	sp = page_header(__pa(sptep));

	if (sp->role.level > PT_PAGE_TABLE_LEVEL)
		return;

	if (sp->role.direct)
		return __direct_pte_prefetch(vcpu, sp, sptep);

	i = (sptep - sp->spt) & ~(PTE_PREFETCH_NUM - 1);
	spte = sp->spt + i;

	for (i = 0; i < PTE_PREFETCH_NUM; i++, spte++) {
		if (spte == sptep)
			continue;

583
		if (is_shadow_present_pte(*spte))
584 585
			continue;

586
		if (!FNAME(prefetch_gpte)(vcpu, sp, spte, gptep[i], true))
587 588 589 590
			break;
	}
}

A
Avi Kivity 已提交
591 592
/*
 * Fetch a shadow pte for a specific level in the paging hierarchy.
593 594
 * If the guest tries to write a write-protected page, we need to
 * emulate this operation, return 1 to indicate this case.
A
Avi Kivity 已提交
595
 */
596
static int FNAME(fetch)(struct kvm_vcpu *vcpu, gva_t addr,
597
			 struct guest_walker *gw,
598
			 int write_fault, int hlevel,
D
Dan Williams 已提交
599
			 kvm_pfn_t pfn, bool map_writable, bool prefault)
A
Avi Kivity 已提交
600
{
601
	struct kvm_mmu_page *sp = NULL;
602
	struct kvm_shadow_walk_iterator it;
603
	unsigned direct_access, access = gw->pt_access;
604
	int top_level, ret;
605
	gfn_t base_gfn;
606

607
	direct_access = gw->pte_access;
608

609 610 611 612 613 614 615 616 617 618 619 620
	top_level = vcpu->arch.mmu.root_level;
	if (top_level == PT32E_ROOT_LEVEL)
		top_level = PT32_ROOT_LEVEL;
	/*
	 * Verify that the top-level gpte is still there.  Since the page
	 * is a root page, it is either write protected (and cannot be
	 * changed from now on) or it is invalid (in which case, we don't
	 * really care if it changes underneath us after this point).
	 */
	if (FNAME(gpte_changed)(vcpu, gw, top_level))
		goto out_gpte_changed;

621 622 623
	if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
		goto out_gpte_changed;

624 625 626
	for (shadow_walk_init(&it, vcpu, addr);
	     shadow_walk_okay(&it) && it.level > gw->level;
	     shadow_walk_next(&it)) {
627 628
		gfn_t table_gfn;

629
		clear_sp_write_flooding_count(it.sptep);
630
		drop_large_spte(vcpu, it.sptep);
631

632
		sp = NULL;
633 634 635
		if (!is_shadow_present_pte(*it.sptep)) {
			table_gfn = gw->table_gfn[it.level - 2];
			sp = kvm_mmu_get_page(vcpu, table_gfn, addr, it.level-1,
636
					      false, access);
637
		}
638 639 640 641 642

		/*
		 * Verify that the gpte in the page we've just write
		 * protected is still there.
		 */
643
		if (FNAME(gpte_changed)(vcpu, gw, it.level - 1))
644
			goto out_gpte_changed;
645

646
		if (sp)
647
			link_shadow_page(vcpu, it.sptep, sp);
648
	}
A
Avi Kivity 已提交
649

650
	base_gfn = gw->gfn;
651

652
	for (; shadow_walk_okay(&it); shadow_walk_next(&it)) {
653
		clear_sp_write_flooding_count(it.sptep);
654 655 656 657
		base_gfn = gw->gfn & ~(KVM_PAGES_PER_HPAGE(it.level) - 1);
		if (it.level == hlevel)
			break;

658
		validate_direct_spte(vcpu, it.sptep, direct_access);
659

660
		drop_large_spte(vcpu, it.sptep);
661

662 663 664 665 666
		if (!is_shadow_present_pte(*it.sptep)) {
			sp = kvm_mmu_get_page(vcpu, base_gfn, addr,
					      it.level - 1, true, direct_access);
			link_shadow_page(vcpu, it.sptep, sp);
		}
667 668
	}

669
	ret = mmu_set_spte(vcpu, it.sptep, gw->pte_access, write_fault,
670
			   it.level, base_gfn, pfn, prefault, map_writable);
671
	FNAME(pte_prefetch)(vcpu, gw, it.sptep);
672
	++vcpu->stat.pf_fixed;
673
	return ret;
674 675

out_gpte_changed:
676
	return RET_PF_RETRY;
A
Avi Kivity 已提交
677 678
}

679 680 681 682 683 684 685 686 687 688
 /*
 * To see whether the mapped gfn can write its page table in the current
 * mapping.
 *
 * It is the helper function of FNAME(page_fault). When guest uses large page
 * size to map the writable gfn which is used as current page table, we should
 * force kvm to use small page size to map it because new shadow page will be
 * created when kvm establishes shadow page table that stop kvm using large
 * page size. Do it early can avoid unnecessary #PF and emulation.
 *
689 690 691
 * @write_fault_to_shadow_pgtable will return true if the fault gfn is
 * currently used as its page table.
 *
692 693 694 695 696 697
 * Note: the PDPT page table is not checked for PAE-32 bit guest. It is ok
 * since the PDPT is always shadowed, that means, we can not use large page
 * size to map the gfn which is used as PDPT.
 */
static bool
FNAME(is_self_change_mapping)(struct kvm_vcpu *vcpu,
698 699
			      struct guest_walker *walker, int user_fault,
			      bool *write_fault_to_shadow_pgtable)
700 701 702
{
	int level;
	gfn_t mask = ~(KVM_PAGES_PER_HPAGE(walker->level) - 1);
703
	bool self_changed = false;
704 705 706 707 708

	if (!(walker->pte_access & ACC_WRITE_MASK ||
	      (!is_write_protection(vcpu) && !user_fault)))
		return false;

709 710 711 712 713 714
	for (level = walker->level; level <= walker->max_level; level++) {
		gfn_t gfn = walker->gfn ^ walker->table_gfn[level - 1];

		self_changed |= !(gfn & mask);
		*write_fault_to_shadow_pgtable |= !gfn;
	}
715

716
	return self_changed;
717 718
}

A
Avi Kivity 已提交
719 720 721 722 723 724 725 726 727 728 729
/*
 * Page fault handler.  There are several causes for a page fault:
 *   - there is no shadow pte for the guest pte
 *   - write access through a shadow pte marked read only so that we can set
 *     the dirty bit
 *   - write access to a shadow pte marked read only so we can update the page
 *     dirty bitmap, when userspace requests it
 *   - mmio access; in this case we will never install a present shadow pte
 *   - normal guest page fault due to the guest pte marked not present, not
 *     writable, or not executable
 *
730 731
 *  Returns: 1 if we need to emulate the instruction, 0 otherwise, or
 *           a negative value on error.
A
Avi Kivity 已提交
732
 */
G
Gleb Natapov 已提交
733
static int FNAME(page_fault)(struct kvm_vcpu *vcpu, gva_t addr, u32 error_code,
734
			     bool prefault)
A
Avi Kivity 已提交
735 736 737 738
{
	int write_fault = error_code & PFERR_WRITE_MASK;
	int user_fault = error_code & PFERR_USER_MASK;
	struct guest_walker walker;
739
	int r;
D
Dan Williams 已提交
740
	kvm_pfn_t pfn;
741
	int level = PT_PAGE_TABLE_LEVEL;
742
	bool force_pt_level = false;
743
	unsigned long mmu_seq;
744
	bool map_writable, is_self_change_mapping;
A
Avi Kivity 已提交
745

746
	pgprintk("%s: addr %lx err %x\n", __func__, addr, error_code);
747

748 749 750
	r = mmu_topup_memory_caches(vcpu);
	if (r)
		return r;
751

752 753 754 755 756 757
	/*
	 * If PFEC.RSVD is set, this is a shadow page fault.
	 * The bit needs to be cleared before walking guest page tables.
	 */
	error_code &= ~PFERR_RSVD_MASK;

A
Avi Kivity 已提交
758
	/*
759
	 * Look up the guest pte for the faulting address.
A
Avi Kivity 已提交
760
	 */
761
	r = FNAME(walk_addr)(&walker, vcpu, addr, error_code);
A
Avi Kivity 已提交
762 763 764 765

	/*
	 * The page is not mapped by the guest.  Let the guest handle it.
	 */
766
	if (!r) {
767
		pgprintk("%s: guest page fault\n", __func__);
768
		if (!prefault)
X
Xiao Guangrong 已提交
769
			inject_page_fault(vcpu, &walker.fault);
770

771
		return RET_PF_RETRY;
A
Avi Kivity 已提交
772 773
	}

774 775
	if (page_fault_handle_page_track(vcpu, error_code, walker.gfn)) {
		shadow_page_table_clear_flood(vcpu, addr);
776
		return RET_PF_EMULATE;
777
	}
778

779 780 781 782 783
	vcpu->arch.write_fault_to_shadow_pgtable = false;

	is_self_change_mapping = FNAME(is_self_change_mapping)(vcpu,
	      &walker, user_fault, &vcpu->arch.write_fault_to_shadow_pgtable);

784
	if (walker.level >= PT_DIRECTORY_LEVEL && !is_self_change_mapping) {
785 786 787
		level = mapping_level(vcpu, walker.gfn, &force_pt_level);
		if (likely(!force_pt_level)) {
			level = min(walker.level, level);
788 789 790
			walker.gfn = walker.gfn & ~(KVM_PAGES_PER_HPAGE(level) - 1);
		}
	} else
791
		force_pt_level = true;
792

793
	mmu_seq = vcpu->kvm->mmu_notifier_seq;
794
	smp_rmb();
795

796
	if (try_async_pf(vcpu, prefault, walker.gfn, addr, &pfn, write_fault,
797
			 &map_writable))
798
		return RET_PF_RETRY;
799

800
	if (handle_abnormal_pfn(vcpu, addr, walker.gfn, pfn, walker.pte_access, &r))
801 802
		return r;

803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822
	/*
	 * Do not change pte_access if the pfn is a mmio page, otherwise
	 * we will cache the incorrect access into mmio spte.
	 */
	if (write_fault && !(walker.pte_access & ACC_WRITE_MASK) &&
	     !is_write_protection(vcpu) && !user_fault &&
	      !is_noslot_pfn(pfn)) {
		walker.pte_access |= ACC_WRITE_MASK;
		walker.pte_access &= ~ACC_USER_MASK;

		/*
		 * If we converted a user page to a kernel page,
		 * so that the kernel can write to it when cr0.wp=0,
		 * then we should prevent the kernel from executing it
		 * if SMEP is enabled.
		 */
		if (kvm_read_cr4_bits(vcpu, X86_CR4_SMEP))
			walker.pte_access &= ~ACC_EXEC_MASK;
	}

823
	r = RET_PF_RETRY;
824
	spin_lock(&vcpu->kvm->mmu_lock);
825
	if (mmu_notifier_retry(vcpu->kvm, mmu_seq))
826
		goto out_unlock;
827

828
	kvm_mmu_audit(vcpu, AUDIT_PRE_PAGE_FAULT);
829 830
	if (make_mmu_pages_available(vcpu) < 0)
		goto out_unlock;
831 832
	if (!force_pt_level)
		transparent_hugepage_adjust(vcpu, &walker.gfn, &pfn, &level);
833
	r = FNAME(fetch)(vcpu, addr, &walker, write_fault,
834
			 level, pfn, map_writable, prefault);
835
	kvm_mmu_audit(vcpu, AUDIT_POST_PAGE_FAULT);
836 837 838 839

out_unlock:
	spin_unlock(&vcpu->kvm->mmu_lock);
	kvm_release_pfn_clean(pfn);
840
	return r;
A
Avi Kivity 已提交
841 842
}

X
Xiao Guangrong 已提交
843 844 845 846
static gpa_t FNAME(get_level1_sp_gpa)(struct kvm_mmu_page *sp)
{
	int offset = 0;

847
	WARN_ON(sp->role.level != PT_PAGE_TABLE_LEVEL);
X
Xiao Guangrong 已提交
848 849 850 851 852 853 854

	if (PTTYPE == 32)
		offset = sp->role.quadrant << PT64_LEVEL_BITS;

	return gfn_to_gpa(sp->gfn) + offset * sizeof(pt_element_t);
}

855
static void FNAME(invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa)
M
Marcelo Tosatti 已提交
856
{
857
	struct kvm_shadow_walk_iterator iterator;
858
	struct kvm_mmu_page *sp;
859 860 861
	int level;
	u64 *sptep;

862 863
	vcpu_clear_mmio_info(vcpu, gva);

864 865 866 867 868
	/*
	 * No need to check return value here, rmap_can_add() can
	 * help us to skip pte prefetch later.
	 */
	mmu_topup_memory_caches(vcpu);
M
Marcelo Tosatti 已提交
869

870
	if (!VALID_PAGE(root_hpa)) {
871 872 873 874
		WARN_ON(1);
		return;
	}

875
	spin_lock(&vcpu->kvm->mmu_lock);
876
	for_each_shadow_entry_using_root(vcpu, root_hpa, gva, iterator) {
877 878
		level = iterator.level;
		sptep = iterator.sptep;
879

880
		sp = page_header(__pa(sptep));
X
Xiao Guangrong 已提交
881
		if (is_last_spte(*sptep, level)) {
882 883 884
			pt_element_t gpte;
			gpa_t pte_gpa;

885 886 887
			if (!sp->unsync)
				break;

X
Xiao Guangrong 已提交
888
			pte_gpa = FNAME(get_level1_sp_gpa)(sp);
889
			pte_gpa += (sptep - sp->spt) * sizeof(pt_element_t);
890

X
Xiao Guangrong 已提交
891 892
			if (mmu_page_zap_pte(vcpu->kvm, sp, sptep))
				kvm_flush_remote_tlbs(vcpu->kvm);
893 894 895 896

			if (!rmap_can_add(vcpu))
				break;

897 898
			if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
						       sizeof(pt_element_t)))
899 900 901
				break;

			FNAME(update_pte)(vcpu, sp, sptep, &gpte);
902
		}
M
Marcelo Tosatti 已提交
903

904
		if (!is_shadow_present_pte(*sptep) || !sp->unsync_children)
905 906
			break;
	}
907
	spin_unlock(&vcpu->kvm->mmu_lock);
M
Marcelo Tosatti 已提交
908 909
}

910
static gpa_t FNAME(gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t vaddr, u32 access,
911
			       struct x86_exception *exception)
A
Avi Kivity 已提交
912 913
{
	struct guest_walker walker;
A
Avi Kivity 已提交
914 915
	gpa_t gpa = UNMAPPED_GVA;
	int r;
A
Avi Kivity 已提交
916

917
	r = FNAME(walk_addr)(&walker, vcpu, vaddr, access);
A
Avi Kivity 已提交
918

A
Avi Kivity 已提交
919
	if (r) {
A
Avi Kivity 已提交
920
		gpa = gfn_to_gpa(walker.gfn);
A
Avi Kivity 已提交
921
		gpa |= vaddr & ~PAGE_MASK;
922 923
	} else if (exception)
		*exception = walker.fault;
A
Avi Kivity 已提交
924 925 926 927

	return gpa;
}

928
#if PTTYPE != PTTYPE_EPT
929
static gpa_t FNAME(gva_to_gpa_nested)(struct kvm_vcpu *vcpu, gva_t vaddr,
930 931
				      u32 access,
				      struct x86_exception *exception)
932 933 934 935 936
{
	struct guest_walker walker;
	gpa_t gpa = UNMAPPED_GVA;
	int r;

937
	r = FNAME(walk_addr_nested)(&walker, vcpu, vaddr, access);
938 939 940 941

	if (r) {
		gpa = gfn_to_gpa(walker.gfn);
		gpa |= vaddr & ~PAGE_MASK;
942 943
	} else if (exception)
		*exception = walker.fault;
944 945 946

	return gpa;
}
947
#endif
948

949 950 951 952
/*
 * Using the cached information from sp->gfns is safe because:
 * - The spte has a reference to the struct page, so the pfn for a given gfn
 *   can't change unless all sptes pointing to it are nuked first.
953 954 955 956 957 958 959
 *
 * Note:
 *   We should flush all tlbs if spte is dropped even though guest is
 *   responsible for it. Since if we don't, kvm_mmu_notifier_invalidate_page
 *   and kvm_mmu_notifier_invalidate_range_start detect the mapping page isn't
 *   used by guest then tlbs are not flushed, so guest is allowed to access the
 *   freed pages.
960
 *   And we increase kvm->tlbs_dirty to delay tlbs flush in this case.
961
 */
962
static int FNAME(sync_page)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp)
963
{
X
Xiao Guangrong 已提交
964
	int i, nr_present = 0;
965
	bool host_writable;
966
	gpa_t first_pte_gpa;
967
	int set_spte_ret = 0;
968

969 970 971
	/* direct kvm_mmu_page can not be unsync. */
	BUG_ON(sp->role.direct);

X
Xiao Guangrong 已提交
972
	first_pte_gpa = FNAME(get_level1_sp_gpa)(sp);
973

974 975 976 977
	for (i = 0; i < PT64_ENT_PER_PAGE; i++) {
		unsigned pte_access;
		pt_element_t gpte;
		gpa_t pte_gpa;
978
		gfn_t gfn;
979

980
		if (!sp->spt[i])
981 982
			continue;

983
		pte_gpa = first_pte_gpa + i * sizeof(pt_element_t);
984

985 986
		if (kvm_vcpu_read_guest_atomic(vcpu, pte_gpa, &gpte,
					       sizeof(pt_element_t)))
987
			return 0;
988

989
		if (FNAME(prefetch_invalid_gpte)(vcpu, sp, &sp->spt[i], gpte)) {
990 991 992 993 994 995
			/*
			 * Update spte before increasing tlbs_dirty to make
			 * sure no tlb flush is lost after spte is zapped; see
			 * the comments in kvm_flush_remote_tlbs().
			 */
			smp_wmb();
996
			vcpu->kvm->tlbs_dirty++;
997 998 999
			continue;
		}

1000 1001
		gfn = gpte_to_gfn(gpte);
		pte_access = sp->role.access;
1002
		pte_access &= FNAME(gpte_access)(gpte);
1003
		FNAME(protect_clean_gpte)(&vcpu->arch.mmu, &pte_access, gpte);
1004

1005
		if (sync_mmio_spte(vcpu, &sp->spt[i], gfn, pte_access,
1006
		      &nr_present))
1007 1008
			continue;

1009
		if (gfn != sp->gfns[i]) {
1010
			drop_spte(vcpu->kvm, &sp->spt[i]);
1011 1012 1013 1014 1015
			/*
			 * The same as above where we are doing
			 * prefetch_invalid_gpte().
			 */
			smp_wmb();
1016
			vcpu->kvm->tlbs_dirty++;
1017 1018 1019 1020
			continue;
		}

		nr_present++;
1021

1022 1023
		host_writable = sp->spt[i] & SPTE_HOST_WRITEABLE;

1024 1025 1026 1027
		set_spte_ret |= set_spte(vcpu, &sp->spt[i],
					 pte_access, PT_PAGE_TABLE_LEVEL,
					 gfn, spte_to_pfn(sp->spt[i]),
					 true, false, host_writable);
1028 1029
	}

1030 1031 1032
	if (set_spte_ret & SET_SPTE_NEED_REMOTE_TLB_FLUSH)
		kvm_flush_remote_tlbs(vcpu->kvm);

1033
	return nr_present;
1034 1035
}

A
Avi Kivity 已提交
1036 1037 1038 1039 1040
#undef pt_element_t
#undef guest_walker
#undef FNAME
#undef PT_BASE_ADDR_MASK
#undef PT_INDEX
1041 1042
#undef PT_LVL_ADDR_MASK
#undef PT_LVL_OFFSET_MASK
1043
#undef PT_LEVEL_BITS
1044
#undef PT_MAX_FULL_LEVELS
1045
#undef gpte_to_gfn
1046
#undef gpte_to_gfn_lvl
1047
#undef CMPXCHG
1048 1049 1050 1051
#undef PT_GUEST_ACCESSED_MASK
#undef PT_GUEST_DIRTY_MASK
#undef PT_GUEST_DIRTY_SHIFT
#undef PT_GUEST_ACCESSED_SHIFT
1052
#undef PT_HAVE_ACCESSED_DIRTY