spi-dw.c 14.5 KB
Newer Older
1
/*
G
Grant Likely 已提交
2
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Copyright (c) 2009, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
18
#include <linux/module.h>
19 20
#include <linux/highmem.h>
#include <linux/delay.h>
21
#include <linux/slab.h>
22
#include <linux/spi/spi.h>
23
#include <linux/gpio.h>
24

G
Grant Likely 已提交
25
#include "spi-dw.h"
26

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u8 cs;			/* chip select pin */
	u8 tmode;		/* TR/TO/RO/EEPROM */
	u8 type;		/* SPI/SSP/MicroWire */

	u8 poll_mode;		/* 1 means use poll mode */

	u8 enable_dma;
	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
	void (*cs_control)(u32 command);
};

#ifdef CONFIG_DEBUG_FS
#define SPI_REGS_BUFSIZE	1024
47 48
static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
		size_t count, loff_t *ppos)
49
{
50
	struct dw_spi *dws = file->private_data;
51 52 53 54 55 56 57 58 59
	char *buf;
	u32 len = 0;
	ssize_t ret;

	buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
	if (!buf)
		return 0;

	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
60
			"%s registers:\n", dev_name(&dws->master->dev));
61 62 63
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
64
			"CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
65
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
66
			"CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
67
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
68
			"SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
69
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
70
			"SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
71
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
72
			"BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
73
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
74
			"TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
75
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
76
			"RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
77
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
78
			"TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
79
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
80
			"RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
81
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
82
			"SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
83
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
84
			"IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
85
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
86
			"ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
87
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
88
			"DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
89
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
90
			"DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
91
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
92
			"DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
93 94 95
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");

96
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
97 98 99 100
	kfree(buf);
	return ret;
}

101
static const struct file_operations dw_spi_regs_ops = {
102
	.owner		= THIS_MODULE,
103
	.open		= simple_open,
104
	.read		= dw_spi_show_regs,
105
	.llseek		= default_llseek,
106 107
};

108
static int dw_spi_debugfs_init(struct dw_spi *dws)
109
{
110
	char name[32];
111

112
	snprintf(name, 32, "dw_spi%d", dws->master->bus_num);
113
	dws->debugfs = debugfs_create_dir(name, NULL);
114 115 116 117
	if (!dws->debugfs)
		return -ENOMEM;

	debugfs_create_file("registers", S_IFREG | S_IRUGO,
118
		dws->debugfs, (void *)dws, &dw_spi_regs_ops);
119 120 121
	return 0;
}

122
static void dw_spi_debugfs_remove(struct dw_spi *dws)
123
{
J
Jingoo Han 已提交
124
	debugfs_remove_recursive(dws->debugfs);
125 126 127
}

#else
128
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
129
{
130
	return 0;
131 132
}

133
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
134 135 136 137
{
}
#endif /* CONFIG_DEBUG_FS */

138 139 140 141 142 143
static void dw_spi_set_cs(struct spi_device *spi, bool enable)
{
	struct dw_spi *dws = spi_master_get_devdata(spi->master);
	struct chip_data *chip = spi_get_ctldata(spi);

	/* Chip select logic is inverted from spi_set_cs() */
144
	if (chip && chip->cs_control)
145 146 147 148 149 150
		chip->cs_control(!enable);

	if (!enable)
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
}

151 152 153 154 155 156
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
157
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

178
	return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
179 180
}

181
static void dw_writer(struct dw_spi *dws)
182
{
183
	u32 max = tx_max(dws);
184
	u16 txw = 0;
185

186 187 188 189 190 191 192 193
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
194
		dw_write_io_reg(dws, DW_SPI_DR, txw);
195
		dws->tx += dws->n_bytes;
196 197 198
	}
}

199
static void dw_reader(struct dw_spi *dws)
200
{
201
	u32 max = rx_max(dws);
202
	u16 rxw;
203

204
	while (max--) {
205
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
206 207 208 209 210 211 212 213
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
214 215 216 217 218
	}
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
219
	spi_reset_chip(dws);
220 221

	dev_err(&dws->master->dev, "%s\n", msg);
222 223
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
224 225 226 227
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
228
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
229 230 231

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
232
		dw_readl(dws, DW_SPI_ICR);
233
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
234 235 236
		return IRQ_HANDLED;
	}

237 238 239
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
		spi_mask_intr(dws, SPI_INT_TXEI);
240
		spi_finalize_current_transfer(dws->master);
241 242
		return IRQ_HANDLED;
	}
243 244
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
245 246 247
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
248 249 250 251 252 253 254
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
255 256
	struct spi_master *master = dev_id;
	struct dw_spi *dws = spi_master_get_devdata(master);
257
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
258 259 260

	if (!irq_status)
		return IRQ_NONE;
261

262
	if (!master->cur_msg) {
263 264 265 266 267 268 269 270
		spi_mask_intr(dws, SPI_INT_TXEI);
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

/* Must be called inside pump_transfers() */
271
static int poll_transfer(struct dw_spi *dws)
272
{
273 274
	do {
		dw_writer(dws);
275
		dw_reader(dws);
276 277
		cpu_relax();
	} while (dws->rx_end > dws->rx);
278

279
	return 0;
280 281
}

282 283
static int dw_spi_transfer_one(struct spi_master *master,
		struct spi_device *spi, struct spi_transfer *transfer)
284
{
285 286
	struct dw_spi *dws = spi_master_get_devdata(master);
	struct chip_data *chip = spi_get_ctldata(spi);
287
	u8 imask = 0;
288
	u16 txlevel = 0;
289
	u32 cr0;
290
	int ret;
291

292
	dws->dma_mapped = 0;
293 294 295 296 297

	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
298
	dws->len = transfer->len;
299

300 301
	spi_enable_chip(dws, 0);

302
	/* Handle per transfer options for bpw and speed */
303 304 305
	if (transfer->speed_hz != dws->current_freq) {
		if (transfer->speed_hz != chip->speed_hz) {
			/* clk_div doesn't support odd number */
306
			chip->clk_div = (DIV_ROUND_UP(dws->max_freq, transfer->speed_hz) + 1) & 0xfffe;
307 308 309
			chip->speed_hz = transfer->speed_hz;
		}
		dws->current_freq = transfer->speed_hz;
310
		spi_set_clk(dws, chip->clk_div);
311
	}
312 313 314 315 316 317
	if (transfer->bits_per_word == 8) {
		dws->n_bytes = 1;
		dws->dma_width = 1;
	} else if (transfer->bits_per_word == 16) {
		dws->n_bytes = 2;
		dws->dma_width = 2;
318 319
	} else {
		return -EINVAL;
320
	}
321
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
322 323 324 325
	cr0 = (transfer->bits_per_word - 1)
		| (chip->type << SPI_FRF_OFFSET)
		| (spi->mode << SPI_MODE_OFFSET)
		| (chip->tmode << SPI_TMOD_OFFSET);
326

327 328 329 330
	/*
	 * Adjust transfer mode if necessary. Requires platform dependent
	 * chipselect mechanism.
	 */
331
	if (chip->cs_control) {
332
		if (dws->rx && dws->tx)
333
			chip->tmode = SPI_TMOD_TR;
334
		else if (dws->rx)
335
			chip->tmode = SPI_TMOD_RO;
336
		else
337
			chip->tmode = SPI_TMOD_TO;
338

339
		cr0 &= ~SPI_TMOD_MASK;
340 341 342
		cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
	}

343
	dw_writel(dws, DW_SPI_CTRL0, cr0);
344

345
	/* Check if current transfer is a DMA transaction */
346 347
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
348

349 350 351
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

352 353 354 355
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
356
	if (dws->dma_mapped) {
357
		ret = dws->dma_ops->dma_setup(dws, transfer);
358 359 360 361 362
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
	} else if (!chip->poll_mode) {
363
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
364
		dw_writel(dws, DW_SPI_TXFLTR, txlevel);
365

366
		/* Set the interrupt mask */
J
Jingoo Han 已提交
367 368
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
369 370
		spi_umask_intr(dws, imask);

371 372 373
		dws->transfer_handler = interrupt_transfer;
	}

374
	spi_enable_chip(dws, 1);
375

376
	if (dws->dma_mapped) {
377
		ret = dws->dma_ops->dma_transfer(dws, transfer);
378 379 380
		if (ret < 0)
			return ret;
	}
381 382

	if (chip->poll_mode)
383
		return poll_transfer(dws);
384

385
	return 1;
386 387
}

388
static void dw_spi_handle_err(struct spi_master *master,
389
		struct spi_message *msg)
390
{
391
	struct dw_spi *dws = spi_master_get_devdata(master);
392

393 394 395
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

396
	spi_reset_chip(dws);
397 398 399 400 401 402 403
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct dw_spi_chip *chip_info = NULL;
	struct chip_data *chip;
404
	int ret;
405 406 407 408

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
409
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
410 411
		if (!chip)
			return -ENOMEM;
412
		spi_set_ctldata(spi, chip);
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	}

	/*
	 * Protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it
	 */
	chip_info = spi->controller_data;

	/* chip_info doesn't always exist */
	if (chip_info) {
		if (chip_info->cs_control)
			chip->cs_control = chip_info->cs_control;

		chip->poll_mode = chip_info->poll_mode;
		chip->type = chip_info->type;
	}

430
	chip->tmode = SPI_TMOD_TR;
431

432 433 434 435 436 437 438
	if (gpio_is_valid(spi->cs_gpio)) {
		ret = gpio_direction_output(spi->cs_gpio,
				!(spi->mode & SPI_CS_HIGH));
		if (ret)
			return ret;
	}

439 440 441
	return 0;
}

442 443 444 445 446 447 448 449
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

450
/* Restart the controller, disable all interrupts, clean rx fifo */
451
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
452
{
453
	spi_reset_chip(dws);
454 455 456 457 458 459 460

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
461

462
		for (fifo = 1; fifo < 256; fifo++) {
463 464
			dw_writel(dws, DW_SPI_TXFLTR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
465 466
				break;
		}
467
		dw_writel(dws, DW_SPI_TXFLTR, 0);
468

469
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
470
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
471
	}
472 473
}

B
Baruch Siach 已提交
474
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
475 476 477 478 479 480
{
	struct spi_master *master;
	int ret;

	BUG_ON(dws == NULL);

B
Baruch Siach 已提交
481 482 483
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
484 485 486 487

	dws->master = master;
	dws->type = SSI_MOTO_SPI;
	dws->dma_inited = 0;
488
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
489

490 491
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dev_name(dev),
			  master);
492
	if (ret < 0) {
493
		dev_err(dev, "can not get IRQ\n");
494 495 496
		goto err_free_master;
	}

497
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
498
	master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
499 500 501
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
502
	master->cleanup = dw_spi_cleanup;
503 504 505
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
506
	master->max_speed_hz = dws->max_freq;
507
	master->dev.of_node = dev->of_node;
508
	master->flags = SPI_MASTER_GPIO_SS;
509 510

	/* Basic HW init */
511
	spi_hw_init(dev, dws);
512

F
Feng Tang 已提交
513 514 515
	if (dws->dma_ops && dws->dma_ops->dma_init) {
		ret = dws->dma_ops->dma_init(dws);
		if (ret) {
A
Andy Shevchenko 已提交
516
			dev_warn(dev, "DMA init failed\n");
F
Feng Tang 已提交
517
			dws->dma_inited = 0;
518 519
		} else {
			master->can_dma = dws->dma_ops->can_dma;
F
Feng Tang 已提交
520 521 522
		}
	}

523
	spi_master_set_devdata(master, dws);
B
Baruch Siach 已提交
524
	ret = devm_spi_register_master(dev, master);
525 526
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
527
		goto err_dma_exit;
528 529
	}

530
	dw_spi_debugfs_init(dws);
531 532
	return 0;

533
err_dma_exit:
F
Feng Tang 已提交
534 535
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
536
	spi_enable_chip(dws, 0);
537
	free_irq(dws->irq, master);
538 539 540 541
err_free_master:
	spi_master_put(master);
	return ret;
}
542
EXPORT_SYMBOL_GPL(dw_spi_add_host);
543

544
void dw_spi_remove_host(struct dw_spi *dws)
545
{
546
	dw_spi_debugfs_remove(dws);
547

F
Feng Tang 已提交
548 549
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
550 551

	spi_shutdown_chip(dws);
552 553

	free_irq(dws->irq, dws->master);
554
}
555
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
556 557 558

int dw_spi_suspend_host(struct dw_spi *dws)
{
559
	int ret;
560

561
	ret = spi_master_suspend(dws->master);
562 563
	if (ret)
		return ret;
564 565 566

	spi_shutdown_chip(dws);
	return 0;
567
}
568
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
569 570 571 572 573

int dw_spi_resume_host(struct dw_spi *dws)
{
	int ret;

574
	spi_hw_init(&dws->master->dev, dws);
575
	ret = spi_master_resume(dws->master);
576 577 578 579
	if (ret)
		dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
	return ret;
}
580
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
581 582 583 584

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");