spi-dw.c 14.4 KB
Newer Older
1
/*
G
Grant Likely 已提交
2
 * Designware SPI core controller driver (refer pxa2xx_spi.c)
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Copyright (c) 2009, Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 */

#include <linux/dma-mapping.h>
#include <linux/interrupt.h>
18
#include <linux/module.h>
19 20
#include <linux/highmem.h>
#include <linux/delay.h>
21
#include <linux/slab.h>
22
#include <linux/spi/spi.h>
23
#include <linux/gpio.h>
24

G
Grant Likely 已提交
25
#include "spi-dw.h"
26

27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46
#ifdef CONFIG_DEBUG_FS
#include <linux/debugfs.h>
#endif

/* Slave spi_dev related */
struct chip_data {
	u8 cs;			/* chip select pin */
	u8 tmode;		/* TR/TO/RO/EEPROM */
	u8 type;		/* SPI/SSP/MicroWire */

	u8 poll_mode;		/* 1 means use poll mode */

	u8 enable_dma;
	u16 clk_div;		/* baud rate divider */
	u32 speed_hz;		/* baud rate */
	void (*cs_control)(u32 command);
};

#ifdef CONFIG_DEBUG_FS
#define SPI_REGS_BUFSIZE	1024
47 48
static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
		size_t count, loff_t *ppos)
49
{
50
	struct dw_spi *dws = file->private_data;
51 52 53 54 55 56 57 58 59
	char *buf;
	u32 len = 0;
	ssize_t ret;

	buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
	if (!buf)
		return 0;

	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
60
			"%s registers:\n", dev_name(&dws->master->dev));
61 62 63
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
64
			"CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
65
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
66
			"CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
67
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
68
			"SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
69
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
70
			"SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
71
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
72
			"BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
73
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
74
			"TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
75
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
76
			"RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
77
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
78
			"TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
79
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
80
			"RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
81
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
82
			"SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
83
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
84
			"IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
85
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
86
			"ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
87
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
88
			"DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
89
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
90
			"DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
91
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
92
			"DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
93 94 95
	len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
			"=================================\n");

96
	ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
97 98 99 100
	kfree(buf);
	return ret;
}

101
static const struct file_operations dw_spi_regs_ops = {
102
	.owner		= THIS_MODULE,
103
	.open		= simple_open,
104
	.read		= dw_spi_show_regs,
105
	.llseek		= default_llseek,
106 107
};

108
static int dw_spi_debugfs_init(struct dw_spi *dws)
109
{
110
	dws->debugfs = debugfs_create_dir("dw_spi", NULL);
111 112 113 114
	if (!dws->debugfs)
		return -ENOMEM;

	debugfs_create_file("registers", S_IFREG | S_IRUGO,
115
		dws->debugfs, (void *)dws, &dw_spi_regs_ops);
116 117 118
	return 0;
}

119
static void dw_spi_debugfs_remove(struct dw_spi *dws)
120
{
J
Jingoo Han 已提交
121
	debugfs_remove_recursive(dws->debugfs);
122 123 124
}

#else
125
static inline int dw_spi_debugfs_init(struct dw_spi *dws)
126
{
127
	return 0;
128 129
}

130
static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
131 132 133 134
{
}
#endif /* CONFIG_DEBUG_FS */

135 136 137 138 139 140
static void dw_spi_set_cs(struct spi_device *spi, bool enable)
{
	struct dw_spi *dws = spi_master_get_devdata(spi->master);
	struct chip_data *chip = spi_get_ctldata(spi);

	/* Chip select logic is inverted from spi_set_cs() */
141
	if (chip && chip->cs_control)
142 143 144 145 146 147
		chip->cs_control(!enable);

	if (!enable)
		dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
}

148 149 150 151 152 153
/* Return the max entries we can fill into tx fifo */
static inline u32 tx_max(struct dw_spi *dws)
{
	u32 tx_left, tx_room, rxtx_gap;

	tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
154
	tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR);
155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174

	/*
	 * Another concern is about the tx/rx mismatch, we
	 * though to use (dws->fifo_len - rxflr - txflr) as
	 * one maximum value for tx, but it doesn't cover the
	 * data which is out of tx/rx fifo and inside the
	 * shift registers. So a control from sw point of
	 * view is taken.
	 */
	rxtx_gap =  ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
			/ dws->n_bytes;

	return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
}

/* Return the max entries we should read out of rx fifo */
static inline u32 rx_max(struct dw_spi *dws)
{
	u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;

175
	return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR));
176 177
}

178
static void dw_writer(struct dw_spi *dws)
179
{
180
	u32 max = tx_max(dws);
181
	u16 txw = 0;
182

183 184 185 186 187 188 189 190
	while (max--) {
		/* Set the tx word if the transfer's original "tx" is not null */
		if (dws->tx_end - dws->len) {
			if (dws->n_bytes == 1)
				txw = *(u8 *)(dws->tx);
			else
				txw = *(u16 *)(dws->tx);
		}
191
		dw_write_io_reg(dws, DW_SPI_DR, txw);
192
		dws->tx += dws->n_bytes;
193 194 195
	}
}

196
static void dw_reader(struct dw_spi *dws)
197
{
198
	u32 max = rx_max(dws);
199
	u16 rxw;
200

201
	while (max--) {
202
		rxw = dw_read_io_reg(dws, DW_SPI_DR);
203 204 205 206 207 208 209 210
		/* Care rx only if the transfer's original "rx" is not null */
		if (dws->rx_end - dws->len) {
			if (dws->n_bytes == 1)
				*(u8 *)(dws->rx) = rxw;
			else
				*(u16 *)(dws->rx) = rxw;
		}
		dws->rx += dws->n_bytes;
211 212 213 214 215
	}
}

static void int_error_stop(struct dw_spi *dws, const char *msg)
{
216
	spi_reset_chip(dws);
217 218

	dev_err(&dws->master->dev, "%s\n", msg);
219 220
	dws->master->cur_msg->status = -EIO;
	spi_finalize_current_transfer(dws->master);
221 222 223 224
}

static irqreturn_t interrupt_transfer(struct dw_spi *dws)
{
225
	u16 irq_status = dw_readl(dws, DW_SPI_ISR);
226 227 228

	/* Error handling */
	if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
229
		dw_readl(dws, DW_SPI_ICR);
230
		int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
231 232 233
		return IRQ_HANDLED;
	}

234 235 236
	dw_reader(dws);
	if (dws->rx_end == dws->rx) {
		spi_mask_intr(dws, SPI_INT_TXEI);
237
		spi_finalize_current_transfer(dws->master);
238 239
		return IRQ_HANDLED;
	}
240 241
	if (irq_status & SPI_INT_TXEI) {
		spi_mask_intr(dws, SPI_INT_TXEI);
242 243 244
		dw_writer(dws);
		/* Enable TX irq always, it will be disabled when RX finished */
		spi_umask_intr(dws, SPI_INT_TXEI);
245 246 247 248 249 250 251
	}

	return IRQ_HANDLED;
}

static irqreturn_t dw_spi_irq(int irq, void *dev_id)
{
252 253
	struct spi_master *master = dev_id;
	struct dw_spi *dws = spi_master_get_devdata(master);
254
	u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f;
Y
Yong Wang 已提交
255 256 257

	if (!irq_status)
		return IRQ_NONE;
258

259
	if (!master->cur_msg) {
260 261 262 263 264 265 266 267
		spi_mask_intr(dws, SPI_INT_TXEI);
		return IRQ_HANDLED;
	}

	return dws->transfer_handler(dws);
}

/* Must be called inside pump_transfers() */
268
static int poll_transfer(struct dw_spi *dws)
269
{
270 271
	do {
		dw_writer(dws);
272
		dw_reader(dws);
273 274
		cpu_relax();
	} while (dws->rx_end > dws->rx);
275

276
	return 0;
277 278
}

279 280
static int dw_spi_transfer_one(struct spi_master *master,
		struct spi_device *spi, struct spi_transfer *transfer)
281
{
282 283
	struct dw_spi *dws = spi_master_get_devdata(master);
	struct chip_data *chip = spi_get_ctldata(spi);
284
	u8 imask = 0;
285
	u16 txlevel = 0;
286
	u16 clk_div;
287
	u32 cr0;
288
	int ret;
289

290
	dws->dma_mapped = 0;
291 292 293 294 295

	dws->tx = (void *)transfer->tx_buf;
	dws->tx_end = dws->tx + transfer->len;
	dws->rx = transfer->rx_buf;
	dws->rx_end = dws->rx + transfer->len;
296
	dws->len = transfer->len;
297

298 299
	spi_enable_chip(dws, 0);

300
	/* Handle per transfer options for bpw and speed */
301
	if (transfer->speed_hz != chip->speed_hz) {
302
		/* clk_div doesn't support odd number */
303
		clk_div = (dws->max_freq / transfer->speed_hz + 1) & 0xfffe;
304

305
		chip->speed_hz = transfer->speed_hz;
306
		chip->clk_div = clk_div;
307

308
		spi_set_clk(dws, chip->clk_div);
309
	}
310 311 312 313 314 315
	if (transfer->bits_per_word == 8) {
		dws->n_bytes = 1;
		dws->dma_width = 1;
	} else if (transfer->bits_per_word == 16) {
		dws->n_bytes = 2;
		dws->dma_width = 2;
316 317
	} else {
		return -EINVAL;
318
	}
319
	/* Default SPI mode is SCPOL = 0, SCPH = 0 */
320 321 322 323
	cr0 = (transfer->bits_per_word - 1)
		| (chip->type << SPI_FRF_OFFSET)
		| (spi->mode << SPI_MODE_OFFSET)
		| (chip->tmode << SPI_TMOD_OFFSET);
324

325 326 327 328
	/*
	 * Adjust transfer mode if necessary. Requires platform dependent
	 * chipselect mechanism.
	 */
329
	if (chip->cs_control) {
330
		if (dws->rx && dws->tx)
331
			chip->tmode = SPI_TMOD_TR;
332
		else if (dws->rx)
333
			chip->tmode = SPI_TMOD_RO;
334
		else
335
			chip->tmode = SPI_TMOD_TO;
336

337
		cr0 &= ~SPI_TMOD_MASK;
338 339 340
		cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
	}

341
	dw_writel(dws, DW_SPI_CTRL0, cr0);
342

343
	/* Check if current transfer is a DMA transaction */
344 345
	if (master->can_dma && master->can_dma(master, spi, transfer))
		dws->dma_mapped = master->cur_msg_mapped;
346

347 348 349
	/* For poll mode just disable all interrupts */
	spi_mask_intr(dws, 0xff);

350 351 352 353
	/*
	 * Interrupt mode
	 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
	 */
354
	if (dws->dma_mapped) {
355
		ret = dws->dma_ops->dma_setup(dws, transfer);
356 357 358 359 360
		if (ret < 0) {
			spi_enable_chip(dws, 1);
			return ret;
		}
	} else if (!chip->poll_mode) {
361
		txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
362
		dw_writel(dws, DW_SPI_TXFLTR, txlevel);
363

364
		/* Set the interrupt mask */
J
Jingoo Han 已提交
365 366
		imask |= SPI_INT_TXEI | SPI_INT_TXOI |
			 SPI_INT_RXUI | SPI_INT_RXOI;
367 368
		spi_umask_intr(dws, imask);

369 370 371
		dws->transfer_handler = interrupt_transfer;
	}

372
	spi_enable_chip(dws, 1);
373

374
	if (dws->dma_mapped) {
375
		ret = dws->dma_ops->dma_transfer(dws, transfer);
376 377 378
		if (ret < 0)
			return ret;
	}
379 380

	if (chip->poll_mode)
381
		return poll_transfer(dws);
382

383
	return 1;
384 385
}

386
static void dw_spi_handle_err(struct spi_master *master,
387
		struct spi_message *msg)
388
{
389
	struct dw_spi *dws = spi_master_get_devdata(master);
390

391 392 393
	if (dws->dma_mapped)
		dws->dma_ops->dma_stop(dws);

394
	spi_reset_chip(dws);
395 396 397 398 399 400 401
}

/* This may be called twice for each spi dev */
static int dw_spi_setup(struct spi_device *spi)
{
	struct dw_spi_chip *chip_info = NULL;
	struct chip_data *chip;
402
	int ret;
403 404 405 406

	/* Only alloc on first setup */
	chip = spi_get_ctldata(spi);
	if (!chip) {
407
		chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
408 409
		if (!chip)
			return -ENOMEM;
410
		spi_set_ctldata(spi, chip);
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	}

	/*
	 * Protocol drivers may change the chip settings, so...
	 * if chip_info exists, use it
	 */
	chip_info = spi->controller_data;

	/* chip_info doesn't always exist */
	if (chip_info) {
		if (chip_info->cs_control)
			chip->cs_control = chip_info->cs_control;

		chip->poll_mode = chip_info->poll_mode;
		chip->type = chip_info->type;
	}

	chip->tmode = 0; /* Tx & Rx */
429

430 431 432 433 434 435 436
	if (gpio_is_valid(spi->cs_gpio)) {
		ret = gpio_direction_output(spi->cs_gpio,
				!(spi->mode & SPI_CS_HIGH));
		if (ret)
			return ret;
	}

437 438 439
	return 0;
}

440 441 442 443 444 445 446 447
static void dw_spi_cleanup(struct spi_device *spi)
{
	struct chip_data *chip = spi_get_ctldata(spi);

	kfree(chip);
	spi_set_ctldata(spi, NULL);
}

448
/* Restart the controller, disable all interrupts, clean rx fifo */
449
static void spi_hw_init(struct device *dev, struct dw_spi *dws)
450
{
451
	spi_reset_chip(dws);
452 453 454 455 456 457 458

	/*
	 * Try to detect the FIFO depth if not set by interface driver,
	 * the depth could be from 2 to 256 from HW spec
	 */
	if (!dws->fifo_len) {
		u32 fifo;
J
Jingoo Han 已提交
459

460
		for (fifo = 1; fifo < 256; fifo++) {
461 462
			dw_writel(dws, DW_SPI_TXFLTR, fifo);
			if (fifo != dw_readl(dws, DW_SPI_TXFLTR))
463 464
				break;
		}
465
		dw_writel(dws, DW_SPI_TXFLTR, 0);
466

467
		dws->fifo_len = (fifo == 1) ? 0 : fifo;
468
		dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
469
	}
470 471
}

B
Baruch Siach 已提交
472
int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
473 474 475 476 477 478
{
	struct spi_master *master;
	int ret;

	BUG_ON(dws == NULL);

B
Baruch Siach 已提交
479 480 481
	master = spi_alloc_master(dev, 0);
	if (!master)
		return -ENOMEM;
482 483 484 485

	dws->master = master;
	dws->type = SSI_MOTO_SPI;
	dws->dma_inited = 0;
486
	dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR);
487
	snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
488

489
	ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dws->name, master);
490
	if (ret < 0) {
491
		dev_err(dev, "can not get IRQ\n");
492 493 494
		goto err_free_master;
	}

495
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
496
	master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
497 498 499
	master->bus_num = dws->bus_num;
	master->num_chipselect = dws->num_cs;
	master->setup = dw_spi_setup;
500
	master->cleanup = dw_spi_cleanup;
501 502 503
	master->set_cs = dw_spi_set_cs;
	master->transfer_one = dw_spi_transfer_one;
	master->handle_err = dw_spi_handle_err;
504
	master->max_speed_hz = dws->max_freq;
505
	master->dev.of_node = dev->of_node;
506 507

	/* Basic HW init */
508
	spi_hw_init(dev, dws);
509

F
Feng Tang 已提交
510 511 512
	if (dws->dma_ops && dws->dma_ops->dma_init) {
		ret = dws->dma_ops->dma_init(dws);
		if (ret) {
A
Andy Shevchenko 已提交
513
			dev_warn(dev, "DMA init failed\n");
F
Feng Tang 已提交
514
			dws->dma_inited = 0;
515 516
		} else {
			master->can_dma = dws->dma_ops->can_dma;
F
Feng Tang 已提交
517 518 519
		}
	}

520
	spi_master_set_devdata(master, dws);
B
Baruch Siach 已提交
521
	ret = devm_spi_register_master(dev, master);
522 523
	if (ret) {
		dev_err(&master->dev, "problem registering spi master\n");
524
		goto err_dma_exit;
525 526
	}

527
	dw_spi_debugfs_init(dws);
528 529
	return 0;

530
err_dma_exit:
F
Feng Tang 已提交
531 532
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
533
	spi_enable_chip(dws, 0);
534
	free_irq(dws->irq, master);
535 536 537 538
err_free_master:
	spi_master_put(master);
	return ret;
}
539
EXPORT_SYMBOL_GPL(dw_spi_add_host);
540

541
void dw_spi_remove_host(struct dw_spi *dws)
542
{
543
	dw_spi_debugfs_remove(dws);
544

F
Feng Tang 已提交
545 546
	if (dws->dma_ops && dws->dma_ops->dma_exit)
		dws->dma_ops->dma_exit(dws);
547 548

	spi_shutdown_chip(dws);
549 550

	free_irq(dws->irq, dws->master);
551
}
552
EXPORT_SYMBOL_GPL(dw_spi_remove_host);
553 554 555

int dw_spi_suspend_host(struct dw_spi *dws)
{
556
	int ret;
557

558
	ret = spi_master_suspend(dws->master);
559 560
	if (ret)
		return ret;
561 562 563

	spi_shutdown_chip(dws);
	return 0;
564
}
565
EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
566 567 568 569 570

int dw_spi_resume_host(struct dw_spi *dws)
{
	int ret;

571
	spi_hw_init(&dws->master->dev, dws);
572
	ret = spi_master_resume(dws->master);
573 574 575 576
	if (ret)
		dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
	return ret;
}
577
EXPORT_SYMBOL_GPL(dw_spi_resume_host);
578 579 580 581

MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
MODULE_LICENSE("GPL v2");