pm44xx.c 7.2 KB
Newer Older
1
/*
2
 * OMAP4+ Power Management Routines
3
 *
4
 * Copyright (C) 2010-2013 Texas Instruments, Inc.
5
 * Rajendra Nayak <rnayak@ti.com>
6
 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 8 9 10 11 12 13 14 15 16 17 18
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/pm.h>
#include <linux/suspend.h>
#include <linux/module.h>
#include <linux/list.h>
#include <linux/err.h>
#include <linux/slab.h>
19
#include <asm/system_misc.h>
20

21
#include "soc.h"
22
#include "common.h"
23
#include "clockdomain.h"
24
#include "powerdomain.h"
25
#include "pm.h"
26

27 28
u16 pm44xx_errata;

29 30 31 32 33
struct power_state {
	struct powerdomain *pwrdm;
	u32 next_state;
#ifdef CONFIG_SUSPEND
	u32 saved_state;
34
	u32 saved_logic_state;
35 36 37 38 39 40 41 42 43
#endif
	struct list_head node;
};

static LIST_HEAD(pwrst_list);

#ifdef CONFIG_SUSPEND
static int omap4_pm_suspend(void)
{
44 45 46 47 48 49 50
	struct power_state *pwrst;
	int state, ret = 0;
	u32 cpu_id = smp_processor_id();

	/* Save current powerdomain state */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
51
		pwrst->saved_logic_state = pwrdm_read_logic_retst(pwrst->pwrdm);
52 53 54 55 56
	}

	/* Set targeted power domain states by suspend */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
57
		pwrdm_set_logic_retst(pwrst->pwrdm, PWRDM_POWER_OFF);
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74
	}

	/*
	 * For MPUSS to hit power domain retention(CSWR or OSWR),
	 * CPU0 and CPU1 power domains need to be in OFF or DORMANT state,
	 * since CPU power domain CSWR is not supported by hardware
	 * Only master CPU follows suspend path. All other CPUs follow
	 * CPU hotplug path in system wide suspend. On OMAP4, CPU power
	 * domain CSWR is not supported by hardware.
	 * More details can be found in OMAP4430 TRM section 4.3.4.2.
	 */
	omap4_enter_lowpower(cpu_id, PWRDM_POWER_OFF);

	/* Restore next powerdomain state */
	list_for_each_entry(pwrst, &pwrst_list, node) {
		state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
		if (state > pwrst->next_state) {
P
Paul Walmsley 已提交
75 76
			pr_info("Powerdomain (%s) didn't enter target state %d\n",
				pwrst->pwrdm->name, pwrst->next_state);
77 78 79
			ret = -1;
		}
		omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
80
		pwrdm_set_logic_retst(pwrst->pwrdm, pwrst->saved_logic_state);
81
	}
82
	if (ret) {
83
		pr_crit("Could not enter target state in pm_suspend\n");
84 85 86 87 88 89 90 91 92 93
		/*
		 * OMAP4 chip PM currently works only with certain (newer)
		 * versions of bootloaders. This is due to missing code in the
		 * kernel to properly reset and initialize some devices.
		 * Warn the user about the bootloader version being one of the
		 * possible causes.
		 * http://www.spinics.net/lists/arm-kernel/msg218641.html
		 */
		pr_warn("A possible cause could be an old bootloader - try u-boot >= v2012.07\n");
	} else {
94
		pr_info("Successfully put all powerdomains to target state\n");
95
	}
96

97 98 99 100 101 102 103 104 105 106 107
	return 0;
}
#endif /* CONFIG_SUSPEND */

static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
{
	struct power_state *pwrst;

	if (!pwrdm->pwrsts)
		return 0;

108 109 110 111 112 113 114 115
	/*
	 * Skip CPU0 and CPU1 power domains. CPU1 is programmed
	 * through hotplug path and CPU0 explicitly programmed
	 * further down in the code path
	 */
	if (!strncmp(pwrdm->name, "cpu", 3))
		return 0;

116 117 118
	pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
	if (!pwrst)
		return -ENOMEM;
119

120
	pwrst->pwrdm = pwrdm;
121
	pwrst->next_state = PWRDM_POWER_RET;
122 123
	list_add(&pwrst->node, &pwrst_list);

124
	return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
125 126
}

127 128 129 130
/**
 * omap_default_idle - OMAP4 default ilde routine.'
 *
 * Implements OMAP4 memory, IO ordering requirements which can't be addressed
131 132
 * with default cpu_do_idle() hook. Used by all CPUs with !CONFIG_CPU_IDLE and
 * by secondary CPU with CONFIG_CPU_IDLE.
133 134 135 136 137 138
 */
static void omap_default_idle(void)
{
	omap_do_wfi();
}

139
/**
140
 * omap4_init_static_deps - Add OMAP4 static dependencies
141
 *
142 143
 * Add needed static clockdomain dependencies on OMAP4 devices.
 * Return: 0 on success or 'err' on failures
144
 */
145
static inline int omap4_init_static_deps(void)
146
{
147
	struct clockdomain *emif_clkdm, *mpuss_clkdm, *l3_1_clkdm;
148
	struct clockdomain *ducati_clkdm, *l3_2_clkdm;
149
	int ret = 0;
150

151 152 153 154 155
	if (omap_rev() == OMAP4430_REV_ES1_0) {
		WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
		return -ENODEV;
	}

156
	pr_err("Power Management for TI OMAP4.\n");
157 158 159 160 161 162 163
	/*
	 * OMAP4 chip PM currently works only with certain (newer)
	 * versions of bootloaders. This is due to missing code in the
	 * kernel to properly reset and initialize some devices.
	 * http://www.spinics.net/lists/arm-kernel/msg218641.html
	 */
	pr_warn("OMAP4 PM: u-boot >= v2012.07 is required for full PM support\n");
164 165 166 167

	ret = pwrdm_for_each(pwrdms_setup, NULL);
	if (ret) {
		pr_err("Failed to setup powerdomains\n");
168
		return ret;
169 170
	}

171 172 173 174 175
	/*
	 * The dynamic dependency between MPUSS -> MEMIF and
	 * MPUSS -> L4_PER/L3_* and DUCATI -> L3_* doesn't work as
	 * expected. The hardware recommendation is to enable static
	 * dependencies for these to avoid system lock ups or random crashes.
176 177 178 179
	 * The L4 wakeup depedency is added to workaround the OCP sync hardware
	 * BUG with 32K synctimer which lead to incorrect timer value read
	 * from the 32K counter. The BUG applies for GPTIMER1 and WDT2 which
	 * are part of L4 wakeup clockdomain.
180 181 182 183 184 185
	 */
	mpuss_clkdm = clkdm_lookup("mpuss_clkdm");
	emif_clkdm = clkdm_lookup("l3_emif_clkdm");
	l3_1_clkdm = clkdm_lookup("l3_1_clkdm");
	l3_2_clkdm = clkdm_lookup("l3_2_clkdm");
	ducati_clkdm = clkdm_lookup("ducati_clkdm");
186
	if ((!mpuss_clkdm) || (!emif_clkdm) || (!l3_1_clkdm) ||
187
		(!l3_2_clkdm) || (!ducati_clkdm))
188
		return -EINVAL;
189 190 191 192 193 194 195

	ret = clkdm_add_wkdep(mpuss_clkdm, emif_clkdm);
	ret |= clkdm_add_wkdep(mpuss_clkdm, l3_1_clkdm);
	ret |= clkdm_add_wkdep(mpuss_clkdm, l3_2_clkdm);
	ret |= clkdm_add_wkdep(ducati_clkdm, l3_1_clkdm);
	ret |= clkdm_add_wkdep(ducati_clkdm, l3_2_clkdm);
	if (ret) {
P
Paul Walmsley 已提交
196
		pr_err("Failed to add MPUSS -> L3/EMIF/L4PER, DUCATI -> L3 wakeup dependency\n");
197 198 199 200
		return -EINVAL;
	}

	return ret;
201 202 203 204 205 206 207 208 209 210 211 212 213
}

/**
 * omap4_pm_init_early - Does early initialization necessary for OMAP4+ devices
 *
 * Initializes basic stuff for power management functionality.
 */
int __init omap4_pm_init_early(void)
{
	if (cpu_is_omap446x())
		pm44xx_errata |= PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD;

	return 0;
214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236
}

/**
 * omap4_pm_init - Init routine for OMAP4+ devices
 *
 * Initializes all powerdomain and clockdomain target states
 * and all PRCM settings.
 * Return: Returns the error code returned by called functions.
 */
int __init omap4_pm_init(void)
{
	int ret = 0;

	if (omap_rev() == OMAP4430_REV_ES1_0) {
		WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
		return -ENODEV;
	}

	pr_info("Power Management for TI OMAP4+ devices.\n");

	ret = pwrdm_for_each(pwrdms_setup, NULL);
	if (ret) {
		pr_err("Failed to setup powerdomains.\n");
237 238 239
		goto err2;
	}

240 241 242 243 244 245
	if (cpu_is_omap44xx()) {
		ret = omap4_init_static_deps();
		if (ret)
			goto err2;
	}

246 247 248 249 250 251
	ret = omap4_mpuss_init();
	if (ret) {
		pr_err("Failed to initialise OMAP4 MPUSS\n");
		goto err2;
	}

252
	(void) clkdm_for_each(omap_pm_clkdms_setup, NULL);
253

254
#ifdef CONFIG_SUSPEND
255 256
	omap_pm_suspend = omap4_pm_suspend;
#endif
257

N
Nicolas Pitre 已提交
258
	/* Overwrite the default cpu_do_idle() */
259
	arm_pm_idle = omap_default_idle;
260

261 262
	if (cpu_is_omap44xx())
		omap4_idle_init();
263

264 265 266
err2:
	return ret;
}