i2c-omap.c 34.3 KB
Newer Older
1 2 3 4 5
/*
 * TI OMAP I2C master mode driver
 *
 * Copyright (C) 2003 MontaVista Software, Inc.
 * Copyright (C) 2005 Nokia Corporation
T
Tony Lindgren 已提交
6
 * Copyright (C) 2004 - 2007 Texas Instruments.
7
 *
T
Tony Lindgren 已提交
8 9 10 11 12 13 14
 * Originally written by MontaVista Software, Inc.
 * Additional contributions by:
 *	Tony Lindgren <tony@atomide.com>
 *	Imre Deak <imre.deak@nokia.com>
 *	Juha Yrjölä <juha.yrjola@solidboot.com>
 *	Syed Khasim <x0khasim@ti.com>
 *	Nishant Menon <nm@ti.com>
15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

#include <linux/module.h>
#include <linux/delay.h>
#include <linux/i2c.h>
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/completion.h>
#include <linux/platform_device.h>
#include <linux/clk.h>
T
Tony Lindgren 已提交
39
#include <linux/io.h>
40 41 42
#include <linux/of.h>
#include <linux/of_i2c.h>
#include <linux/of_device.h>
43
#include <linux/slab.h>
44
#include <linux/i2c-omap.h>
45
#include <linux/pm_runtime.h>
46

47
/* I2C controller revisions */
48
#define OMAP_I2C_OMAP1_REV_2		0x20
49 50 51

/* I2C controller revisions present on specific hardware */
#define OMAP_I2C_REV_ON_2430		0x36
52 53
#define OMAP_I2C_REV_ON_3430_3530	0x3C
#define OMAP_I2C_REV_ON_3630_4430	0x40
54

55 56 57
/* timeout waiting for the controller to respond */
#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))

58
/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77
enum {
	OMAP_I2C_REV_REG = 0,
	OMAP_I2C_IE_REG,
	OMAP_I2C_STAT_REG,
	OMAP_I2C_IV_REG,
	OMAP_I2C_WE_REG,
	OMAP_I2C_SYSS_REG,
	OMAP_I2C_BUF_REG,
	OMAP_I2C_CNT_REG,
	OMAP_I2C_DATA_REG,
	OMAP_I2C_SYSC_REG,
	OMAP_I2C_CON_REG,
	OMAP_I2C_OA_REG,
	OMAP_I2C_SA_REG,
	OMAP_I2C_PSC_REG,
	OMAP_I2C_SCLL_REG,
	OMAP_I2C_SCLH_REG,
	OMAP_I2C_SYSTEST_REG,
	OMAP_I2C_BUFSTAT_REG,
78 79 80 81 82 83
	/* only on OMAP4430 */
	OMAP_I2C_IP_V2_REVNB_LO,
	OMAP_I2C_IP_V2_REVNB_HI,
	OMAP_I2C_IP_V2_IRQSTATUS_RAW,
	OMAP_I2C_IP_V2_IRQENABLE_SET,
	OMAP_I2C_IP_V2_IRQENABLE_CLR,
84
};
85 86

/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
87 88
#define OMAP_I2C_IE_XDR		(1 << 14)	/* TX Buffer drain int enable */
#define OMAP_I2C_IE_RDR		(1 << 13)	/* RX Buffer drain int enable */
89 90 91 92 93 94 95
#define OMAP_I2C_IE_XRDY	(1 << 4)	/* TX data ready int enable */
#define OMAP_I2C_IE_RRDY	(1 << 3)	/* RX data ready int enable */
#define OMAP_I2C_IE_ARDY	(1 << 2)	/* Access ready int enable */
#define OMAP_I2C_IE_NACK	(1 << 1)	/* No ack interrupt enable */
#define OMAP_I2C_IE_AL		(1 << 0)	/* Arbitration lost int ena */

/* I2C Status Register (OMAP_I2C_STAT): */
96 97
#define OMAP_I2C_STAT_XDR	(1 << 14)	/* TX Buffer draining */
#define OMAP_I2C_STAT_RDR	(1 << 13)	/* RX Buffer draining */
98 99 100 101 102 103 104 105 106 107 108
#define OMAP_I2C_STAT_BB	(1 << 12)	/* Bus busy */
#define OMAP_I2C_STAT_ROVR	(1 << 11)	/* Receive overrun */
#define OMAP_I2C_STAT_XUDF	(1 << 10)	/* Transmit underflow */
#define OMAP_I2C_STAT_AAS	(1 << 9)	/* Address as slave */
#define OMAP_I2C_STAT_AD0	(1 << 8)	/* Address zero */
#define OMAP_I2C_STAT_XRDY	(1 << 4)	/* Transmit data ready */
#define OMAP_I2C_STAT_RRDY	(1 << 3)	/* Receive data ready */
#define OMAP_I2C_STAT_ARDY	(1 << 2)	/* Register access ready */
#define OMAP_I2C_STAT_NACK	(1 << 1)	/* No ack interrupt enable */
#define OMAP_I2C_STAT_AL	(1 << 0)	/* Arbitration lost int ena */

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
/* I2C WE wakeup enable register */
#define OMAP_I2C_WE_XDR_WE	(1 << 14)	/* TX drain wakup */
#define OMAP_I2C_WE_RDR_WE	(1 << 13)	/* RX drain wakeup */
#define OMAP_I2C_WE_AAS_WE	(1 << 9)	/* Address as slave wakeup*/
#define OMAP_I2C_WE_BF_WE	(1 << 8)	/* Bus free wakeup */
#define OMAP_I2C_WE_STC_WE	(1 << 6)	/* Start condition wakeup */
#define OMAP_I2C_WE_GC_WE	(1 << 5)	/* General call wakeup */
#define OMAP_I2C_WE_DRDY_WE	(1 << 3)	/* TX/RX data ready wakeup */
#define OMAP_I2C_WE_ARDY_WE	(1 << 2)	/* Reg access ready wakeup */
#define OMAP_I2C_WE_NACK_WE	(1 << 1)	/* No acknowledgment wakeup */
#define OMAP_I2C_WE_AL_WE	(1 << 0)	/* Arbitration lost wakeup */

#define OMAP_I2C_WE_ALL		(OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
				OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
				OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
				OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
				OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)

127 128
/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
#define OMAP_I2C_BUF_RDMA_EN	(1 << 15)	/* RX DMA channel enable */
129
#define OMAP_I2C_BUF_RXFIF_CLR	(1 << 14)	/* RX FIFO Clear */
130
#define OMAP_I2C_BUF_XDMA_EN	(1 << 7)	/* TX DMA channel enable */
131
#define OMAP_I2C_BUF_TXFIF_CLR	(1 << 6)	/* TX FIFO Clear */
132 133 134 135

/* I2C Configuration Register (OMAP_I2C_CON): */
#define OMAP_I2C_CON_EN		(1 << 15)	/* I2C module enable */
#define OMAP_I2C_CON_BE		(1 << 14)	/* Big endian mode */
136
#define OMAP_I2C_CON_OPMODE_HS	(1 << 12)	/* High Speed support */
137 138 139 140 141 142 143 144
#define OMAP_I2C_CON_STB	(1 << 11)	/* Start byte mode (master) */
#define OMAP_I2C_CON_MST	(1 << 10)	/* Master/slave mode */
#define OMAP_I2C_CON_TRX	(1 << 9)	/* TX/RX mode (master only) */
#define OMAP_I2C_CON_XA		(1 << 8)	/* Expand address */
#define OMAP_I2C_CON_RM		(1 << 2)	/* Repeat mode (master only) */
#define OMAP_I2C_CON_STP	(1 << 1)	/* Stop cond (master only) */
#define OMAP_I2C_CON_STT	(1 << 0)	/* Start condition (master) */

145 146 147 148
/* I2C SCL time value when Master */
#define OMAP_I2C_SCLL_HSSCLL	8
#define OMAP_I2C_SCLH_HSSCLH	8

149 150 151 152 153 154 155 156 157 158 159 160
/* I2C System Test Register (OMAP_I2C_SYSTEST): */
#ifdef DEBUG
#define OMAP_I2C_SYSTEST_ST_EN		(1 << 15)	/* System test enable */
#define OMAP_I2C_SYSTEST_FREE		(1 << 14)	/* Free running mode */
#define OMAP_I2C_SYSTEST_TMODE_MASK	(3 << 12)	/* Test mode select */
#define OMAP_I2C_SYSTEST_TMODE_SHIFT	(12)		/* Test mode select */
#define OMAP_I2C_SYSTEST_SCL_I		(1 << 3)	/* SCL line sense in */
#define OMAP_I2C_SYSTEST_SCL_O		(1 << 2)	/* SCL line drive out */
#define OMAP_I2C_SYSTEST_SDA_I		(1 << 1)	/* SDA line sense in */
#define OMAP_I2C_SYSTEST_SDA_O		(1 << 0)	/* SDA line drive out */
#endif

161 162 163 164 165 166 167 168 169 170 171 172
/* OCP_SYSSTATUS bit definitions */
#define SYSS_RESETDONE_MASK		(1 << 0)

/* OCP_SYSCONFIG bit definitions */
#define SYSC_CLOCKACTIVITY_MASK		(0x3 << 8)
#define SYSC_SIDLEMODE_MASK		(0x3 << 3)
#define SYSC_ENAWAKEUP_MASK		(1 << 2)
#define SYSC_SOFTRESET_MASK		(1 << 1)
#define SYSC_AUTOIDLE_MASK		(1 << 0)

#define SYSC_IDLEMODE_SMART		0x2
#define SYSC_CLOCKACTIVITY_FCLK		0x2
173

174 175
/* Errata definitions */
#define I2C_OMAP_ERRATA_I207		(1 << 0)
176
#define I2C_OMAP_ERRATA_I462		(1 << 1)
177 178

struct omap_i2c_dev {
179
	spinlock_t		lock;		/* IRQ synchronization */
180 181 182
	struct device		*dev;
	void __iomem		*base;		/* virtual */
	int			irq;
183
	int			reg_shift;      /* bit shift for I2C register addresses */
184 185
	struct completion	cmd_complete;
	struct resource		*ioarea;
186 187 188
	u32			latency;	/* maximum mpu wkup latency */
	void			(*set_mpu_wkup_lat)(struct device *dev,
						    long latency);
189 190 191
	u32			speed;		/* Speed of bus in kHz */
	u32			dtrev;		/* extra revision from DT */
	u32			flags;
192 193
	u16			cmd_err;
	u8			*buf;
194
	u8			*regs;
195 196
	size_t			buf_len;
	struct i2c_adapter	adapter;
197
	u8			threshold;
198 199 200 201
	u8			fifo_size;	/* use as flag and value
						 * fifo_size==0 implies no fifo
						 * if set, should be trsh+1
						 */
202
	u8			rev;
203
	unsigned		b_hw:1;		/* bad h/w fixes */
204
	unsigned		receiver:1;	/* true when we're in receiver mode */
T
Tony Lindgren 已提交
205
	u16			iestate;	/* Saved interrupt register */
206 207 208 209 210 211
	u16			pscstate;
	u16			scllstate;
	u16			sclhstate;
	u16			bufstate;
	u16			syscstate;
	u16			westate;
212
	u16			errata;
213 214
};

215
static const u8 reg_map_ip_v1[] = {
216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235
	[OMAP_I2C_REV_REG] = 0x00,
	[OMAP_I2C_IE_REG] = 0x01,
	[OMAP_I2C_STAT_REG] = 0x02,
	[OMAP_I2C_IV_REG] = 0x03,
	[OMAP_I2C_WE_REG] = 0x03,
	[OMAP_I2C_SYSS_REG] = 0x04,
	[OMAP_I2C_BUF_REG] = 0x05,
	[OMAP_I2C_CNT_REG] = 0x06,
	[OMAP_I2C_DATA_REG] = 0x07,
	[OMAP_I2C_SYSC_REG] = 0x08,
	[OMAP_I2C_CON_REG] = 0x09,
	[OMAP_I2C_OA_REG] = 0x0a,
	[OMAP_I2C_SA_REG] = 0x0b,
	[OMAP_I2C_PSC_REG] = 0x0c,
	[OMAP_I2C_SCLL_REG] = 0x0d,
	[OMAP_I2C_SCLH_REG] = 0x0e,
	[OMAP_I2C_SYSTEST_REG] = 0x0f,
	[OMAP_I2C_BUFSTAT_REG] = 0x10,
};

236
static const u8 reg_map_ip_v2[] = {
237 238 239 240 241 242 243 244 245
	[OMAP_I2C_REV_REG] = 0x04,
	[OMAP_I2C_IE_REG] = 0x2c,
	[OMAP_I2C_STAT_REG] = 0x28,
	[OMAP_I2C_IV_REG] = 0x34,
	[OMAP_I2C_WE_REG] = 0x34,
	[OMAP_I2C_SYSS_REG] = 0x90,
	[OMAP_I2C_BUF_REG] = 0x94,
	[OMAP_I2C_CNT_REG] = 0x98,
	[OMAP_I2C_DATA_REG] = 0x9c,
246
	[OMAP_I2C_SYSC_REG] = 0x10,
247 248 249 250 251 252 253 254
	[OMAP_I2C_CON_REG] = 0xa4,
	[OMAP_I2C_OA_REG] = 0xa8,
	[OMAP_I2C_SA_REG] = 0xac,
	[OMAP_I2C_PSC_REG] = 0xb0,
	[OMAP_I2C_SCLL_REG] = 0xb4,
	[OMAP_I2C_SCLH_REG] = 0xb8,
	[OMAP_I2C_SYSTEST_REG] = 0xbC,
	[OMAP_I2C_BUFSTAT_REG] = 0xc0,
255 256 257 258 259
	[OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
	[OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
	[OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
	[OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
	[OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
260 261
};

262 263 264
static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
				      int reg, u16 val)
{
265 266
	__raw_writew(val, i2c_dev->base +
			(i2c_dev->regs[reg] << i2c_dev->reg_shift));
267 268 269 270
}

static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
{
271 272
	return __raw_readw(i2c_dev->base +
				(i2c_dev->regs[reg] << i2c_dev->reg_shift));
273 274 275 276
}

static int omap_i2c_init(struct omap_i2c_dev *dev)
{
277
	u16 psc = 0, scll = 0, sclh = 0, buf = 0;
278
	u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
279 280
	unsigned long fclk_rate = 12000000;
	unsigned long timeout;
281
	unsigned long internal_clk = 0;
282
	struct clk *fclk;
283

284
	if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
285 286 287 288 289
		/* Disable I2C controller before soft reset */
		omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
			omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
				~(OMAP_I2C_CON_EN));

290
		omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
291 292 293 294 295
		/* For some reason we need to set the EN bit before the
		 * reset done bit gets set. */
		timeout = jiffies + OMAP_I2C_TIMEOUT;
		omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
		while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
296
			 SYSS_RESETDONE_MASK)) {
297
			if (time_after(jiffies, timeout)) {
298
				dev_warn(dev->dev, "timeout waiting "
299 300 301 302 303
						"for controller reset\n");
				return -ETIMEDOUT;
			}
			msleep(1);
		}
304 305 306 307 308 309 310

		/* SYSC register is cleared by the reset; rewrite it */
		if (dev->rev == OMAP_I2C_REV_ON_2430) {

			omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
					   SYSC_AUTOIDLE_MASK);

311
		} else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
312 313 314
			dev->syscstate = SYSC_AUTOIDLE_MASK;
			dev->syscstate |= SYSC_ENAWAKEUP_MASK;
			dev->syscstate |= (SYSC_IDLEMODE_SMART <<
315
			      __ffs(SYSC_SIDLEMODE_MASK));
316
			dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
317 318
			      __ffs(SYSC_CLOCKACTIVITY_MASK));

319 320
			omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
							dev->syscstate);
321 322 323 324 325
			/*
			 * Enabling all wakup sources to stop I2C freezing on
			 * WFI instruction.
			 * REVISIT: Some wkup sources might not be needed.
			 */
326
			dev->westate = OMAP_I2C_WE_ALL;
327 328
			omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
							dev->westate);
329
		}
330 331 332
	}
	omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);

333
	if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
R
Russell King 已提交
334 335 336 337 338 339
		/*
		 * The I2C functional clock is the armxor_ck, so there's
		 * no need to get "armxor_ck" separately.  Now, if OMAP2420
		 * always returns 12MHz for the functional clock, we can
		 * do this bit unconditionally.
		 */
340 341 342
		fclk = clk_get(dev->dev, "fck");
		fclk_rate = clk_get_rate(fclk);
		clk_put(fclk);
R
Russell King 已提交
343

344 345 346 347 348 349 350 351 352
		/* TRM for 5912 says the I2C clock must be prescaled to be
		 * between 7 - 12 MHz. The XOR input clock is typically
		 * 12, 13 or 19.2 MHz. So we should have code that produces:
		 *
		 * XOR MHz	Divider		Prescaler
		 * 12		1		0
		 * 13		2		1
		 * 19.2		2		1
		 */
353 354
		if (fclk_rate > 12000000)
			psc = fclk_rate / 12000000;
355 356
	}

357
	if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
358

359 360 361 362 363 364
		/*
		 * HSI2C controller internal clk rate should be 19.2 Mhz for
		 * HS and for all modes on 2430. On 34xx we can use lower rate
		 * to get longer filter period for better noise suppression.
		 * The filter is iclk (fclk for HS) period.
		 */
365
		if (dev->speed > 400 ||
366
			       dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
367 368 369 370 371
			internal_clk = 19200;
		else if (dev->speed > 100)
			internal_clk = 9600;
		else
			internal_clk = 4000;
372 373 374
		fclk = clk_get(dev->dev, "fck");
		fclk_rate = clk_get_rate(fclk) / 1000;
		clk_put(fclk);
375 376 377 378 379 380 381

		/* Compute prescaler divisor */
		psc = fclk_rate / internal_clk;
		psc = psc - 1;

		/* If configured for High Speed */
		if (dev->speed > 400) {
382 383
			unsigned long scl;

384
			/* For first phase of HS mode */
385 386 387
			scl = internal_clk / 400;
			fsscll = scl - (scl / 3) - 7;
			fssclh = (scl / 3) - 5;
388 389

			/* For second phase of HS mode */
390 391 392 393 394 395 396 397 398 399
			scl = fclk_rate / dev->speed;
			hsscll = scl - (scl / 3) - 7;
			hssclh = (scl / 3) - 5;
		} else if (dev->speed > 100) {
			unsigned long scl;

			/* Fast mode */
			scl = internal_clk / dev->speed;
			fsscll = scl - (scl / 3) - 7;
			fssclh = (scl / 3) - 5;
400
		} else {
401 402 403
			/* Standard mode */
			fsscll = internal_clk / (dev->speed * 2) - 7;
			fssclh = internal_clk / (dev->speed * 2) - 5;
404 405 406 407 408 409 410 411 412 413 414 415
		}
		scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
		sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
	} else {
		/* Program desired operating rate */
		fclk_rate /= (psc + 1) * 1000;
		if (psc > 2)
			psc = 2;
		scll = fclk_rate / (dev->speed * 2) - 7 + psc;
		sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
	}

416 417 418
	/* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
	omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);

419 420 421
	/* SCL low and high time values */
	omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
	omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
422 423 424 425 426

	/* Take the I2C module out of reset: */
	omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);

	/* Enable interrupts */
427
	dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
T
Tony Lindgren 已提交
428 429
			OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
			OMAP_I2C_IE_AL)  | ((dev->fifo_size) ?
430 431
				(OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
	omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
432
	if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
433 434 435 436 437
		dev->pscstate = psc;
		dev->scllstate = scll;
		dev->sclhstate = sclh;
		dev->bufstate = buf;
	}
438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459
	return 0;
}

/*
 * Waiting on Bus Busy
 */
static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
{
	unsigned long timeout;

	timeout = jiffies + OMAP_I2C_TIMEOUT;
	while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
		if (time_after(jiffies, timeout)) {
			dev_warn(dev->dev, "timeout waiting for bus ready\n");
			return -ETIMEDOUT;
		}
		msleep(1);
	}

	return 0;
}

460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
static void omap_i2c_resize_fifo(struct omap_i2c_dev *dev, u8 size, bool is_rx)
{
	u16		buf;

	if (dev->flags & OMAP_I2C_FLAG_NO_FIFO)
		return;

	/*
	 * Set up notification threshold based on message size. We're doing
	 * this to try and avoid draining feature as much as possible. Whenever
	 * we have big messages to transfer (bigger than our total fifo size)
	 * then we might use draining feature to transfer the remaining bytes.
	 */

	dev->threshold = clamp(size, (u8) 1, dev->fifo_size);

	buf = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);

	if (is_rx) {
		/* Clear RX Threshold */
		buf &= ~(0x3f << 8);
		buf |= ((dev->threshold - 1) << 8) | OMAP_I2C_BUF_RXFIF_CLR;
	} else {
		/* Clear TX Threshold */
		buf &= ~0x3f;
		buf |= (dev->threshold - 1) | OMAP_I2C_BUF_TXFIF_CLR;
	}

	omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);

	if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
		dev->b_hw = 1; /* Enable hardware fixes */

	/* calculate wakeup latency constraint for MPU */
	if (dev->set_mpu_wkup_lat != NULL)
		dev->latency = (1000000 * dev->threshold) /
			(1000 * dev->speed / 8);
}

499 500 501 502 503 504 505
/*
 * Low level master read/write transaction.
 */
static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
			     struct i2c_msg *msg, int stop)
{
	struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
506
	unsigned long timeout;
507 508 509 510 511 512 513 514
	u16 w;

	dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
		msg->addr, msg->len, msg->flags, stop);

	if (msg->len == 0)
		return -EINVAL;

515 516 517
	dev->receiver = !!(msg->flags & I2C_M_RD);
	omap_i2c_resize_fifo(dev, msg->len, dev->receiver);

518 519 520 521 522 523 524 525
	omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);

	/* REVISIT: Could the STB bit of I2C_CON be used with probing? */
	dev->buf = msg->buf;
	dev->buf_len = msg->len;

	omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);

526 527 528 529 530
	/* Clear the FIFO Buffers */
	w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
	w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
	omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);

531
	INIT_COMPLETION(dev->cmd_complete);
532 533 534
	dev->cmd_err = 0;

	w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
535 536 537

	/* High speed configuration */
	if (dev->speed > 400)
538
		w |= OMAP_I2C_CON_OPMODE_HS;
539

540 541
	if (msg->flags & I2C_M_STOP)
		stop = 1;
542 543 544 545
	if (msg->flags & I2C_M_TEN)
		w |= OMAP_I2C_CON_XA;
	if (!(msg->flags & I2C_M_RD))
		w |= OMAP_I2C_CON_TRX;
T
Tony Lindgren 已提交
546

547
	if (!dev->b_hw && stop)
548
		w |= OMAP_I2C_CON_STP;
T
Tony Lindgren 已提交
549

550 551
	omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574
	/*
	 * Don't write stt and stp together on some hardware.
	 */
	if (dev->b_hw && stop) {
		unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
		u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
		while (con & OMAP_I2C_CON_STT) {
			con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);

			/* Let the user know if i2c is in a bad state */
			if (time_after(jiffies, delay)) {
				dev_err(dev->dev, "controller timed out "
				"waiting for start condition to finish\n");
				return -ETIMEDOUT;
			}
			cpu_relax();
		}

		w |= OMAP_I2C_CON_STP;
		w &= ~OMAP_I2C_CON_STT;
		omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
	}

575 576 577 578
	/*
	 * REVISIT: We should abort the transfer on signals, but the bus goes
	 * into arbitration and we're currently unable to recover from it.
	 */
579 580
	timeout = wait_for_completion_timeout(&dev->cmd_complete,
						OMAP_I2C_TIMEOUT);
581
	dev->buf_len = 0;
582
	if (timeout == 0) {
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
		dev_err(dev->dev, "controller timed out\n");
		omap_i2c_init(dev);
		return -ETIMEDOUT;
	}

	if (likely(!dev->cmd_err))
		return 0;

	/* We have an error */
	if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
			    OMAP_I2C_STAT_XUDF)) {
		omap_i2c_init(dev);
		return -EIO;
	}

	if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
		if (msg->flags & I2C_M_IGNORE_NAK)
			return 0;
		if (stop) {
			w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
			w |= OMAP_I2C_CON_STP;
			omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
		}
		return -EREMOTEIO;
	}
	return -EIO;
}


/*
 * Prepare controller for a transaction and call omap_i2c_xfer_msg
 * to do the work during IRQ processing.
 */
static int
omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
{
	struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
	int i;
	int r;

623 624
	r = pm_runtime_get_sync(dev->dev);
	if (IS_ERR_VALUE(r))
625
		goto out;
626

T
Tony Lindgren 已提交
627 628
	r = omap_i2c_wait_for_bb(dev);
	if (r < 0)
629 630
		goto out;

631 632 633
	if (dev->set_mpu_wkup_lat != NULL)
		dev->set_mpu_wkup_lat(dev->dev, dev->latency);

634 635 636 637 638 639
	for (i = 0; i < num; i++) {
		r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
		if (r != 0)
			break;
	}

640 641 642
	if (dev->set_mpu_wkup_lat != NULL)
		dev->set_mpu_wkup_lat(dev->dev, -1);

643 644
	if (r == 0)
		r = num;
645 646

	omap_i2c_wait_for_bb(dev);
647
out:
648
	pm_runtime_put(dev->dev);
649 650 651 652 653 654
	return r;
}

static u32
omap_i2c_func(struct i2c_adapter *adap)
{
655 656
	return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
	       I2C_FUNC_PROTOCOL_MANGLING;
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671
}

static inline void
omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
{
	dev->cmd_err |= err;
	complete(&dev->cmd_complete);
}

static inline void
omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
{
	omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
}

672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
{
	/*
	 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
	 * Not applicable for OMAP4.
	 * Under certain rare conditions, RDR could be set again
	 * when the bus is busy, then ignore the interrupt and
	 * clear the interrupt.
	 */
	if (stat & OMAP_I2C_STAT_RDR) {
		/* Step 1: If RDR is set, clear it */
		omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);

		/* Step 2: */
		if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
						& OMAP_I2C_STAT_BB)) {

			/* Step 3: */
			if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
						& OMAP_I2C_STAT_RDR) {
				omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
				dev_dbg(dev->dev, "RDR when bus is busy.\n");
			}

		}
	}
}

700 701 702
/* rev1 devices are apparently only on some 15xx */
#ifdef CONFIG_ARCH_OMAP15XX

703
static irqreturn_t
704
omap_i2c_omap1_isr(int this_irq, void *dev_id)
705 706 707 708
{
	struct omap_i2c_dev *dev = dev_id;
	u16 iv, w;

709
	if (pm_runtime_suspended(dev->dev))
T
Tony Lindgren 已提交
710 711
		return IRQ_NONE;

712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756
	iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
	switch (iv) {
	case 0x00:	/* None */
		break;
	case 0x01:	/* Arbitration lost */
		dev_err(dev->dev, "Arbitration lost\n");
		omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
		break;
	case 0x02:	/* No acknowledgement */
		omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
		omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
		break;
	case 0x03:	/* Register access ready */
		omap_i2c_complete_cmd(dev, 0);
		break;
	case 0x04:	/* Receive data ready */
		if (dev->buf_len) {
			w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
			*dev->buf++ = w;
			dev->buf_len--;
			if (dev->buf_len) {
				*dev->buf++ = w >> 8;
				dev->buf_len--;
			}
		} else
			dev_err(dev->dev, "RRDY IRQ while no data requested\n");
		break;
	case 0x05:	/* Transmit data ready */
		if (dev->buf_len) {
			w = *dev->buf++;
			dev->buf_len--;
			if (dev->buf_len) {
				w |= *dev->buf++ << 8;
				dev->buf_len--;
			}
			omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
		} else
			dev_err(dev->dev, "XRDY IRQ while no data to send\n");
		break;
	default:
		return IRQ_NONE;
	}

	return IRQ_HANDLED;
}
757
#else
758
#define omap_i2c_omap1_isr		NULL
759
#endif
760

761
/*
762
 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
763 764 765
 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
 * them from the memory to the I2C interface.
 */
766
static int errata_omap3_i462(struct omap_i2c_dev *dev)
767
{
768
	unsigned long timeout = 10000;
769
	u16 stat;
770

771 772 773 774 775 776
	do {
		stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
		if (stat & OMAP_I2C_STAT_XUDF)
			break;

		if (stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
777
			omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_XRDY |
778
							OMAP_I2C_STAT_XDR));
779 780 781 782 783 784 785 786 787 788 789
			if (stat & OMAP_I2C_STAT_NACK) {
				dev->cmd_err |= OMAP_I2C_STAT_NACK;
				omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
			}

			if (stat & OMAP_I2C_STAT_AL) {
				dev_err(dev->dev, "Arbitration lost\n");
				dev->cmd_err |= OMAP_I2C_STAT_AL;
				omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
			}

790
			return -EIO;
791
		}
792

793
		cpu_relax();
794
	} while (--timeout);
795

796 797 798 799 800
	if (!timeout) {
		dev_err(dev->dev, "timeout waiting on XUDF bit\n");
		return 0;
	}

801 802 803
	return 0;
}

804 805 806 807 808 809 810 811 812 813 814 815 816 817 818
static void omap_i2c_receive_data(struct omap_i2c_dev *dev, u8 num_bytes,
		bool is_rdr)
{
	u16		w;

	while (num_bytes--) {
		w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
		*dev->buf++ = w;
		dev->buf_len--;

		/*
		 * Data reg in 2430, omap3 and
		 * omap4 is 8 bit wide
		 */
		if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
819 820
			*dev->buf++ = w >> 8;
			dev->buf_len--;
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838
		}
	}
}

static int omap_i2c_transmit_data(struct omap_i2c_dev *dev, u8 num_bytes,
		bool is_xdr)
{
	u16		w;

	while (num_bytes--) {
		w = *dev->buf++;
		dev->buf_len--;

		/*
		 * Data reg in 2430, omap3 and
		 * omap4 is 8 bit wide
		 */
		if (dev->flags & OMAP_I2C_FLAG_16BIT_DATA_REG) {
839 840
			w |= *dev->buf++ << 8;
			dev->buf_len--;
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
		}

		if (dev->errata & I2C_OMAP_ERRATA_I462) {
			int ret;

			ret = errata_omap3_i462(dev);
			if (ret < 0)
				return ret;
		}

		omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
	}

	return 0;
}

857
static irqreturn_t
858
omap_i2c_isr(int irq, void *dev_id)
859 860
{
	struct omap_i2c_dev *dev = dev_id;
861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	irqreturn_t ret = IRQ_HANDLED;
	u16 mask;
	u16 stat;

	spin_lock(&dev->lock);
	mask = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
	stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);

	if (stat & mask)
		ret = IRQ_WAKE_THREAD;

	spin_unlock(&dev->lock);

	return ret;
}

static irqreturn_t
omap_i2c_isr_thread(int this_irq, void *dev_id)
{
	struct omap_i2c_dev *dev = dev_id;
	unsigned long flags;
882
	u16 bits;
883
	u16 stat;
884
	int err = 0, count = 0;
885

886
	spin_lock_irqsave(&dev->lock, flags);
887 888 889 890 891
	do {
		bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
		stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
		stat &= bits;

892 893 894 895 896 897
		/* If we're in receiver mode, ignore XDR/XRDY */
		if (dev->receiver)
			stat &= ~(OMAP_I2C_STAT_XDR | OMAP_I2C_STAT_XRDY);
		else
			stat &= ~(OMAP_I2C_STAT_RDR | OMAP_I2C_STAT_RRDY);

898 899
		if (!stat) {
			/* my work here is done */
900
			spin_unlock_irqrestore(&dev->lock, flags);
901 902 903
			return IRQ_HANDLED;
		}

904 905 906
		dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
		if (count++ == 100) {
			dev_warn(dev->dev, "Too much work in one IRQ\n");
F
Felipe Balbi 已提交
907
			goto out;
908 909
		}

F
Felipe Balbi 已提交
910
		if (stat & OMAP_I2C_STAT_NACK) {
911
			err |= OMAP_I2C_STAT_NACK;
F
Felipe Balbi 已提交
912
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_NACK);
F
Felipe Balbi 已提交
913
			goto out;
F
Felipe Balbi 已提交
914
		}
J
Jan Weitzel 已提交
915

916 917 918
		if (stat & OMAP_I2C_STAT_AL) {
			dev_err(dev->dev, "Arbitration lost\n");
			err |= OMAP_I2C_STAT_AL;
F
Felipe Balbi 已提交
919
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_AL);
F
Felipe Balbi 已提交
920
			goto out;
921
		}
F
Felipe Balbi 已提交
922

923
		/*
924
		 * ProDB0017052: Clear ARDY bit twice
925
		 */
926
		if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
927
					OMAP_I2C_STAT_AL)) {
928 929 930 931 932
			omap_i2c_ack_stat(dev, (OMAP_I2C_STAT_RRDY |
						OMAP_I2C_STAT_RDR |
						OMAP_I2C_STAT_XRDY |
						OMAP_I2C_STAT_XDR |
						OMAP_I2C_STAT_ARDY));
F
Felipe Balbi 已提交
933
			goto out;
934
		}
F
Felipe Balbi 已提交
935

936
		if (stat & OMAP_I2C_STAT_RDR) {
937
			u8 num_bytes = 1;
938

939 940 941
			if (dev->fifo_size)
				num_bytes = dev->buf_len;

942
			omap_i2c_receive_data(dev, num_bytes, true);
943

944 945 946
			if (dev->errata & I2C_OMAP_ERRATA_I207)
				i2c_omap_errata_i207(dev, stat);

947 948 949 950 951 952 953
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
			continue;
		}

		if (stat & OMAP_I2C_STAT_RRDY) {
			u8 num_bytes = 1;

954 955
			if (dev->threshold)
				num_bytes = dev->threshold;
956

957
			omap_i2c_receive_data(dev, num_bytes, false);
958
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RRDY);
959 960
			continue;
		}
F
Felipe Balbi 已提交
961

962
		if (stat & OMAP_I2C_STAT_XDR) {
963
			u8 num_bytes = 1;
964
			int ret;
965 966 967 968

			if (dev->fifo_size)
				num_bytes = dev->buf_len;

969 970
			ret = omap_i2c_transmit_data(dev, num_bytes, true);
			if (ret < 0)
971
				goto out;
972 973 974 975 976 977 978

			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XDR);
			continue;
		}

		if (stat & OMAP_I2C_STAT_XRDY) {
			u8 num_bytes = 1;
979
			int ret;
980

981 982
			if (dev->threshold)
				num_bytes = dev->threshold;
983

984 985
			ret = omap_i2c_transmit_data(dev, num_bytes, false);
			if (ret < 0)
986
				goto out;
987 988

			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XRDY);
989 990
			continue;
		}
F
Felipe Balbi 已提交
991

992 993
		if (stat & OMAP_I2C_STAT_ROVR) {
			dev_err(dev->dev, "Receive overrun\n");
F
Felipe Balbi 已提交
994 995
			err |= OMAP_I2C_STAT_ROVR;
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_ROVR);
F
Felipe Balbi 已提交
996
			goto out;
997
		}
F
Felipe Balbi 已提交
998

999
		if (stat & OMAP_I2C_STAT_XUDF) {
1000
			dev_err(dev->dev, "Transmit underflow\n");
F
Felipe Balbi 已提交
1001 1002
			err |= OMAP_I2C_STAT_XUDF;
			omap_i2c_ack_stat(dev, OMAP_I2C_STAT_XUDF);
F
Felipe Balbi 已提交
1003
			goto out;
1004
		}
1005
	} while (stat);
1006

F
Felipe Balbi 已提交
1007 1008
out:
	omap_i2c_complete_cmd(dev, err);
1009 1010
	spin_unlock_irqrestore(&dev->lock, flags);

1011
	return IRQ_HANDLED;
1012 1013
}

1014
static const struct i2c_algorithm omap_i2c_algo = {
1015 1016 1017 1018
	.master_xfer	= omap_i2c_xfer,
	.functionality	= omap_i2c_func,
};

1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
#ifdef CONFIG_OF
static struct omap_i2c_bus_platform_data omap3_pdata = {
	.rev = OMAP_I2C_IP_VERSION_1,
	.flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
		 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
		 OMAP_I2C_FLAG_BUS_SHIFT_2,
};

static struct omap_i2c_bus_platform_data omap4_pdata = {
	.rev = OMAP_I2C_IP_VERSION_2,
};

static const struct of_device_id omap_i2c_of_match[] = {
	{
		.compatible = "ti,omap4-i2c",
		.data = &omap4_pdata,
	},
	{
		.compatible = "ti,omap3-i2c",
		.data = &omap3_pdata,
	},
	{ },
};
MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
#endif

1045
static int __devinit
1046 1047 1048 1049
omap_i2c_probe(struct platform_device *pdev)
{
	struct omap_i2c_dev	*dev;
	struct i2c_adapter	*adap;
1050
	struct resource		*mem;
1051
	struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
1052 1053
	struct device_node	*node = pdev->dev.of_node;
	const struct of_device_id *match;
1054
	int irq;
1055 1056 1057 1058 1059 1060 1061 1062
	int r;

	/* NOTE: driver uses the static register mapping */
	mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!mem) {
		dev_err(&pdev->dev, "no mem resource?\n");
		return -ENODEV;
	}
1063 1064 1065

	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
1066
		dev_err(&pdev->dev, "no irq resource?\n");
1067
		return irq;
1068 1069
	}

F
Felipe Balbi 已提交
1070 1071 1072 1073
	dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
	if (!dev) {
		dev_err(&pdev->dev, "Menory allocation failed\n");
		return -ENOMEM;
1074 1075
	}

F
Felipe Balbi 已提交
1076 1077 1078 1079
	dev->base = devm_request_and_ioremap(&pdev->dev, mem);
	if (!dev->base) {
		dev_err(&pdev->dev, "I2C region already claimed\n");
		return -ENOMEM;
1080 1081
	}

1082
	match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	if (match) {
		u32 freq = 100000; /* default to 100000 Hz */

		pdata = match->data;
		dev->dtrev = pdata->rev;
		dev->flags = pdata->flags;

		of_property_read_u32(node, "clock-frequency", &freq);
		/* convert DT freq value in Hz into kHz for speed */
		dev->speed = freq / 1000;
	} else if (pdata != NULL) {
		dev->speed = pdata->clkrate;
		dev->flags = pdata->flags;
1096
		dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
1097
		dev->dtrev = pdata->rev;
1098
	}
1099

1100
	dev->dev = &pdev->dev;
1101
	dev->irq = irq;
1102

1103 1104
	spin_lock_init(&dev->lock);

1105
	platform_set_drvdata(pdev, dev);
1106
	init_completion(&dev->cmd_complete);
1107

1108
	dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
1109

1110
	if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
1111
		dev->regs = (u8 *)reg_map_ip_v2;
1112
	else
1113
		dev->regs = (u8 *)reg_map_ip_v1;
1114

1115
	pm_runtime_enable(dev->dev);
1116 1117 1118
	r = pm_runtime_get_sync(dev->dev);
	if (IS_ERR_VALUE(r))
		goto err_free_mem;
1119

1120
	dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
1121

1122 1123 1124 1125 1126
	dev->errata = 0;

	if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
		dev->errata |= I2C_OMAP_ERRATA_I207;

1127
	if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
1128
		dev->errata |= I2C_OMAP_ERRATA_I462;
1129

1130
	if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
		u16 s;

		/* Set up the fifo size - Get total size */
		s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
		dev->fifo_size = 0x8 << s;

		/*
		 * Set up notification threshold as half the total available
		 * size. This is to ensure that we can handle the status on int
		 * call back latencies.
		 */
1142 1143 1144

		dev->fifo_size = (dev->fifo_size / 2);

F
Felipe Balbi 已提交
1145
		if (dev->rev < OMAP_I2C_REV_ON_3630_4430)
1146
			dev->b_hw = 1; /* Enable hardware fixes */
1147

1148 1149 1150
		/* calculate wakeup latency constraint for MPU */
		if (dev->set_mpu_wkup_lat != NULL)
			dev->latency = (1000000 * dev->fifo_size) /
1151
				       (1000 * dev->speed / 8);
1152 1153
	}

1154 1155 1156
	/* reset ASAP, clearing any IRQs */
	omap_i2c_init(dev);

1157 1158 1159 1160 1161 1162 1163 1164
	if (dev->rev < OMAP_I2C_OMAP1_REV_2)
		r = devm_request_irq(&pdev->dev, dev->irq, omap_i2c_omap1_isr,
				IRQF_NO_SUSPEND, pdev->name, dev);
	else
		r = devm_request_threaded_irq(&pdev->dev, dev->irq,
				omap_i2c_isr, omap_i2c_isr_thread,
				IRQF_NO_SUSPEND | IRQF_ONESHOT,
				pdev->name, dev);
1165 1166 1167 1168 1169

	if (r) {
		dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
		goto err_unuse_clocks;
	}
1170

1171
	dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
1172
		 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
1173 1174 1175 1176 1177

	adap = &dev->adapter;
	i2c_set_adapdata(adap, dev);
	adap->owner = THIS_MODULE;
	adap->class = I2C_CLASS_HWMON;
1178
	strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
1179 1180
	adap->algo = &omap_i2c_algo;
	adap->dev.parent = &pdev->dev;
1181
	adap->dev.of_node = pdev->dev.of_node;
1182 1183

	/* i2c device drivers may be active on return from add_adapter() */
1184 1185
	adap->nr = pdev->id;
	r = i2c_add_numbered_adapter(adap);
1186 1187
	if (r) {
		dev_err(dev->dev, "failure adding adapter\n");
F
Felipe Balbi 已提交
1188
		goto err_unuse_clocks;
1189 1190
	}

1191 1192
	of_i2c_register_devices(adap);

1193 1194
	pm_runtime_put(dev->dev);

1195 1196 1197
	return 0;

err_unuse_clocks:
1198
	omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
1199
	pm_runtime_put(dev->dev);
1200
	pm_runtime_disable(&pdev->dev);
1201 1202 1203 1204 1205 1206
err_free_mem:
	platform_set_drvdata(pdev, NULL);

	return r;
}

1207
static int __devexit omap_i2c_remove(struct platform_device *pdev)
1208 1209
{
	struct omap_i2c_dev	*dev = platform_get_drvdata(pdev);
1210
	int ret;
1211 1212 1213 1214

	platform_set_drvdata(pdev, NULL);

	i2c_del_adapter(&dev->adapter);
1215 1216 1217 1218
	ret = pm_runtime_get_sync(&pdev->dev);
	if (IS_ERR_VALUE(ret))
		return ret;

1219
	omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
1220
	pm_runtime_put(&pdev->dev);
1221
	pm_runtime_disable(&pdev->dev);
1222 1223 1224
	return 0;
}

1225
#ifdef CONFIG_PM
1226 1227 1228 1229 1230
#ifdef CONFIG_PM_RUNTIME
static int omap_i2c_runtime_suspend(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1231 1232 1233
	u16 iv;

	_dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
1234 1235

	omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
1236

1237 1238 1239 1240
	if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
		iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
	} else {
		omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
1241

1242 1243 1244
		/* Flush posted write */
		omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
	}
1245 1246 1247 1248 1249 1250 1251 1252 1253

	return 0;
}

static int omap_i2c_runtime_resume(struct device *dev)
{
	struct platform_device *pdev = to_platform_device(dev);
	struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
		omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
		omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
		omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
		omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
		omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
		omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
		omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
		omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
	}

	/*
	 * Don't write to this register if the IE state is 0 as it can
	 * cause deadlock.
	 */
	if (_dev->iestate)
		omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
1271 1272 1273

	return 0;
}
1274
#endif /* CONFIG_PM_RUNTIME */
1275 1276

static struct dev_pm_ops omap_i2c_pm_ops = {
1277 1278
	SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
			   omap_i2c_runtime_resume, NULL)
1279 1280 1281 1282
};
#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
#else
#define OMAP_I2C_PM_OPS NULL
1283
#endif /* CONFIG_PM */
1284

1285 1286
static struct platform_driver omap_i2c_driver = {
	.probe		= omap_i2c_probe,
1287
	.remove		= __devexit_p(omap_i2c_remove),
1288
	.driver		= {
1289
		.name	= "omap_i2c",
1290
		.owner	= THIS_MODULE,
1291
		.pm	= OMAP_I2C_PM_OPS,
1292
		.of_match_table = of_match_ptr(omap_i2c_of_match),
1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
	},
};

/* I2C may be needed to bring up other drivers */
static int __init
omap_i2c_init_driver(void)
{
	return platform_driver_register(&omap_i2c_driver);
}
subsys_initcall(omap_i2c_init_driver);

static void __exit omap_i2c_exit_driver(void)
{
	platform_driver_unregister(&omap_i2c_driver);
}
module_exit(omap_i2c_exit_driver);

MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
MODULE_LICENSE("GPL");
1313
MODULE_ALIAS("platform:omap_i2c");