intel_irq_remapping.c 26.7 KB
Newer Older
Y
Yinghai Lu 已提交
1
#include <linux/interrupt.h>
2
#include <linux/dmar.h>
3
#include <linux/spinlock.h>
4
#include <linux/slab.h>
5
#include <linux/jiffies.h>
6
#include <linux/hpet.h>
7
#include <linux/pci.h>
8
#include <linux/irq.h>
9 10
#include <linux/intel-iommu.h>
#include <linux/acpi.h>
11
#include <asm/io_apic.h>
Y
Yinghai Lu 已提交
12
#include <asm/smp.h>
13
#include <asm/cpu.h>
14
#include <asm/irq_remapping.h>
15
#include <asm/pci-direct.h>
16
#include <asm/msidef.h>
17

18
#include "irq_remapping.h"
19

20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
struct ioapic_scope {
	struct intel_iommu *iommu;
	unsigned int id;
	unsigned int bus;	/* PCI bus number */
	unsigned int devfn;	/* PCI devfn number */
};

struct hpet_scope {
	struct intel_iommu *iommu;
	u8 id;
	unsigned int bus;
	unsigned int devfn;
};

#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
35
#define IRTE_DEST(dest) ((x2apic_mode) ? dest : dest << 8)
36

37
static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
38 39
static struct hpet_scope ir_hpet[MAX_HPET_TBS];
static int ir_ioapic_num, ir_hpet_num;
40

41 42 43 44 45 46 47 48 49 50 51
/*
 * Lock ordering:
 * ->dmar_global_lock
 *	->irq_2_ir_lock
 *		->qi->q_lock
 *	->iommu->register_lock
 * Note:
 * intel_irq_remap_ops.{supported,prepare,enable,disable,reenable} are called
 * in single-threaded environment with interrupt disabled, so no need to tabke
 * the dmar_global_lock.
 */
52
static DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
53

54 55
static int __init parse_ioapics_under_ir(void);

56 57
static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
{
58
	struct irq_cfg *cfg = irq_get_chip_data(irq);
59
	return cfg ? &cfg->irq_2_iommu : NULL;
60 61
}

62
static int get_irte(int irq, struct irte *entry)
63
{
64
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
65
	unsigned long flags;
66
	int index;
67

68
	if (!entry || !irq_iommu)
69 70
		return -1;

71
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
72

73 74
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
	*entry = *(irq_iommu->iommu->ir_table->base + index);
75

76
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
77 78 79
	return 0;
}

80
static int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
81 82
{
	struct ir_table *table = iommu->ir_table;
83
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
84
	struct irq_cfg *cfg = irq_get_chip_data(irq);
85
	unsigned int mask = 0;
86
	unsigned long flags;
87
	int index;
88

89
	if (!count || !irq_iommu)
90 91
		return -1;

92 93 94 95 96 97 98 99 100 101 102 103 104
	if (count > 1) {
		count = __roundup_pow_of_two(count);
		mask = ilog2(count);
	}

	if (mask > ecap_max_handle_mask(iommu->ecap)) {
		printk(KERN_ERR
		       "Requested mask %x exceeds the max invalidation handle"
		       " mask value %Lx\n", mask,
		       ecap_max_handle_mask(iommu->ecap));
		return -1;
	}

105
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
106 107 108 109 110 111 112 113 114 115 116
	index = bitmap_find_free_region(table->bitmap,
					INTR_REMAP_TABLE_ENTRIES, mask);
	if (index < 0) {
		pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
	} else {
		cfg->remapped = 1;
		irq_iommu->iommu = iommu;
		irq_iommu->irte_index =  index;
		irq_iommu->sub_handle = 0;
		irq_iommu->irte_mask = mask;
	}
117
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
118 119 120 121

	return index;
}

122
static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
123 124 125 126 127 128 129
{
	struct qi_desc desc;

	desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
		   | QI_IEC_SELECTIVE;
	desc.high = 0;

130
	return qi_submit_sync(&desc, iommu);
131 132
}

133
static int map_irq_to_irte_handle(int irq, u16 *sub_handle)
134
{
135
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
136
	unsigned long flags;
137
	int index;
138

139
	if (!irq_iommu)
140 141
		return -1;

142
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
143 144
	*sub_handle = irq_iommu->sub_handle;
	index = irq_iommu->irte_index;
145
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
146 147 148
	return index;
}

149
static int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
150
{
151
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
152
	struct irq_cfg *cfg = irq_get_chip_data(irq);
153
	unsigned long flags;
154

155
	if (!irq_iommu)
156
		return -1;
157

158
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
159

160
	cfg->remapped = 1;
161 162 163 164
	irq_iommu->iommu = iommu;
	irq_iommu->irte_index = index;
	irq_iommu->sub_handle = subhandle;
	irq_iommu->irte_mask = 0;
165

166
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
167 168 169 170

	return 0;
}

171
static int modify_irte(int irq, struct irte *irte_modified)
172
{
173
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
174
	struct intel_iommu *iommu;
175
	unsigned long flags;
176 177
	struct irte *irte;
	int rc, index;
178

179
	if (!irq_iommu)
180
		return -1;
181

182
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
183

184
	iommu = irq_iommu->iommu;
185

186
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
187 188
	irte = &iommu->ir_table->base[index];

189 190
	set_64bit(&irte->low, irte_modified->low);
	set_64bit(&irte->high, irte_modified->high);
191 192
	__iommu_flush_cache(iommu, irte, sizeof(*irte));

193
	rc = qi_flush_iec(iommu, index, 0);
194
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
195 196

	return rc;
197 198
}

199
static struct intel_iommu *map_hpet_to_ir(u8 hpet_id)
200 201 202 203 204 205 206 207 208
{
	int i;

	for (i = 0; i < MAX_HPET_TBS; i++)
		if (ir_hpet[i].id == hpet_id)
			return ir_hpet[i].iommu;
	return NULL;
}

209
static struct intel_iommu *map_ioapic_to_ir(int apic)
210 211 212 213 214 215 216 217 218
{
	int i;

	for (i = 0; i < MAX_IO_APICS; i++)
		if (ir_ioapic[i].id == apic)
			return ir_ioapic[i].iommu;
	return NULL;
}

219
static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
220 221 222 223 224 225 226 227 228 229
{
	struct dmar_drhd_unit *drhd;

	drhd = dmar_find_matched_drhd_unit(dev);
	if (!drhd)
		return NULL;

	return drhd->iommu;
}

230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245
static int clear_entries(struct irq_2_iommu *irq_iommu)
{
	struct irte *start, *entry, *end;
	struct intel_iommu *iommu;
	int index;

	if (irq_iommu->sub_handle)
		return 0;

	iommu = irq_iommu->iommu;
	index = irq_iommu->irte_index + irq_iommu->sub_handle;

	start = iommu->ir_table->base + index;
	end = start + (1 << irq_iommu->irte_mask);

	for (entry = start; entry < end; entry++) {
246 247
		set_64bit(&entry->low, 0);
		set_64bit(&entry->high, 0);
248
	}
249 250
	bitmap_release_region(iommu->ir_table->bitmap, index,
			      irq_iommu->irte_mask);
251 252 253 254

	return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
}

255
static int free_irte(int irq)
256
{
257
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
258
	unsigned long flags;
259
	int rc;
260

261
	if (!irq_iommu)
262
		return -1;
263

264
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
265

266
	rc = clear_entries(irq_iommu);
267

268 269 270 271
	irq_iommu->iommu = NULL;
	irq_iommu->irte_index = 0;
	irq_iommu->sub_handle = 0;
	irq_iommu->irte_mask = 0;
272

273
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
274

275
	return rc;
276 277
}

278 279 280 281
/*
 * source validation type
 */
#define SVT_NO_VERIFY		0x0  /* no verification is required */
L
Lucas De Marchi 已提交
282
#define SVT_VERIFY_SID_SQ	0x1  /* verify using SID and SQ fields */
283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
#define SVT_VERIFY_BUS		0x2  /* verify bus of request-id */

/*
 * source-id qualifier
 */
#define SQ_ALL_16	0x0  /* verify all 16 bits of request-id */
#define SQ_13_IGNORE_1	0x1  /* verify most significant 13 bits, ignore
			      * the third least significant bit
			      */
#define SQ_13_IGNORE_2	0x2  /* verify most significant 13 bits, ignore
			      * the second and third least significant bits
			      */
#define SQ_13_IGNORE_3	0x3  /* verify most significant 13 bits, ignore
			      * the least three significant bits
			      */

/*
 * set SVT, SQ and SID fields of irte to verify
 * source ids of interrupt requests
 */
static void set_irte_sid(struct irte *irte, unsigned int svt,
			 unsigned int sq, unsigned int sid)
{
306 307
	if (disable_sourceid_checking)
		svt = SVT_NO_VERIFY;
308 309 310 311 312
	irte->svt = svt;
	irte->sq = sq;
	irte->sid = sid;
}

313
static int set_ioapic_sid(struct irte *irte, int apic)
314 315 316 317 318 319 320
{
	int i;
	u16 sid = 0;

	if (!irte)
		return -1;

321
	down_read(&dmar_global_lock);
322 323 324 325 326 327
	for (i = 0; i < MAX_IO_APICS; i++) {
		if (ir_ioapic[i].id == apic) {
			sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
			break;
		}
	}
328
	up_read(&dmar_global_lock);
329 330 331 332 333 334

	if (sid == 0) {
		pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic);
		return -1;
	}

335
	set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid);
336 337 338 339

	return 0;
}

340
static int set_hpet_sid(struct irte *irte, u8 id)
341 342 343 344 345 346 347
{
	int i;
	u16 sid = 0;

	if (!irte)
		return -1;

348
	down_read(&dmar_global_lock);
349 350 351 352 353 354
	for (i = 0; i < MAX_HPET_TBS; i++) {
		if (ir_hpet[i].id == id) {
			sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
			break;
		}
	}
355
	up_read(&dmar_global_lock);
356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371

	if (sid == 0) {
		pr_warning("Failed to set source-id of HPET block (%d)\n", id);
		return -1;
	}

	/*
	 * Should really use SQ_ALL_16. Some platforms are broken.
	 * While we figure out the right quirks for these broken platforms, use
	 * SQ_13_IGNORE_3 for now.
	 */
	set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);

	return 0;
}

372
static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
373 374 375 376 377 378 379
{
	struct pci_dev *bridge;

	if (!irte || !dev)
		return -1;

	/* PCIe device or Root Complex integrated PCI device */
380
	if (pci_is_pcie(dev) || !dev->bus->parent) {
381 382 383 384 385 386 387
		set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
			     (dev->bus->number << 8) | dev->devfn);
		return 0;
	}

	bridge = pci_find_upstream_pcie_bridge(dev);
	if (bridge) {
388
		if (pci_is_pcie(bridge))/* this is a PCIe-to-PCI/PCIX bridge */
389 390 391 392 393 394 395 396 397 398
			set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
				(bridge->bus->number << 8) | dev->bus->number);
		else /* this is a legacy PCI bridge */
			set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
				(bridge->bus->number << 8) | bridge->devfn);
	}

	return 0;
}

399
static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
400 401
{
	u64 addr;
402
	u32 sts;
403 404 405 406
	unsigned long flags;

	addr = virt_to_phys((void *)iommu->ir_table->base);

407
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
408 409 410 411 412

	dmar_writeq(iommu->reg + DMAR_IRTA_REG,
		    (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);

	/* Set interrupt-remapping table pointer */
413
	iommu->gcmd |= DMA_GCMD_SIRTP;
414
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
415 416 417

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRTPS), sts);
418
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
419 420 421 422 423 424 425

	/*
	 * global invalidation of interrupt entry cache before enabling
	 * interrupt-remapping.
	 */
	qi_global_iec(iommu);

426
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
427 428 429

	/* Enable interrupt-remapping */
	iommu->gcmd |= DMA_GCMD_IRE;
430
	iommu->gcmd &= ~DMA_GCMD_CFI;  /* Block compatibility-format MSIs */
431
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
432 433 434 435

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRES), sts);

436 437 438 439 440 441 442 443 444 445
	/*
	 * With CFI clear in the Global Command register, we should be
	 * protected from dangerous (i.e. compatibility) interrupts
	 * regardless of x2apic status.  Check just to be sure.
	 */
	if (sts & DMA_GSTS_CFIS)
		WARN(1, KERN_WARNING
			"Compatibility-format IRQs enabled despite intr remapping;\n"
			"you are vulnerable to IRQ injection.\n");

446
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
447 448 449
}


450
static int intel_setup_irq_remapping(struct intel_iommu *iommu, int mode)
451 452 453
{
	struct ir_table *ir_table;
	struct page *pages;
454
	unsigned long *bitmap;
455 456

	ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
457
					     GFP_ATOMIC);
458 459 460 461

	if (!iommu->ir_table)
		return -ENOMEM;

462 463
	pages = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO,
				 INTR_REMAP_PAGE_ORDER);
464 465

	if (!pages) {
466 467
		pr_err("IR%d: failed to allocate pages of order %d\n",
		       iommu->seq_id, INTR_REMAP_PAGE_ORDER);
468 469 470 471
		kfree(iommu->ir_table);
		return -ENOMEM;
	}

472 473 474 475 476 477 478 479 480
	bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES),
			 sizeof(long), GFP_ATOMIC);
	if (bitmap == NULL) {
		pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
		__free_pages(pages, INTR_REMAP_PAGE_ORDER);
		kfree(ir_table);
		return -ENOMEM;
	}

481
	ir_table->base = page_address(pages);
482
	ir_table->bitmap = bitmap;
483

484
	iommu_set_irq_remapping(iommu, mode);
485 486 487
	return 0;
}

488 489 490
/*
 * Disable Interrupt Remapping.
 */
491
static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
492 493 494 495 496 497 498
{
	unsigned long flags;
	u32 sts;

	if (!ecap_ir_support(iommu->ecap))
		return;

499 500 501 502 503 504
	/*
	 * global invalidation of interrupt entry cache before disabling
	 * interrupt-remapping.
	 */
	qi_global_iec(iommu);

505
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
506 507 508 509 510 511 512 513 514 515 516 517

	sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
	if (!(sts & DMA_GSTS_IRES))
		goto end;

	iommu->gcmd &= ~DMA_GCMD_IRE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, !(sts & DMA_GSTS_IRES), sts);

end:
518
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
519 520
}

521 522 523 524 525 526 527 528 529
static int __init dmar_x2apic_optout(void)
{
	struct acpi_table_dmar *dmar;
	dmar = (struct acpi_table_dmar *)dmar_tbl;
	if (!dmar || no_x2apic_optout)
		return 0;
	return dmar->flags & DMAR_X2APIC_OPT_OUT;
}

530
static int __init intel_irq_remapping_supported(void)
531 532
{
	struct dmar_drhd_unit *drhd;
533
	struct intel_iommu *iommu;
534

535
	if (disable_irq_remap)
536
		return 0;
537
	if (irq_remap_broken) {
538 539 540 541 542 543 544
		printk(KERN_WARNING
			"This system BIOS has enabled interrupt remapping\n"
			"on a chipset that contains an erratum making that\n"
			"feature unstable.  To maintain system stability\n"
			"interrupt remapping is being disabled.  Please\n"
			"contact your BIOS vendor for an update\n");
		add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
545 546 547
		disable_irq_remap = 1;
		return 0;
	}
548

549 550 551
	if (!dmar_ir_support())
		return 0;

552
	for_each_iommu(iommu, drhd)
553 554 555 556 557 558
		if (!ecap_ir_support(iommu->ecap))
			return 0;

	return 1;
}

559
static int __init intel_enable_irq_remapping(void)
560 561
{
	struct dmar_drhd_unit *drhd;
562
	struct intel_iommu *iommu;
563
	bool x2apic_present;
564
	int setup = 0;
565
	int eim = 0;
566

567 568
	x2apic_present = x2apic_supported();

569 570
	if (parse_ioapics_under_ir() != 1) {
		printk(KERN_INFO "Not enable interrupt remapping\n");
571
		goto error;
572 573
	}

574
	if (x2apic_present) {
575 576
		pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");

577
		eim = !dmar_x2apic_optout();
578 579 580 581 582
		if (!eim)
			printk(KERN_WARNING
				"Your BIOS is broken and requested that x2apic be disabled.\n"
				"This will slightly decrease performance.\n"
				"Use 'intremap=no_x2apic_optout' to override BIOS request.\n");
583 584
	}

585
	for_each_iommu(iommu, drhd) {
586 587 588 589 590 591 592
		/*
		 * If the queued invalidation is already initialized,
		 * shouldn't disable it.
		 */
		if (iommu->qi)
			continue;

593 594 595 596 597 598 599 600 601
		/*
		 * Clear previous faults.
		 */
		dmar_fault(-1, iommu);

		/*
		 * Disable intr remapping and queued invalidation, if already
		 * enabled prior to OS handover.
		 */
602
		iommu_disable_irq_remapping(iommu);
603 604 605 606

		dmar_disable_qi(iommu);
	}

607 608 609
	/*
	 * check for the Interrupt-remapping support
	 */
610
	for_each_iommu(iommu, drhd) {
611 612 613 614 615 616
		if (!ecap_ir_support(iommu->ecap))
			continue;

		if (eim && !ecap_eim_support(iommu->ecap)) {
			printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
			       " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
617
			goto error;
618 619 620 621 622 623
		}
	}

	/*
	 * Enable queued invalidation for all the DRHD's.
	 */
624 625
	for_each_iommu(iommu, drhd) {
		int ret = dmar_enable_qi(iommu);
626 627 628 629 630

		if (ret) {
			printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
			       " invalidation, ecap %Lx, ret %d\n",
			       drhd->reg_base_addr, iommu->ecap, ret);
631
			goto error;
632 633 634 635 636 637
		}
	}

	/*
	 * Setup Interrupt-remapping for all the DRHD's now.
	 */
638
	for_each_iommu(iommu, drhd) {
639 640 641
		if (!ecap_ir_support(iommu->ecap))
			continue;

642
		if (intel_setup_irq_remapping(iommu, eim))
643 644 645 646 647 648 649 650
			goto error;

		setup = 1;
	}

	if (!setup)
		goto error;

651
	irq_remapping_enabled = 1;
652 653 654 655 656 657 658 659

	/*
	 * VT-d has a different layout for IO-APIC entries when
	 * interrupt remapping is enabled. So it needs a special routine
	 * to print IO-APIC entries for debugging purposes too.
	 */
	x86_io_apic_ops.print_entries = intel_ir_io_apic_print_entries;

660
	pr_info("Enabled IRQ remapping in %s mode\n", eim ? "x2apic" : "xapic");
661

662
	return eim ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
663 664 665 666 667

error:
	/*
	 * handle error condition gracefully here!
	 */
668 669

	if (x2apic_present)
670
		pr_warn("Failed to enable irq remapping.  You are vulnerable to irq-injection attacks.\n");
671

672 673
	return -1;
}
674

675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691
static void ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
				      struct intel_iommu *iommu)
{
	struct acpi_dmar_pci_path *path;
	u8 bus;
	int count;

	bus = scope->bus;
	path = (struct acpi_dmar_pci_path *)(scope + 1);
	count = (scope->length - sizeof(struct acpi_dmar_device_scope))
		/ sizeof(struct acpi_dmar_pci_path);

	while (--count > 0) {
		/*
		 * Access PCI directly due to the PCI
		 * subsystem isn't initialized yet.
		 */
L
Lv Zheng 已提交
692
		bus = read_pci_config_byte(bus, path->device, path->function,
693 694 695 696
					   PCI_SECONDARY_BUS);
		path++;
	}
	ir_hpet[ir_hpet_num].bus   = bus;
L
Lv Zheng 已提交
697
	ir_hpet[ir_hpet_num].devfn = PCI_DEVFN(path->device, path->function);
698 699 700 701 702
	ir_hpet[ir_hpet_num].iommu = iommu;
	ir_hpet[ir_hpet_num].id    = scope->enumeration_id;
	ir_hpet_num++;
}

703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719
static void ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
				      struct intel_iommu *iommu)
{
	struct acpi_dmar_pci_path *path;
	u8 bus;
	int count;

	bus = scope->bus;
	path = (struct acpi_dmar_pci_path *)(scope + 1);
	count = (scope->length - sizeof(struct acpi_dmar_device_scope))
		/ sizeof(struct acpi_dmar_pci_path);

	while (--count > 0) {
		/*
		 * Access PCI directly due to the PCI
		 * subsystem isn't initialized yet.
		 */
L
Lv Zheng 已提交
720
		bus = read_pci_config_byte(bus, path->device, path->function,
721 722 723 724 725
					   PCI_SECONDARY_BUS);
		path++;
	}

	ir_ioapic[ir_ioapic_num].bus   = bus;
L
Lv Zheng 已提交
726
	ir_ioapic[ir_ioapic_num].devfn = PCI_DEVFN(path->device, path->function);
727 728 729 730 731
	ir_ioapic[ir_ioapic_num].iommu = iommu;
	ir_ioapic[ir_ioapic_num].id    = scope->enumeration_id;
	ir_ioapic_num++;
}

732 733
static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
				      struct intel_iommu *iommu)
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751
{
	struct acpi_dmar_hardware_unit *drhd;
	struct acpi_dmar_device_scope *scope;
	void *start, *end;

	drhd = (struct acpi_dmar_hardware_unit *)header;

	start = (void *)(drhd + 1);
	end = ((void *)drhd) + header->length;

	while (start < end) {
		scope = start;
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
			if (ir_ioapic_num == MAX_IO_APICS) {
				printk(KERN_WARNING "Exceeded Max IO APICS\n");
				return -1;
			}

Y
Yinghai Lu 已提交
752 753 754
			printk(KERN_INFO "IOAPIC id %d under DRHD base "
			       " 0x%Lx IOMMU %d\n", scope->enumeration_id,
			       drhd->address, iommu->seq_id);
755

756
			ir_parse_one_ioapic_scope(scope, iommu);
757 758 759 760 761 762 763 764 765 766 767
		} else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) {
			if (ir_hpet_num == MAX_HPET_TBS) {
				printk(KERN_WARNING "Exceeded Max HPET blocks\n");
				return -1;
			}

			printk(KERN_INFO "HPET id %d under DRHD base"
			       " 0x%Lx\n", scope->enumeration_id,
			       drhd->address);

			ir_parse_one_hpet_scope(scope, iommu);
768 769 770 771 772 773 774 775 776 777 778
		}
		start += scope->length;
	}

	return 0;
}

/*
 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
 * hardware unit.
 */
779
static int __init parse_ioapics_under_ir(void)
780 781
{
	struct dmar_drhd_unit *drhd;
782
	struct intel_iommu *iommu;
783
	int ir_supported = 0;
784
	int ioapic_idx;
785

786
	for_each_iommu(iommu, drhd)
787
		if (ecap_ir_support(iommu->ecap)) {
788
			if (ir_parse_ioapic_hpet_scope(drhd->hdr, iommu))
789 790 791 792 793
				return -1;

			ir_supported = 1;
		}

794 795 796 797 798 799 800 801 802 803 804
	if (!ir_supported)
		return 0;

	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
		int ioapic_id = mpc_ioapic_id(ioapic_idx);
		if (!map_ioapic_to_ir(ioapic_id)) {
			pr_err(FW_BUG "ioapic %d has no mapping iommu, "
			       "interrupt remapping will be disabled\n",
			       ioapic_id);
			return -1;
		}
805 806
	}

807
	return 1;
808
}
809

810
static int __init ir_dev_scope_init(void)
811
{
812 813
	int ret;

814
	if (!irq_remapping_enabled)
815 816
		return 0;

817 818 819 820 821
	down_write(&dmar_global_lock);
	ret = dmar_dev_scope_init();
	up_write(&dmar_global_lock);

	return ret;
822 823 824
}
rootfs_initcall(ir_dev_scope_init);

825
static void disable_irq_remapping(void)
826 827 828 829 830 831 832 833 834 835 836
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	/*
	 * Disable Interrupt-remapping for all the DRHD's now.
	 */
	for_each_iommu(iommu, drhd) {
		if (!ecap_ir_support(iommu->ecap))
			continue;

837
		iommu_disable_irq_remapping(iommu);
838 839 840
	}
}

841
static int reenable_irq_remapping(int eim)
842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
{
	struct dmar_drhd_unit *drhd;
	int setup = 0;
	struct intel_iommu *iommu = NULL;

	for_each_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

	/*
	 * Setup Interrupt-remapping for all the DRHD's now.
	 */
	for_each_iommu(iommu, drhd) {
		if (!ecap_ir_support(iommu->ecap))
			continue;

		/* Set up interrupt remapping for iommu.*/
859
		iommu_set_irq_remapping(iommu, eim);
860 861 862 863 864 865 866 867 868 869 870 871 872 873 874
		setup = 1;
	}

	if (!setup)
		goto error;

	return 0;

error:
	/*
	 * handle error condition gracefully here!
	 */
	return -1;
}

875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
static void prepare_irte(struct irte *irte, int vector,
			 unsigned int dest)
{
	memset(irte, 0, sizeof(*irte));

	irte->present = 1;
	irte->dst_mode = apic->irq_dest_mode;
	/*
	 * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
	 * actual level or edge trigger will be setup in the IO-APIC
	 * RTE. This will help simplify level triggered irq migration.
	 * For more details, see the comments (in io_apic.c) explainig IO-APIC
	 * irq migration in the presence of interrupt-remapping.
	*/
	irte->trigger_mode = 0;
	irte->dlvry_mode = apic->irq_delivery_mode;
	irte->vector = vector;
	irte->dest_id = IRTE_DEST(dest);
	irte->redir_hint = 1;
}

static int intel_setup_ioapic_entry(int irq,
				    struct IO_APIC_route_entry *route_entry,
				    unsigned int destination, int vector,
				    struct io_apic_irq_attr *attr)
{
	int ioapic_id = mpc_ioapic_id(attr->ioapic);
902
	struct intel_iommu *iommu;
903 904 905 906
	struct IR_IO_APIC_route_entry *entry;
	struct irte irte;
	int index;

907 908
	down_read(&dmar_global_lock);
	iommu = map_ioapic_to_ir(ioapic_id);
909 910
	if (!iommu) {
		pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
911 912 913 914 915 916 917 918
		index = -ENODEV;
	} else {
		index = alloc_irte(iommu, irq, 1);
		if (index < 0) {
			pr_warn("Failed to allocate IRTE for ioapic %d\n",
				ioapic_id);
			index = -ENOMEM;
		}
919
	}
920 921 922
	up_read(&dmar_global_lock);
	if (index < 0)
		return index;
923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940

	prepare_irte(&irte, vector, destination);

	/* Set source-id of interrupt request */
	set_ioapic_sid(&irte, ioapic_id);

	modify_irte(irq, &irte);

	apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
		"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
		"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
		"Avail:%X Vector:%02X Dest:%08X "
		"SID:%04X SQ:%X SVT:%X)\n",
		attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
		irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
		irte.avail, irte.vector, irte.dest_id,
		irte.sid, irte.sq, irte.svt);

941
	entry = (struct IR_IO_APIC_route_entry *)route_entry;
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
	memset(entry, 0, sizeof(*entry));

	entry->index2	= (index >> 15) & 0x1;
	entry->zero	= 0;
	entry->format	= 1;
	entry->index	= (index & 0x7fff);
	/*
	 * IO-APIC RTE will be configured with virtual vector.
	 * irq handler will do the explicit EOI to the io-apic.
	 */
	entry->vector	= attr->ioapic_pin;
	entry->mask	= 0;			/* enable IRQ */
	entry->trigger	= attr->trigger;
	entry->polarity	= attr->polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (attr->trigger)
		entry->mask = 1;

	return 0;
}

966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
 *
 * As the migration is a simple atomic update of IRTE, the same mechanism
 * is used to migrate MSI irq's in the presence of interrupt-remapping.
 */
static int
intel_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  bool force)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
	struct irte irte;
987
	int err;
988

989 990 991
	if (!config_enabled(CONFIG_SMP))
		return -EINVAL;

992 993 994 995 996 997
	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	if (get_irte(irq, &irte))
		return -EBUSY;

998 999 1000
	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;
1001

1002 1003
	err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
	if (err) {
1004
		if (assign_irq_vector(irq, cfg, data->affinity))
1005 1006 1007
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Atomically updates the IRTE with the new destination, vector
	 * and flushes the interrupt entry cache.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);

	cpumask_copy(data->affinity, mask);
	return 0;
}
1029

1030 1031 1032 1033 1034 1035
static void intel_compose_msi_msg(struct pci_dev *pdev,
				  unsigned int irq, unsigned int dest,
				  struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	struct irte irte;
1036
	u16 sub_handle = 0;
1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
	int ir_index;

	cfg = irq_get_chip_data(irq);

	ir_index = map_irq_to_irte_handle(irq, &sub_handle);
	BUG_ON(ir_index == -1);

	prepare_irte(&irte, cfg->vector, dest);

	/* Set source-id of interrupt request */
	if (pdev)
		set_msi_sid(&irte, pdev);
	else
		set_hpet_sid(&irte, hpet_id);

	modify_irte(irq, &irte);

	msg->address_hi = MSI_ADDR_BASE_HI;
	msg->data = sub_handle;
	msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
			  MSI_ADDR_IR_SHV |
			  MSI_ADDR_IR_INDEX1(ir_index) |
			  MSI_ADDR_IR_INDEX2(ir_index);
}

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int intel_msi_alloc_irq(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

1072
	down_read(&dmar_global_lock);
1073 1074 1075 1076
	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
1077 1078 1079 1080 1081 1082 1083 1084 1085
		index = -ENOENT;
	} else {
		index = alloc_irte(iommu, irq, nvec);
		if (index < 0) {
			printk(KERN_ERR
			       "Unable to allocate %d IRTE for PCI %s\n",
			       nvec, pci_name(dev));
			index = -ENOSPC;
		}
1086
	}
1087
	up_read(&dmar_global_lock);
1088 1089 1090 1091 1092 1093 1094 1095

	return index;
}

static int intel_msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
			       int index, int sub_handle)
{
	struct intel_iommu *iommu;
1096
	int ret = -ENOENT;
1097

1098
	down_read(&dmar_global_lock);
1099
	iommu = map_dev_to_ir(pdev);
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
	if (iommu) {
		/*
		 * setup the mapping between the irq and the IRTE
		 * base index, the sub_handle pointing to the
		 * appropriate interrupt remap table entry.
		 */
		set_irte_irq(irq, iommu, index, sub_handle);
		ret = 0;
	}
	up_read(&dmar_global_lock);
1110

1111
	return ret;
1112 1113 1114 1115
}

static int intel_setup_hpet_msi(unsigned int irq, unsigned int id)
{
1116 1117
	int ret = -1;
	struct intel_iommu *iommu;
1118 1119
	int index;

1120 1121 1122 1123 1124 1125 1126 1127
	down_read(&dmar_global_lock);
	iommu = map_hpet_to_ir(id);
	if (iommu) {
		index = alloc_irte(iommu, irq, 1);
		if (index >= 0)
			ret = 0;
	}
	up_read(&dmar_global_lock);
1128

1129
	return ret;
1130 1131
}

1132
struct irq_remap_ops intel_irq_remap_ops = {
1133 1134 1135 1136 1137
	.supported		= intel_irq_remapping_supported,
	.prepare		= dmar_table_init,
	.enable			= intel_enable_irq_remapping,
	.disable		= disable_irq_remapping,
	.reenable		= reenable_irq_remapping,
1138
	.enable_faulting	= enable_drhd_fault_handling,
1139
	.setup_ioapic_entry	= intel_setup_ioapic_entry,
1140
	.set_affinity		= intel_ioapic_set_affinity,
1141
	.free_irq		= free_irte,
1142 1143 1144 1145
	.compose_msi_msg	= intel_compose_msi_msg,
	.msi_alloc_irq		= intel_msi_alloc_irq,
	.msi_setup_irq		= intel_msi_setup_irq,
	.setup_hpet_msi		= intel_setup_hpet_msi,
1146
};