intel_irq_remapping.c 25.8 KB
Newer Older
Y
Yinghai Lu 已提交
1
#include <linux/interrupt.h>
2
#include <linux/dmar.h>
3
#include <linux/spinlock.h>
4
#include <linux/slab.h>
5
#include <linux/jiffies.h>
6
#include <linux/hpet.h>
7
#include <linux/pci.h>
8
#include <linux/irq.h>
9 10
#include <linux/intel-iommu.h>
#include <linux/acpi.h>
11
#include <asm/io_apic.h>
Y
Yinghai Lu 已提交
12
#include <asm/smp.h>
13
#include <asm/cpu.h>
14
#include <asm/irq_remapping.h>
15
#include <asm/pci-direct.h>
16
#include <asm/msidef.h>
17

18
#include "irq_remapping.h"
19

20 21 22 23 24 25 26 27 28 29 30 31 32 33 34
struct ioapic_scope {
	struct intel_iommu *iommu;
	unsigned int id;
	unsigned int bus;	/* PCI bus number */
	unsigned int devfn;	/* PCI devfn number */
};

struct hpet_scope {
	struct intel_iommu *iommu;
	u8 id;
	unsigned int bus;
	unsigned int devfn;
};

#define IR_X2APIC_MODE(mode) (mode ? (1 << 11) : 0)
35
#define IRTE_DEST(dest) ((x2apic_mode) ? dest : dest << 8)
36

37
static struct ioapic_scope ir_ioapic[MAX_IO_APICS];
38 39
static struct hpet_scope ir_hpet[MAX_HPET_TBS];
static int ir_ioapic_num, ir_hpet_num;
40

41
static DEFINE_RAW_SPINLOCK(irq_2_ir_lock);
42

43 44
static int __init parse_ioapics_under_ir(void);

45 46
static struct irq_2_iommu *irq_2_iommu(unsigned int irq)
{
47
	struct irq_cfg *cfg = irq_get_chip_data(irq);
48
	return cfg ? &cfg->irq_2_iommu : NULL;
49 50
}

51
static int get_irte(int irq, struct irte *entry)
52
{
53
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
54
	unsigned long flags;
55
	int index;
56

57
	if (!entry || !irq_iommu)
58 59
		return -1;

60
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
61

62 63
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
	*entry = *(irq_iommu->iommu->ir_table->base + index);
64

65
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
66 67 68
	return 0;
}

69
static int alloc_irte(struct intel_iommu *iommu, int irq, u16 count)
70 71
{
	struct ir_table *table = iommu->ir_table;
72
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
73
	struct irq_cfg *cfg = irq_get_chip_data(irq);
74
	unsigned int mask = 0;
75
	unsigned long flags;
76
	int index;
77

78
	if (!count || !irq_iommu)
79 80
		return -1;

81 82 83 84 85 86 87 88 89 90 91 92 93
	if (count > 1) {
		count = __roundup_pow_of_two(count);
		mask = ilog2(count);
	}

	if (mask > ecap_max_handle_mask(iommu->ecap)) {
		printk(KERN_ERR
		       "Requested mask %x exceeds the max invalidation handle"
		       " mask value %Lx\n", mask,
		       ecap_max_handle_mask(iommu->ecap));
		return -1;
	}

94
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
95 96 97 98 99 100 101 102 103 104 105
	index = bitmap_find_free_region(table->bitmap,
					INTR_REMAP_TABLE_ENTRIES, mask);
	if (index < 0) {
		pr_warn("IR%d: can't allocate an IRTE\n", iommu->seq_id);
	} else {
		cfg->remapped = 1;
		irq_iommu->iommu = iommu;
		irq_iommu->irte_index =  index;
		irq_iommu->sub_handle = 0;
		irq_iommu->irte_mask = mask;
	}
106
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
107 108 109 110

	return index;
}

111
static int qi_flush_iec(struct intel_iommu *iommu, int index, int mask)
112 113 114 115 116 117 118
{
	struct qi_desc desc;

	desc.low = QI_IEC_IIDEX(index) | QI_IEC_TYPE | QI_IEC_IM(mask)
		   | QI_IEC_SELECTIVE;
	desc.high = 0;

119
	return qi_submit_sync(&desc, iommu);
120 121
}

122
static int map_irq_to_irte_handle(int irq, u16 *sub_handle)
123
{
124
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
125
	unsigned long flags;
126
	int index;
127

128
	if (!irq_iommu)
129 130
		return -1;

131
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
132 133
	*sub_handle = irq_iommu->sub_handle;
	index = irq_iommu->irte_index;
134
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
135 136 137
	return index;
}

138
static int set_irte_irq(int irq, struct intel_iommu *iommu, u16 index, u16 subhandle)
139
{
140
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
141
	struct irq_cfg *cfg = irq_get_chip_data(irq);
142
	unsigned long flags;
143

144
	if (!irq_iommu)
145
		return -1;
146

147
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
148

149
	cfg->remapped = 1;
150 151 152 153
	irq_iommu->iommu = iommu;
	irq_iommu->irte_index = index;
	irq_iommu->sub_handle = subhandle;
	irq_iommu->irte_mask = 0;
154

155
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
156 157 158 159

	return 0;
}

160
static int modify_irte(int irq, struct irte *irte_modified)
161
{
162
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
163
	struct intel_iommu *iommu;
164
	unsigned long flags;
165 166
	struct irte *irte;
	int rc, index;
167

168
	if (!irq_iommu)
169
		return -1;
170

171
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
172

173
	iommu = irq_iommu->iommu;
174

175
	index = irq_iommu->irte_index + irq_iommu->sub_handle;
176 177
	irte = &iommu->ir_table->base[index];

178 179
	set_64bit(&irte->low, irte_modified->low);
	set_64bit(&irte->high, irte_modified->high);
180 181
	__iommu_flush_cache(iommu, irte, sizeof(*irte));

182
	rc = qi_flush_iec(iommu, index, 0);
183
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
184 185

	return rc;
186 187
}

188
static struct intel_iommu *map_hpet_to_ir(u8 hpet_id)
189 190 191 192 193 194 195 196 197
{
	int i;

	for (i = 0; i < MAX_HPET_TBS; i++)
		if (ir_hpet[i].id == hpet_id)
			return ir_hpet[i].iommu;
	return NULL;
}

198
static struct intel_iommu *map_ioapic_to_ir(int apic)
199 200 201 202 203 204 205 206 207
{
	int i;

	for (i = 0; i < MAX_IO_APICS; i++)
		if (ir_ioapic[i].id == apic)
			return ir_ioapic[i].iommu;
	return NULL;
}

208
static struct intel_iommu *map_dev_to_ir(struct pci_dev *dev)
209 210 211 212 213 214 215 216 217 218
{
	struct dmar_drhd_unit *drhd;

	drhd = dmar_find_matched_drhd_unit(dev);
	if (!drhd)
		return NULL;

	return drhd->iommu;
}

219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
static int clear_entries(struct irq_2_iommu *irq_iommu)
{
	struct irte *start, *entry, *end;
	struct intel_iommu *iommu;
	int index;

	if (irq_iommu->sub_handle)
		return 0;

	iommu = irq_iommu->iommu;
	index = irq_iommu->irte_index + irq_iommu->sub_handle;

	start = iommu->ir_table->base + index;
	end = start + (1 << irq_iommu->irte_mask);

	for (entry = start; entry < end; entry++) {
235 236
		set_64bit(&entry->low, 0);
		set_64bit(&entry->high, 0);
237
	}
238 239
	bitmap_release_region(iommu->ir_table->bitmap, index,
			      irq_iommu->irte_mask);
240 241 242 243

	return qi_flush_iec(iommu, index, irq_iommu->irte_mask);
}

244
static int free_irte(int irq)
245
{
246
	struct irq_2_iommu *irq_iommu = irq_2_iommu(irq);
247
	unsigned long flags;
248
	int rc;
249

250
	if (!irq_iommu)
251
		return -1;
252

253
	raw_spin_lock_irqsave(&irq_2_ir_lock, flags);
254

255
	rc = clear_entries(irq_iommu);
256

257 258 259 260
	irq_iommu->iommu = NULL;
	irq_iommu->irte_index = 0;
	irq_iommu->sub_handle = 0;
	irq_iommu->irte_mask = 0;
261

262
	raw_spin_unlock_irqrestore(&irq_2_ir_lock, flags);
263

264
	return rc;
265 266
}

267 268 269 270
/*
 * source validation type
 */
#define SVT_NO_VERIFY		0x0  /* no verification is required */
L
Lucas De Marchi 已提交
271
#define SVT_VERIFY_SID_SQ	0x1  /* verify using SID and SQ fields */
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
#define SVT_VERIFY_BUS		0x2  /* verify bus of request-id */

/*
 * source-id qualifier
 */
#define SQ_ALL_16	0x0  /* verify all 16 bits of request-id */
#define SQ_13_IGNORE_1	0x1  /* verify most significant 13 bits, ignore
			      * the third least significant bit
			      */
#define SQ_13_IGNORE_2	0x2  /* verify most significant 13 bits, ignore
			      * the second and third least significant bits
			      */
#define SQ_13_IGNORE_3	0x3  /* verify most significant 13 bits, ignore
			      * the least three significant bits
			      */

/*
 * set SVT, SQ and SID fields of irte to verify
 * source ids of interrupt requests
 */
static void set_irte_sid(struct irte *irte, unsigned int svt,
			 unsigned int sq, unsigned int sid)
{
295 296
	if (disable_sourceid_checking)
		svt = SVT_NO_VERIFY;
297 298 299 300 301
	irte->svt = svt;
	irte->sq = sq;
	irte->sid = sid;
}

302
static int set_ioapic_sid(struct irte *irte, int apic)
303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321
{
	int i;
	u16 sid = 0;

	if (!irte)
		return -1;

	for (i = 0; i < MAX_IO_APICS; i++) {
		if (ir_ioapic[i].id == apic) {
			sid = (ir_ioapic[i].bus << 8) | ir_ioapic[i].devfn;
			break;
		}
	}

	if (sid == 0) {
		pr_warning("Failed to set source-id of IOAPIC (%d)\n", apic);
		return -1;
	}

322
	set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16, sid);
323 324 325 326

	return 0;
}

327
static int set_hpet_sid(struct irte *irte, u8 id)
328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
{
	int i;
	u16 sid = 0;

	if (!irte)
		return -1;

	for (i = 0; i < MAX_HPET_TBS; i++) {
		if (ir_hpet[i].id == id) {
			sid = (ir_hpet[i].bus << 8) | ir_hpet[i].devfn;
			break;
		}
	}

	if (sid == 0) {
		pr_warning("Failed to set source-id of HPET block (%d)\n", id);
		return -1;
	}

	/*
	 * Should really use SQ_ALL_16. Some platforms are broken.
	 * While we figure out the right quirks for these broken platforms, use
	 * SQ_13_IGNORE_3 for now.
	 */
	set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_13_IGNORE_3, sid);

	return 0;
}

357
static int set_msi_sid(struct irte *irte, struct pci_dev *dev)
358 359 360 361 362 363 364
{
	struct pci_dev *bridge;

	if (!irte || !dev)
		return -1;

	/* PCIe device or Root Complex integrated PCI device */
365
	if (pci_is_pcie(dev) || !dev->bus->parent) {
366 367 368 369 370 371 372
		set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
			     (dev->bus->number << 8) | dev->devfn);
		return 0;
	}

	bridge = pci_find_upstream_pcie_bridge(dev);
	if (bridge) {
373
		if (pci_is_pcie(bridge))/* this is a PCIe-to-PCI/PCIX bridge */
374 375 376 377 378 379 380 381 382 383
			set_irte_sid(irte, SVT_VERIFY_BUS, SQ_ALL_16,
				(bridge->bus->number << 8) | dev->bus->number);
		else /* this is a legacy PCI bridge */
			set_irte_sid(irte, SVT_VERIFY_SID_SQ, SQ_ALL_16,
				(bridge->bus->number << 8) | bridge->devfn);
	}

	return 0;
}

384
static void iommu_set_irq_remapping(struct intel_iommu *iommu, int mode)
385 386
{
	u64 addr;
387
	u32 sts;
388 389 390 391
	unsigned long flags;

	addr = virt_to_phys((void *)iommu->ir_table->base);

392
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
393 394 395 396 397

	dmar_writeq(iommu->reg + DMAR_IRTA_REG,
		    (addr) | IR_X2APIC_MODE(mode) | INTR_REMAP_TABLE_REG_SIZE);

	/* Set interrupt-remapping table pointer */
398
	iommu->gcmd |= DMA_GCMD_SIRTP;
399
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
400 401 402

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRTPS), sts);
403
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
404 405 406 407 408 409 410

	/*
	 * global invalidation of interrupt entry cache before enabling
	 * interrupt-remapping.
	 */
	qi_global_iec(iommu);

411
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
412 413 414

	/* Enable interrupt-remapping */
	iommu->gcmd |= DMA_GCMD_IRE;
415
	iommu->gcmd &= ~DMA_GCMD_CFI;  /* Block compatibility-format MSIs */
416
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
417 418 419 420

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, (sts & DMA_GSTS_IRES), sts);

421 422 423 424 425 426 427 428 429 430
	/*
	 * With CFI clear in the Global Command register, we should be
	 * protected from dangerous (i.e. compatibility) interrupts
	 * regardless of x2apic status.  Check just to be sure.
	 */
	if (sts & DMA_GSTS_CFIS)
		WARN(1, KERN_WARNING
			"Compatibility-format IRQs enabled despite intr remapping;\n"
			"you are vulnerable to IRQ injection.\n");

431
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
432 433 434
}


435
static int intel_setup_irq_remapping(struct intel_iommu *iommu, int mode)
436 437 438
{
	struct ir_table *ir_table;
	struct page *pages;
439
	unsigned long *bitmap;
440 441

	ir_table = iommu->ir_table = kzalloc(sizeof(struct ir_table),
442
					     GFP_ATOMIC);
443 444 445 446

	if (!iommu->ir_table)
		return -ENOMEM;

447 448
	pages = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO,
				 INTR_REMAP_PAGE_ORDER);
449 450

	if (!pages) {
451 452
		pr_err("IR%d: failed to allocate pages of order %d\n",
		       iommu->seq_id, INTR_REMAP_PAGE_ORDER);
453 454 455 456
		kfree(iommu->ir_table);
		return -ENOMEM;
	}

457 458 459 460 461 462 463 464 465
	bitmap = kcalloc(BITS_TO_LONGS(INTR_REMAP_TABLE_ENTRIES),
			 sizeof(long), GFP_ATOMIC);
	if (bitmap == NULL) {
		pr_err("IR%d: failed to allocate bitmap\n", iommu->seq_id);
		__free_pages(pages, INTR_REMAP_PAGE_ORDER);
		kfree(ir_table);
		return -ENOMEM;
	}

466
	ir_table->base = page_address(pages);
467
	ir_table->bitmap = bitmap;
468

469
	iommu_set_irq_remapping(iommu, mode);
470 471 472
	return 0;
}

473 474 475
/*
 * Disable Interrupt Remapping.
 */
476
static void iommu_disable_irq_remapping(struct intel_iommu *iommu)
477 478 479 480 481 482 483
{
	unsigned long flags;
	u32 sts;

	if (!ecap_ir_support(iommu->ecap))
		return;

484 485 486 487 488 489
	/*
	 * global invalidation of interrupt entry cache before disabling
	 * interrupt-remapping.
	 */
	qi_global_iec(iommu);

490
	raw_spin_lock_irqsave(&iommu->register_lock, flags);
491 492 493 494 495 496 497 498 499 500 501 502

	sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
	if (!(sts & DMA_GSTS_IRES))
		goto end;

	iommu->gcmd &= ~DMA_GCMD_IRE;
	writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);

	IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
		      readl, !(sts & DMA_GSTS_IRES), sts);

end:
503
	raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
504 505
}

506 507 508 509 510 511 512 513 514
static int __init dmar_x2apic_optout(void)
{
	struct acpi_table_dmar *dmar;
	dmar = (struct acpi_table_dmar *)dmar_tbl;
	if (!dmar || no_x2apic_optout)
		return 0;
	return dmar->flags & DMAR_X2APIC_OPT_OUT;
}

515
static int __init intel_irq_remapping_supported(void)
516 517
{
	struct dmar_drhd_unit *drhd;
518
	struct intel_iommu *iommu;
519

520
	if (disable_irq_remap)
521
		return 0;
522
	if (irq_remap_broken) {
523 524 525 526 527 528 529
		printk(KERN_WARNING
			"This system BIOS has enabled interrupt remapping\n"
			"on a chipset that contains an erratum making that\n"
			"feature unstable.  To maintain system stability\n"
			"interrupt remapping is being disabled.  Please\n"
			"contact your BIOS vendor for an update\n");
		add_taint(TAINT_FIRMWARE_WORKAROUND, LOCKDEP_STILL_OK);
530 531 532
		disable_irq_remap = 1;
		return 0;
	}
533

534 535 536
	if (!dmar_ir_support())
		return 0;

537
	for_each_iommu(iommu, drhd)
538 539 540 541 542 543
		if (!ecap_ir_support(iommu->ecap))
			return 0;

	return 1;
}

544
static int __init intel_enable_irq_remapping(void)
545 546
{
	struct dmar_drhd_unit *drhd;
547
	struct intel_iommu *iommu;
548
	bool x2apic_present;
549
	int setup = 0;
550
	int eim = 0;
551

552 553
	x2apic_present = x2apic_supported();

554 555
	if (parse_ioapics_under_ir() != 1) {
		printk(KERN_INFO "Not enable interrupt remapping\n");
556
		goto error;
557 558
	}

559
	if (x2apic_present) {
560 561
		pr_info("Queued invalidation will be enabled to support x2apic and Intr-remapping.\n");

562
		eim = !dmar_x2apic_optout();
563 564 565 566 567
		if (!eim)
			printk(KERN_WARNING
				"Your BIOS is broken and requested that x2apic be disabled.\n"
				"This will slightly decrease performance.\n"
				"Use 'intremap=no_x2apic_optout' to override BIOS request.\n");
568 569
	}

570
	for_each_iommu(iommu, drhd) {
571 572 573 574 575 576 577
		/*
		 * If the queued invalidation is already initialized,
		 * shouldn't disable it.
		 */
		if (iommu->qi)
			continue;

578 579 580 581 582 583 584 585 586
		/*
		 * Clear previous faults.
		 */
		dmar_fault(-1, iommu);

		/*
		 * Disable intr remapping and queued invalidation, if already
		 * enabled prior to OS handover.
		 */
587
		iommu_disable_irq_remapping(iommu);
588 589 590 591

		dmar_disable_qi(iommu);
	}

592 593 594
	/*
	 * check for the Interrupt-remapping support
	 */
595
	for_each_iommu(iommu, drhd) {
596 597 598 599 600 601
		if (!ecap_ir_support(iommu->ecap))
			continue;

		if (eim && !ecap_eim_support(iommu->ecap)) {
			printk(KERN_INFO "DRHD %Lx: EIM not supported by DRHD, "
			       " ecap %Lx\n", drhd->reg_base_addr, iommu->ecap);
602
			goto error;
603 604 605 606 607 608
		}
	}

	/*
	 * Enable queued invalidation for all the DRHD's.
	 */
609 610
	for_each_iommu(iommu, drhd) {
		int ret = dmar_enable_qi(iommu);
611 612 613 614 615

		if (ret) {
			printk(KERN_ERR "DRHD %Lx: failed to enable queued, "
			       " invalidation, ecap %Lx, ret %d\n",
			       drhd->reg_base_addr, iommu->ecap, ret);
616
			goto error;
617 618 619 620 621 622
		}
	}

	/*
	 * Setup Interrupt-remapping for all the DRHD's now.
	 */
623
	for_each_iommu(iommu, drhd) {
624 625 626
		if (!ecap_ir_support(iommu->ecap))
			continue;

627
		if (intel_setup_irq_remapping(iommu, eim))
628 629 630 631 632 633 634 635
			goto error;

		setup = 1;
	}

	if (!setup)
		goto error;

636
	irq_remapping_enabled = 1;
637 638 639 640 641 642 643 644

	/*
	 * VT-d has a different layout for IO-APIC entries when
	 * interrupt remapping is enabled. So it needs a special routine
	 * to print IO-APIC entries for debugging purposes too.
	 */
	x86_io_apic_ops.print_entries = intel_ir_io_apic_print_entries;

645
	pr_info("Enabled IRQ remapping in %s mode\n", eim ? "x2apic" : "xapic");
646

647
	return eim ? IRQ_REMAP_X2APIC_MODE : IRQ_REMAP_XAPIC_MODE;
648 649 650 651 652

error:
	/*
	 * handle error condition gracefully here!
	 */
653 654

	if (x2apic_present)
655
		pr_warn("Failed to enable irq remapping.  You are vulnerable to irq-injection attacks.\n");
656

657 658
	return -1;
}
659

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676
static void ir_parse_one_hpet_scope(struct acpi_dmar_device_scope *scope,
				      struct intel_iommu *iommu)
{
	struct acpi_dmar_pci_path *path;
	u8 bus;
	int count;

	bus = scope->bus;
	path = (struct acpi_dmar_pci_path *)(scope + 1);
	count = (scope->length - sizeof(struct acpi_dmar_device_scope))
		/ sizeof(struct acpi_dmar_pci_path);

	while (--count > 0) {
		/*
		 * Access PCI directly due to the PCI
		 * subsystem isn't initialized yet.
		 */
L
Lv Zheng 已提交
677
		bus = read_pci_config_byte(bus, path->device, path->function,
678 679 680 681
					   PCI_SECONDARY_BUS);
		path++;
	}
	ir_hpet[ir_hpet_num].bus   = bus;
L
Lv Zheng 已提交
682
	ir_hpet[ir_hpet_num].devfn = PCI_DEVFN(path->device, path->function);
683 684 685 686 687
	ir_hpet[ir_hpet_num].iommu = iommu;
	ir_hpet[ir_hpet_num].id    = scope->enumeration_id;
	ir_hpet_num++;
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static void ir_parse_one_ioapic_scope(struct acpi_dmar_device_scope *scope,
				      struct intel_iommu *iommu)
{
	struct acpi_dmar_pci_path *path;
	u8 bus;
	int count;

	bus = scope->bus;
	path = (struct acpi_dmar_pci_path *)(scope + 1);
	count = (scope->length - sizeof(struct acpi_dmar_device_scope))
		/ sizeof(struct acpi_dmar_pci_path);

	while (--count > 0) {
		/*
		 * Access PCI directly due to the PCI
		 * subsystem isn't initialized yet.
		 */
L
Lv Zheng 已提交
705
		bus = read_pci_config_byte(bus, path->device, path->function,
706 707 708 709 710
					   PCI_SECONDARY_BUS);
		path++;
	}

	ir_ioapic[ir_ioapic_num].bus   = bus;
L
Lv Zheng 已提交
711
	ir_ioapic[ir_ioapic_num].devfn = PCI_DEVFN(path->device, path->function);
712 713 714 715 716
	ir_ioapic[ir_ioapic_num].iommu = iommu;
	ir_ioapic[ir_ioapic_num].id    = scope->enumeration_id;
	ir_ioapic_num++;
}

717 718
static int ir_parse_ioapic_hpet_scope(struct acpi_dmar_header *header,
				      struct intel_iommu *iommu)
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
{
	struct acpi_dmar_hardware_unit *drhd;
	struct acpi_dmar_device_scope *scope;
	void *start, *end;

	drhd = (struct acpi_dmar_hardware_unit *)header;

	start = (void *)(drhd + 1);
	end = ((void *)drhd) + header->length;

	while (start < end) {
		scope = start;
		if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_IOAPIC) {
			if (ir_ioapic_num == MAX_IO_APICS) {
				printk(KERN_WARNING "Exceeded Max IO APICS\n");
				return -1;
			}

Y
Yinghai Lu 已提交
737 738 739
			printk(KERN_INFO "IOAPIC id %d under DRHD base "
			       " 0x%Lx IOMMU %d\n", scope->enumeration_id,
			       drhd->address, iommu->seq_id);
740

741
			ir_parse_one_ioapic_scope(scope, iommu);
742 743 744 745 746 747 748 749 750 751 752
		} else if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_HPET) {
			if (ir_hpet_num == MAX_HPET_TBS) {
				printk(KERN_WARNING "Exceeded Max HPET blocks\n");
				return -1;
			}

			printk(KERN_INFO "HPET id %d under DRHD base"
			       " 0x%Lx\n", scope->enumeration_id,
			       drhd->address);

			ir_parse_one_hpet_scope(scope, iommu);
753 754 755 756 757 758 759 760 761 762 763
		}
		start += scope->length;
	}

	return 0;
}

/*
 * Finds the assocaition between IOAPIC's and its Interrupt-remapping
 * hardware unit.
 */
764
static int __init parse_ioapics_under_ir(void)
765 766
{
	struct dmar_drhd_unit *drhd;
767
	struct intel_iommu *iommu;
768
	int ir_supported = 0;
769
	int ioapic_idx;
770

771
	for_each_iommu(iommu, drhd)
772
		if (ecap_ir_support(iommu->ecap)) {
773
			if (ir_parse_ioapic_hpet_scope(drhd->hdr, iommu))
774 775 776 777 778
				return -1;

			ir_supported = 1;
		}

779 780 781 782 783 784 785 786 787 788 789
	if (!ir_supported)
		return 0;

	for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
		int ioapic_id = mpc_ioapic_id(ioapic_idx);
		if (!map_ioapic_to_ir(ioapic_id)) {
			pr_err(FW_BUG "ioapic %d has no mapping iommu, "
			       "interrupt remapping will be disabled\n",
			       ioapic_id);
			return -1;
		}
790 791
	}

792
	return 1;
793
}
794

795
static int __init ir_dev_scope_init(void)
796
{
797
	if (!irq_remapping_enabled)
798 799 800 801 802 803
		return 0;

	return dmar_dev_scope_init();
}
rootfs_initcall(ir_dev_scope_init);

804
static void disable_irq_remapping(void)
805 806 807 808 809 810 811 812 813 814 815
{
	struct dmar_drhd_unit *drhd;
	struct intel_iommu *iommu = NULL;

	/*
	 * Disable Interrupt-remapping for all the DRHD's now.
	 */
	for_each_iommu(iommu, drhd) {
		if (!ecap_ir_support(iommu->ecap))
			continue;

816
		iommu_disable_irq_remapping(iommu);
817 818 819
	}
}

820
static int reenable_irq_remapping(int eim)
821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837
{
	struct dmar_drhd_unit *drhd;
	int setup = 0;
	struct intel_iommu *iommu = NULL;

	for_each_iommu(iommu, drhd)
		if (iommu->qi)
			dmar_reenable_qi(iommu);

	/*
	 * Setup Interrupt-remapping for all the DRHD's now.
	 */
	for_each_iommu(iommu, drhd) {
		if (!ecap_ir_support(iommu->ecap))
			continue;

		/* Set up interrupt remapping for iommu.*/
838
		iommu_set_irq_remapping(iommu, eim);
839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
		setup = 1;
	}

	if (!setup)
		goto error;

	return 0;

error:
	/*
	 * handle error condition gracefully here!
	 */
	return -1;
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939
static void prepare_irte(struct irte *irte, int vector,
			 unsigned int dest)
{
	memset(irte, 0, sizeof(*irte));

	irte->present = 1;
	irte->dst_mode = apic->irq_dest_mode;
	/*
	 * Trigger mode in the IRTE will always be edge, and for IO-APIC, the
	 * actual level or edge trigger will be setup in the IO-APIC
	 * RTE. This will help simplify level triggered irq migration.
	 * For more details, see the comments (in io_apic.c) explainig IO-APIC
	 * irq migration in the presence of interrupt-remapping.
	*/
	irte->trigger_mode = 0;
	irte->dlvry_mode = apic->irq_delivery_mode;
	irte->vector = vector;
	irte->dest_id = IRTE_DEST(dest);
	irte->redir_hint = 1;
}

static int intel_setup_ioapic_entry(int irq,
				    struct IO_APIC_route_entry *route_entry,
				    unsigned int destination, int vector,
				    struct io_apic_irq_attr *attr)
{
	int ioapic_id = mpc_ioapic_id(attr->ioapic);
	struct intel_iommu *iommu = map_ioapic_to_ir(ioapic_id);
	struct IR_IO_APIC_route_entry *entry;
	struct irte irte;
	int index;

	if (!iommu) {
		pr_warn("No mapping iommu for ioapic %d\n", ioapic_id);
		return -ENODEV;
	}

	entry = (struct IR_IO_APIC_route_entry *)route_entry;

	index = alloc_irte(iommu, irq, 1);
	if (index < 0) {
		pr_warn("Failed to allocate IRTE for ioapic %d\n", ioapic_id);
		return -ENOMEM;
	}

	prepare_irte(&irte, vector, destination);

	/* Set source-id of interrupt request */
	set_ioapic_sid(&irte, ioapic_id);

	modify_irte(irq, &irte);

	apic_printk(APIC_VERBOSE, KERN_DEBUG "IOAPIC[%d]: "
		"Set IRTE entry (P:%d FPD:%d Dst_Mode:%d "
		"Redir_hint:%d Trig_Mode:%d Dlvry_Mode:%X "
		"Avail:%X Vector:%02X Dest:%08X "
		"SID:%04X SQ:%X SVT:%X)\n",
		attr->ioapic, irte.present, irte.fpd, irte.dst_mode,
		irte.redir_hint, irte.trigger_mode, irte.dlvry_mode,
		irte.avail, irte.vector, irte.dest_id,
		irte.sid, irte.sq, irte.svt);

	memset(entry, 0, sizeof(*entry));

	entry->index2	= (index >> 15) & 0x1;
	entry->zero	= 0;
	entry->format	= 1;
	entry->index	= (index & 0x7fff);
	/*
	 * IO-APIC RTE will be configured with virtual vector.
	 * irq handler will do the explicit EOI to the io-apic.
	 */
	entry->vector	= attr->ioapic_pin;
	entry->mask	= 0;			/* enable IRQ */
	entry->trigger	= attr->trigger;
	entry->polarity	= attr->polarity;

	/* Mask level triggered irqs.
	 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
	 */
	if (attr->trigger)
		entry->mask = 1;

	return 0;
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
/*
 * Migrate the IO-APIC irq in the presence of intr-remapping.
 *
 * For both level and edge triggered, irq migration is a simple atomic
 * update(of vector and cpu destination) of IRTE and flush the hardware cache.
 *
 * For level triggered, we eliminate the io-apic RTE modification (with the
 * updated vector information), by using a virtual vector (io-apic pin number).
 * Real vector that is used for interrupting cpu will be coming from
 * the interrupt-remapping table entry.
 *
 * As the migration is a simple atomic update of IRTE, the same mechanism
 * is used to migrate MSI irq's in the presence of interrupt-remapping.
 */
static int
intel_ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
			  bool force)
{
	struct irq_cfg *cfg = data->chip_data;
	unsigned int dest, irq = data->irq;
	struct irte irte;
961
	int err;
962

963 964 965
	if (!config_enabled(CONFIG_SMP))
		return -EINVAL;

966 967 968 969 970 971
	if (!cpumask_intersects(mask, cpu_online_mask))
		return -EINVAL;

	if (get_irte(irq, &irte))
		return -EBUSY;

972 973 974
	err = assign_irq_vector(irq, cfg, mask);
	if (err)
		return err;
975

976 977
	err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
	if (err) {
978
		if (assign_irq_vector(irq, cfg, data->affinity))
979 980 981
			pr_err("Failed to recover vector for irq %d\n", irq);
		return err;
	}
982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002

	irte.vector = cfg->vector;
	irte.dest_id = IRTE_DEST(dest);

	/*
	 * Atomically updates the IRTE with the new destination, vector
	 * and flushes the interrupt entry cache.
	 */
	modify_irte(irq, &irte);

	/*
	 * After this point, all the interrupts will start arriving
	 * at the new destination. So, time to cleanup the previous
	 * vector allocation.
	 */
	if (cfg->move_in_progress)
		send_cleanup_vector(cfg);

	cpumask_copy(data->affinity, mask);
	return 0;
}
1003

1004 1005 1006 1007 1008 1009
static void intel_compose_msi_msg(struct pci_dev *pdev,
				  unsigned int irq, unsigned int dest,
				  struct msi_msg *msg, u8 hpet_id)
{
	struct irq_cfg *cfg;
	struct irte irte;
1010
	u16 sub_handle = 0;
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095
	int ir_index;

	cfg = irq_get_chip_data(irq);

	ir_index = map_irq_to_irte_handle(irq, &sub_handle);
	BUG_ON(ir_index == -1);

	prepare_irte(&irte, cfg->vector, dest);

	/* Set source-id of interrupt request */
	if (pdev)
		set_msi_sid(&irte, pdev);
	else
		set_hpet_sid(&irte, hpet_id);

	modify_irte(irq, &irte);

	msg->address_hi = MSI_ADDR_BASE_HI;
	msg->data = sub_handle;
	msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
			  MSI_ADDR_IR_SHV |
			  MSI_ADDR_IR_INDEX1(ir_index) |
			  MSI_ADDR_IR_INDEX2(ir_index);
}

/*
 * Map the PCI dev to the corresponding remapping hardware unit
 * and allocate 'nvec' consecutive interrupt-remapping table entries
 * in it.
 */
static int intel_msi_alloc_irq(struct pci_dev *dev, int irq, int nvec)
{
	struct intel_iommu *iommu;
	int index;

	iommu = map_dev_to_ir(dev);
	if (!iommu) {
		printk(KERN_ERR
		       "Unable to map PCI %s to iommu\n", pci_name(dev));
		return -ENOENT;
	}

	index = alloc_irte(iommu, irq, nvec);
	if (index < 0) {
		printk(KERN_ERR
		       "Unable to allocate %d IRTE for PCI %s\n", nvec,
		       pci_name(dev));
		return -ENOSPC;
	}
	return index;
}

static int intel_msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
			       int index, int sub_handle)
{
	struct intel_iommu *iommu;

	iommu = map_dev_to_ir(pdev);
	if (!iommu)
		return -ENOENT;
	/*
	 * setup the mapping between the irq and the IRTE
	 * base index, the sub_handle pointing to the
	 * appropriate interrupt remap table entry.
	 */
	set_irte_irq(irq, iommu, index, sub_handle);

	return 0;
}

static int intel_setup_hpet_msi(unsigned int irq, unsigned int id)
{
	struct intel_iommu *iommu = map_hpet_to_ir(id);
	int index;

	if (!iommu)
		return -1;

	index = alloc_irte(iommu, irq, 1);
	if (index < 0)
		return -1;

	return 0;
}

1096
struct irq_remap_ops intel_irq_remap_ops = {
1097 1098 1099 1100 1101
	.supported		= intel_irq_remapping_supported,
	.prepare		= dmar_table_init,
	.enable			= intel_enable_irq_remapping,
	.disable		= disable_irq_remapping,
	.reenable		= reenable_irq_remapping,
1102
	.enable_faulting	= enable_drhd_fault_handling,
1103
	.setup_ioapic_entry	= intel_setup_ioapic_entry,
1104
	.set_affinity		= intel_ioapic_set_affinity,
1105
	.free_irq		= free_irte,
1106 1107 1108 1109
	.compose_msi_msg	= intel_compose_msi_msg,
	.msi_alloc_irq		= intel_msi_alloc_irq,
	.msi_setup_irq		= intel_msi_setup_irq,
	.setup_hpet_msi		= intel_setup_hpet_msi,
1110
};