intel_hdmi.c 37.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33 34 35
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
42
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
43 44
}

45 46 47
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
48
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
49 50 51
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
52
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
53

54
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
55 56 57
	     "HDMI port enabled, expecting disabled\n");
}

58
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
59
{
60 61 62
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
63 64
}

65 66
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
67
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
68 69
}

70
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
71
{
72 73
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
74
		return VIDEO_DIP_SELECT_AVI;
75
	case HDMI_INFOFRAME_TYPE_SPD:
76
		return VIDEO_DIP_SELECT_SPD;
77 78
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
79
	default:
80
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
81
		return 0;
82 83 84
	}
}

85
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
86
{
87 88
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
89
		return VIDEO_DIP_ENABLE_AVI;
90
	case HDMI_INFOFRAME_TYPE_SPD:
91
		return VIDEO_DIP_ENABLE_SPD;
92 93
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
94
	default:
95
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
96
		return 0;
97 98 99
	}
}

100
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
101
{
102 103
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
104
		return VIDEO_DIP_ENABLE_AVI_HSW;
105
	case HDMI_INFOFRAME_TYPE_SPD:
106
		return VIDEO_DIP_ENABLE_SPD_HSW;
107 108
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
109
	default:
110
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
111 112 113 114
		return 0;
	}
}

115
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
116
				  enum transcoder cpu_transcoder)
117
{
118 119
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
120
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
121
	case HDMI_INFOFRAME_TYPE_SPD:
122
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
123 124
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
125
	default:
126
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
127 128 129 130
		return 0;
	}
}

131
static void g4x_write_infoframe(struct drm_encoder *encoder,
132 133
				enum hdmi_infoframe_type type,
				const uint8_t *frame, ssize_t len)
134 135
{
	uint32_t *data = (uint32_t *)frame;
136 137
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
138
	u32 val = I915_READ(VIDEO_DIP_CTL);
139
	int i;
140

141 142
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

143
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
144
	val |= g4x_infoframe_index(type);
145

146
	val &= ~g4x_infoframe_enable(type);
147

148
	I915_WRITE(VIDEO_DIP_CTL, val);
149

150
	mmiowb();
151
	for (i = 0; i < len; i += 4) {
152 153 154
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
155 156 157
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
158
	mmiowb();
159

160
	val |= g4x_infoframe_enable(type);
161
	val &= ~VIDEO_DIP_FREQ_MASK;
162
	val |= VIDEO_DIP_FREQ_VSYNC;
163

164
	I915_WRITE(VIDEO_DIP_CTL, val);
165
	POSTING_READ(VIDEO_DIP_CTL);
166 167
}

168
static void ibx_write_infoframe(struct drm_encoder *encoder,
169 170
				enum hdmi_infoframe_type type,
				const uint8_t *frame, ssize_t len)
171 172 173 174
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
175
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
176
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
177 178
	u32 val = I915_READ(reg);

179 180
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

181
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
182
	val |= g4x_infoframe_index(type);
183

184
	val &= ~g4x_infoframe_enable(type);
185 186 187

	I915_WRITE(reg, val);

188
	mmiowb();
189 190 191 192
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
193 194 195
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
196
	mmiowb();
197

198
	val |= g4x_infoframe_enable(type);
199
	val &= ~VIDEO_DIP_FREQ_MASK;
200
	val |= VIDEO_DIP_FREQ_VSYNC;
201 202

	I915_WRITE(reg, val);
203
	POSTING_READ(reg);
204 205 206
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
207 208
				enum hdmi_infoframe_type type,
				const uint8_t *frame, ssize_t len)
209
{
210
	uint32_t *data = (uint32_t *)frame;
211 212
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
213
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
214
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
215
	u32 val = I915_READ(reg);
216

217 218
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

219
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
220
	val |= g4x_infoframe_index(type);
221

222 223
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
224 225
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
226

227
	I915_WRITE(reg, val);
228

229
	mmiowb();
230
	for (i = 0; i < len; i += 4) {
231 232 233
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
234 235 236
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
237
	mmiowb();
238

239
	val |= g4x_infoframe_enable(type);
240
	val &= ~VIDEO_DIP_FREQ_MASK;
241
	val |= VIDEO_DIP_FREQ_VSYNC;
242

243
	I915_WRITE(reg, val);
244
	POSTING_READ(reg);
245
}
246 247

static void vlv_write_infoframe(struct drm_encoder *encoder,
248 249
				enum hdmi_infoframe_type type,
				const uint8_t *frame, ssize_t len)
250 251 252 253
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
254
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
255
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
256
	u32 val = I915_READ(reg);
257

258 259
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

260
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
261
	val |= g4x_infoframe_index(type);
262

263
	val &= ~g4x_infoframe_enable(type);
264

265
	I915_WRITE(reg, val);
266

267
	mmiowb();
268 269 270 271
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
272 273 274
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
275
	mmiowb();
276

277
	val |= g4x_infoframe_enable(type);
278
	val &= ~VIDEO_DIP_FREQ_MASK;
279
	val |= VIDEO_DIP_FREQ_VSYNC;
280

281
	I915_WRITE(reg, val);
282
	POSTING_READ(reg);
283 284
}

285
static void hsw_write_infoframe(struct drm_encoder *encoder,
286 287
				enum hdmi_infoframe_type type,
				const uint8_t *frame, ssize_t len)
288
{
289 290 291 292
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
293
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
294 295
	u32 data_reg;
	int i;
296
	u32 val = I915_READ(ctl_reg);
297

298 299
	data_reg = hsw_infoframe_data_reg(type,
					  intel_crtc->config.cpu_transcoder);
300 301 302
	if (data_reg == 0)
		return;

303
	val &= ~hsw_infoframe_enable(type);
304 305
	I915_WRITE(ctl_reg, val);

306
	mmiowb();
307 308 309 310
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
311 312 313
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
314
	mmiowb();
315

316
	val |= hsw_infoframe_enable(type);
317
	I915_WRITE(ctl_reg, val);
318
	POSTING_READ(ctl_reg);
319 320
}

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
338 339
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
340 341
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
342 343
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
344

345 346 347 348 349 350 351 352 353 354 355
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
356

357
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
358 359
}

360
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
361
					 struct drm_display_mode *adjusted_mode)
362
{
363
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
364
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
365 366
	union hdmi_infoframe frame;
	int ret;
367

368 369 370 371 372 373
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
374

375
	if (intel_hdmi->rgb_quant_range_selectable) {
376
		if (intel_crtc->config.limited_color_range)
377 378
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
379
		else
380 381
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
382 383
	}

384
	intel_write_infoframe(encoder, &frame);
385 386
}

387
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
388
{
389 390 391 392 393 394 395 396
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
397

398
	frame.spd.sdi = HDMI_SPD_SDI_PC;
399

400
	intel_write_infoframe(encoder, &frame);
401 402
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

418 419 420
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
421
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
422 423
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
424 425
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
426
	u32 port;
427

428 429
	assert_hdmi_port_disabled(intel_hdmi);

430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
446
		POSTING_READ(reg);
447 448 449
		return;
	}

450 451
	switch (intel_dig_port->port) {
	case PORT_B:
452
		port = VIDEO_DIP_PORT_B;
453
		break;
454
	case PORT_C:
455
		port = VIDEO_DIP_PORT_C;
456 457
		break;
	default:
458
		BUG();
459 460 461
		return;
	}

462 463 464 465
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
466
			POSTING_READ(reg);
467 468 469 470 471
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

472
	val |= VIDEO_DIP_ENABLE;
473
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
474

475
	I915_WRITE(reg, val);
476
	POSTING_READ(reg);
477

478 479
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
480
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
481 482 483 484 485
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
486 487
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
488 489
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
490 491
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
492
	u32 port;
493

494 495
	assert_hdmi_port_disabled(intel_hdmi);

496 497 498 499 500 501 502 503
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
504
		POSTING_READ(reg);
505 506 507
		return;
	}

508 509
	switch (intel_dig_port->port) {
	case PORT_B:
510
		port = VIDEO_DIP_PORT_B;
511
		break;
512
	case PORT_C:
513
		port = VIDEO_DIP_PORT_C;
514
		break;
515
	case PORT_D:
516
		port = VIDEO_DIP_PORT_D;
517 518
		break;
	default:
519
		BUG();
520 521 522
		return;
	}

523 524 525 526
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
527
			POSTING_READ(reg);
528 529 530 531 532
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

533
	val |= VIDEO_DIP_ENABLE;
534 535
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
536

537
	I915_WRITE(reg, val);
538
	POSTING_READ(reg);
539

540 541
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
542
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
543 544 545 546 547
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
548 549 550 551 552 553
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

554 555
	assert_hdmi_port_disabled(intel_hdmi);

556 557 558 559 560 561 562 563
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
564
		POSTING_READ(reg);
565 566 567
		return;
	}

568 569
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
570 571
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
572 573

	I915_WRITE(reg, val);
574
	POSTING_READ(reg);
575

576 577
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
578
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
579 580 581 582 583
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
584 585 586 587 588 589
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

590 591
	assert_hdmi_port_disabled(intel_hdmi);

592 593 594 595 596 597 598 599
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
600
		POSTING_READ(reg);
601 602 603
		return;
	}

604
	val |= VIDEO_DIP_ENABLE;
605 606
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
607 608

	I915_WRITE(reg, val);
609
	POSTING_READ(reg);
610

611 612
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
613
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
614 615 616 617 618
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
619 620 621
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
622
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
623
	u32 val = I915_READ(reg);
624

625 626
	assert_hdmi_port_disabled(intel_hdmi);

627 628
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
629
		POSTING_READ(reg);
630 631 632
		return;
	}

633 634 635 636
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
637
	POSTING_READ(reg);
638

639 640
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
641
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
642 643
}

644
static void intel_hdmi_mode_set(struct intel_encoder *encoder)
645
{
646
	struct drm_device *dev = encoder->base.dev;
647
	struct drm_i915_private *dev_priv = dev->dev_private;
648 649 650
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
651
	u32 hdmi_val;
652

653
	hdmi_val = SDVO_ENCODING_HDMI;
654
	if (!HAS_PCH_SPLIT(dev))
655
		hdmi_val |= intel_hdmi->color_range;
656
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
657
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
658
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
659
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
660

661
	if (crtc->config.pipe_bpp > 24)
662
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
663
	else
664
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
665

666 667
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
668
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
669

670
	if (intel_hdmi->has_audio) {
671
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
672
				 pipe_name(crtc->pipe));
673
		hdmi_val |= SDVO_AUDIO_ENABLE;
674
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
675
		intel_write_eld(&encoder->base, adjusted_mode);
676
	}
677

678
	if (HAS_PCH_CPT(dev))
679
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
680
	else
681
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
682

683 684
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
685

686
	intel_hdmi->set_infoframes(&encoder->base, adjusted_mode);
687 688
}

689 690
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
691
{
692
	struct drm_device *dev = encoder->base.dev;
693
	struct drm_i915_private *dev_priv = dev->dev_private;
694 695 696
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

697
	tmp = I915_READ(intel_hdmi->hdmi_reg);
698 699 700 701 702 703 704 705 706 707 708 709

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

710 711 712 713 714 715
static void intel_hdmi_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_config *pipe_config)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	u32 tmp, flags = 0;
716
	int dotclock;
717 718 719 720 721 722 723 724 725 726 727 728 729 730

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

	pipe_config->adjusted_mode.flags |= flags;
731 732 733 734 735 736 737 738 739

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

740
	pipe_config->adjusted_mode.crtc_clock = dotclock;
741 742
}

743
static void intel_enable_hdmi(struct intel_encoder *encoder)
744
{
745
	struct drm_device *dev = encoder->base.dev;
746
	struct drm_i915_private *dev_priv = dev->dev_private;
747
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
748
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
749
	u32 temp;
750 751 752 753
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
754

755
	temp = I915_READ(intel_hdmi->hdmi_reg);
756

757
	/* HW workaround for IBX, we need to move the port to transcoder A
758 759 760
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
761

762 763 764
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
765
	if (HAS_PCH_SPLIT(dev)) {
766 767
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
768 769
	}

770 771
	temp |= enable_bits;

772 773
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
774 775 776 777 778

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
779 780
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
781
	}
782
}
783

784 785
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
786 787 788 789 790 791 792 793
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
794
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
795

796
	temp = I915_READ(intel_hdmi->hdmi_reg);
797 798 799 800 801 802 803 804 805

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
806 807
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
808 809

			/* Again we need to write this twice. */
810 811
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
812 813 814 815 816 817 818 819

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
820
	}
821

822 823 824 825
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
826 827
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
828 829 830
	}

	temp &= ~enable_bits;
831

832 833
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
834 835 836 837

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
838
	if (HAS_PCH_SPLIT(dev)) {
839 840
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
841
	}
842 843
}

844 845 846 847 848 849 850 851 852 853 854 855
static int hdmi_portclock_limit(struct intel_hdmi *hdmi)
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

	if (IS_G4X(dev))
		return 165000;
	else if (IS_HASWELL(dev))
		return 300000;
	else
		return 225000;
}

856 857 858
static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
859
	if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector)))
860 861
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
862
		return MODE_CLOCK_LOW;
863 864 865 866 867 868 869

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

870 871
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
872
{
873 874 875
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
876
	int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
877
	int portclock_limit = hdmi_portclock_limit(intel_hdmi);
878
	int desired_bpp;
879

880 881 882
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
		if (intel_hdmi->has_hdmi_sink &&
883
		    drm_match_cea_mode(adjusted_mode) > 1)
884
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
885 886 887 888
		else
			intel_hdmi->color_range = 0;
	}

889
	if (intel_hdmi->color_range)
890
		pipe_config->limited_color_range = true;
891

892 893 894
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

895 896 897
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
898 899
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
900
	 */
901
	if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= portclock_limit
902
	    && HAS_PCH_SPLIT(dev)) {
903 904
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
905 906

		/* Need to adjust the port link by 1.5x for 12bpc. */
907
		pipe_config->port_clock = clock_12bpc;
908
	} else {
909 910 911 912 913 914 915
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
916 917
	}

918
	if (adjusted_mode->crtc_clock > portclock_limit) {
919 920 921 922
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

923 924 925
	return true;
}

926
static enum drm_connector_status
927
intel_hdmi_detect(struct drm_connector *connector, bool force)
928
{
929
	struct drm_device *dev = connector->dev;
930
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
931 932 933
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
934
	struct drm_i915_private *dev_priv = dev->dev_private;
935
	struct edid *edid;
936
	enum drm_connector_status status = connector_status_disconnected;
937

938 939 940
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

C
Chris Wilson 已提交
941
	intel_hdmi->has_hdmi_sink = false;
942
	intel_hdmi->has_audio = false;
943
	intel_hdmi->rgb_quant_range_selectable = false;
944
	edid = drm_get_edid(connector,
945 946
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
947

948
	if (edid) {
949
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
950
			status = connector_status_connected;
951 952 953
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
954
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
955 956
			intel_hdmi->rgb_quant_range_selectable =
				drm_rgb_quant_range_selectable(edid);
957 958
		}
		kfree(edid);
959
	}
960

961
	if (status == connector_status_connected) {
962 963 964
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
965
		intel_encoder->type = INTEL_OUTPUT_HDMI;
966 967
	}

968
	return status;
969 970 971 972
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
973
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
974
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
975 976 977 978 979

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

980
	return intel_ddc_get_modes(connector,
981 982
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
983 984
}

985 986 987 988 989 990 991 992 993
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
994 995
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
996 997 998 999 1000 1001 1002 1003 1004
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

1005 1006
static int
intel_hdmi_set_property(struct drm_connector *connector,
1007 1008
			struct drm_property *property,
			uint64_t val)
1009 1010
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1011 1012
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1013
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1014 1015
	int ret;

1016
	ret = drm_object_property_set_value(&connector->base, property, val);
1017 1018 1019
	if (ret)
		return ret;

1020
	if (property == dev_priv->force_audio_property) {
1021
		enum hdmi_force_audio i = val;
1022 1023 1024
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1025 1026
			return 0;

1027
		intel_hdmi->force_audio = i;
1028

1029
		if (i == HDMI_AUDIO_AUTO)
1030 1031
			has_audio = intel_hdmi_detect_audio(connector);
		else
1032
			has_audio = (i == HDMI_AUDIO_ON);
1033

1034 1035
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1036

1037
		intel_hdmi->has_audio = has_audio;
1038 1039 1040
		goto done;
	}

1041
	if (property == dev_priv->broadcast_rgb_property) {
1042 1043 1044
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1055
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1056 1057 1058 1059
			break;
		default:
			return -EINVAL;
		}
1060 1061 1062 1063 1064

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1065 1066 1067
		goto done;
	}

1068 1069 1070
	return -EINVAL;

done:
1071 1072
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1073 1074 1075 1076

	return 0;
}

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	int port = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	u32 val;

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Enable clock channels for this port */
1092
	mutex_lock(&dev_priv->dpio_lock);
1093
	val = vlv_dpio_read(dev_priv, pipe, DPIO_DATA_LANE_A(port));
1094 1095 1096 1097 1098 1099
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1100
	vlv_dpio_write(dev_priv, pipe, DPIO_DATA_CHANNEL(port), val);
1101 1102

	/* HDMI 1.0V-2dB */
1103 1104
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port), 0);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL4(port),
1105
			 0x2b245f5f);
1106
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL2(port),
1107
			 0x5578b83a);
1108
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_SWING_CTL3(port),
1109
			 0x0c782040);
1110
	vlv_dpio_write(dev_priv, pipe, DPIO_TX3_SWING_CTL4(port),
1111
			 0x2b247878);
1112 1113
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER0(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port),
1114
			 0x00002000);
1115
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port),
1116 1117 1118
			 DPIO_TX_OCALINIT_EN);

	/* Program lane clock */
1119
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF0(port),
1120
			 0x00760018);
1121
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLOCKBUF8(port),
1122
			 0x00400888);
1123
	mutex_unlock(&dev_priv->dpio_lock);
1124 1125 1126 1127

	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, port);
1128 1129 1130 1131 1132 1133 1134
}

static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1135 1136
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1137
	int port = vlv_dport_to_channel(dport);
1138
	int pipe = intel_crtc->pipe;
1139 1140 1141 1142 1143

	if (!IS_VALLEYVIEW(dev))
		return;

	/* Program Tx lane resets to default */
1144
	mutex_lock(&dev_priv->dpio_lock);
1145
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port),
1146 1147
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1148
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port),
1149 1150 1151 1152 1153 1154
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1155 1156 1157
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_STAGGER1(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_CTL(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_LANE(port), 0x40400000);
1158

1159
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CTL_OVER1(port),
1160
			 0x00002000);
1161
	vlv_dpio_write(dev_priv, pipe, DPIO_TX_OCALINIT(port),
1162
			 DPIO_TX_OCALINIT_EN);
1163
	mutex_unlock(&dev_priv->dpio_lock);
1164 1165 1166 1167 1168 1169
}

static void intel_hdmi_post_disable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1170 1171
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1172
	int port = vlv_dport_to_channel(dport);
1173
	int pipe = intel_crtc->pipe;
1174 1175 1176

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1177 1178
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_TX(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, DPIO_PCS_CLK(port), 0x00e00060);
1179 1180 1181
	mutex_unlock(&dev_priv->dpio_lock);
}

1182 1183 1184
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_connector_cleanup(connector);
1185
	kfree(connector);
1186 1187 1188
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1189
	.dpms = intel_connector_dpms,
1190 1191
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1192
	.set_property = intel_hdmi_set_property,
1193 1194 1195 1196 1197 1198
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1199
	.best_encoder = intel_best_encoder,
1200 1201 1202
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1203
	.destroy = intel_encoder_destroy,
1204 1205
};

1206 1207 1208
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1209
	intel_attach_force_audio_property(connector);
1210
	intel_attach_broadcast_rgb_property(connector);
1211
	intel_hdmi->color_range_auto = true;
1212 1213
}

P
Paulo Zanoni 已提交
1214 1215
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1216
{
1217 1218 1219 1220
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1221
	struct drm_i915_private *dev_priv = dev->dev_private;
1222
	enum port port = intel_dig_port->port;
1223

1224
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1225
			   DRM_MODE_CONNECTOR_HDMIA);
1226 1227
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1228
	connector->interlace_allowed = 1;
1229
	connector->doublescan_allowed = 0;
1230
	connector->stereo_allowed = 1;
1231

1232 1233
	switch (port) {
	case PORT_B:
1234
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1235
		intel_encoder->hpd_pin = HPD_PORT_B;
1236 1237
		break;
	case PORT_C:
1238
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1239
		intel_encoder->hpd_pin = HPD_PORT_C;
1240 1241
		break;
	case PORT_D:
1242
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1243
		intel_encoder->hpd_pin = HPD_PORT_D;
1244 1245
		break;
	case PORT_A:
1246
		intel_encoder->hpd_pin = HPD_PORT_A;
1247 1248
		/* Internal port only for eDP. */
	default:
1249
		BUG();
1250
	}
1251

1252
	if (IS_VALLEYVIEW(dev)) {
1253
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1254
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1255 1256 1257
	} else if (!HAS_PCH_SPLIT(dev)) {
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1258
	} else if (HAS_DDI(dev)) {
1259
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1260
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1261 1262
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1263
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1264 1265
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1266
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1267
	}
1268

P
Paulo Zanoni 已提交
1269
	if (HAS_DDI(dev))
1270 1271 1272
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1289
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1290 1291 1292 1293 1294
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1295
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1296 1297 1298
	if (!intel_dig_port)
		return;

1299
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
1300 1301 1302 1303 1304 1305 1306 1307 1308
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1309

1310
	intel_encoder->compute_config = intel_hdmi_compute_config;
1311
	intel_encoder->mode_set = intel_hdmi_mode_set;
P
Paulo Zanoni 已提交
1312 1313
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1314
	intel_encoder->get_config = intel_hdmi_get_config;
1315 1316
	if (IS_VALLEYVIEW(dev)) {
		intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
1317 1318
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
1319
		intel_encoder->post_disable = intel_hdmi_post_disable;
1320 1321
	} else {
		intel_encoder->enable = intel_enable_hdmi;
1322
	}
1323

1324 1325 1326
	intel_encoder->type = INTEL_OUTPUT_HDMI;
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
1327

1328
	intel_dig_port->port = port;
1329
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1330
	intel_dig_port->dp.output_reg = 0;
1331

1332
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1333
}