spi-imx.c 34.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
 * Copyright (C) 2008 Juergen Beisert
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version 2
 * of the License, or (at your option) any later version.
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the
 * Free Software Foundation
 * 51 Franklin Street, Fifth Floor
 * Boston, MA  02110-1301, USA.
 */

#include <linux/clk.h>
#include <linux/completion.h>
#include <linux/delay.h>
R
Robin Gong 已提交
24 25
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
26 27 28 29 30 31 32 33
#include <linux/err.h>
#include <linux/gpio.h>
#include <linux/interrupt.h>
#include <linux/io.h>
#include <linux/irq.h>
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/platform_device.h>
34
#include <linux/slab.h>
35 36 37
#include <linux/spi/spi.h>
#include <linux/spi/spi_bitbang.h>
#include <linux/types.h>
38 39 40
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_gpio.h>
41

R
Robin Gong 已提交
42
#include <linux/platform_data/dma-imx.h>
43
#include <linux/platform_data/spi-imx.h>
44 45 46 47 48 49 50 51 52 53 54 55 56

#define DRIVER_NAME "spi_imx"

#define MXC_CSPIRXDATA		0x00
#define MXC_CSPITXDATA		0x04
#define MXC_CSPICTRL		0x08
#define MXC_CSPIINT		0x0c
#define MXC_RESET		0x1c

/* generic defines to abstract from the different register layouts */
#define MXC_INT_RR	(1 << 0) /* Receive data ready interrupt */
#define MXC_INT_TE	(1 << 1) /* Transmit FIFO empty interrupt */

R
Robin Gong 已提交
57 58
/* The maximum  bytes that a sdma BD can transfer.*/
#define MAX_SDMA_BD_BYTES  (1 << 15)
59
struct spi_imx_config {
60 61 62
	unsigned int speed_hz;
	unsigned int bpw;
	unsigned int mode;
63
	u8 cs;
64 65
};

66
enum spi_imx_devtype {
67 68 69 70 71 72
	IMX1_CSPI,
	IMX21_CSPI,
	IMX27_CSPI,
	IMX31_CSPI,
	IMX35_CSPI,	/* CSPI on all i.mx except above */
	IMX51_ECSPI,	/* ECSPI on i.mx51 and later */
73 74 75 76 77 78 79 80 81
};

struct spi_imx_data;

struct spi_imx_devtype_data {
	void (*intctrl)(struct spi_imx_data *, int);
	int (*config)(struct spi_imx_data *, struct spi_imx_config *);
	void (*trigger)(struct spi_imx_data *);
	int (*rx_available)(struct spi_imx_data *);
82
	void (*reset)(struct spi_imx_data *);
83
	enum spi_imx_devtype devtype;
84 85
};

86
struct spi_imx_data {
87
	struct spi_bitbang bitbang;
88
	struct device *dev;
89 90

	struct completion xfer_done;
91
	void __iomem *base;
92 93
	unsigned long base_phys;

94 95
	struct clk *clk_per;
	struct clk *clk_ipg;
96
	unsigned long spi_clk;
97
	unsigned int spi_bus_clk;
98

99 100
	unsigned int bytes_per_word;

101
	unsigned int count;
102 103
	void (*tx)(struct spi_imx_data *);
	void (*rx)(struct spi_imx_data *);
104 105 106 107
	void *rx_buf;
	const void *tx_buf;
	unsigned int txfifo; /* number of words pushed in tx FIFO */

R
Robin Gong 已提交
108 109 110
	/* DMA */
	unsigned int dma_finished;
	bool usedma;
111
	u32 wml;
R
Robin Gong 已提交
112 113 114
	struct completion dma_rx_completion;
	struct completion dma_tx_completion;

115
	const struct spi_imx_devtype_data *devtype_data;
116
	int chipselect[0];
117 118
};

119 120 121 122 123 124 125 126 127 128
static inline int is_imx27_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX27_CSPI;
}

static inline int is_imx35_cspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX35_CSPI;
}

129 130 131 132 133
static inline int is_imx51_ecspi(struct spi_imx_data *d)
{
	return d->devtype_data->devtype == IMX51_ECSPI;
}

134 135
static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
{
136
	return is_imx51_ecspi(d) ? 64 : 8;
137 138
}

139
#define MXC_SPI_BUF_RX(type)						\
140
static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx)		\
141
{									\
142
	unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);	\
143
									\
144 145 146
	if (spi_imx->rx_buf) {						\
		*(type *)spi_imx->rx_buf = val;				\
		spi_imx->rx_buf += sizeof(type);			\
147 148 149 150
	}								\
}

#define MXC_SPI_BUF_TX(type)						\
151
static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx)		\
152 153 154
{									\
	type val = 0;							\
									\
155 156 157
	if (spi_imx->tx_buf) {						\
		val = *(type *)spi_imx->tx_buf;				\
		spi_imx->tx_buf += sizeof(type);			\
158 159
	}								\
									\
160
	spi_imx->count -= sizeof(type);					\
161
									\
162
	writel(val, spi_imx->base + MXC_CSPITXDATA);			\
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
}

MXC_SPI_BUF_RX(u8)
MXC_SPI_BUF_TX(u8)
MXC_SPI_BUF_RX(u16)
MXC_SPI_BUF_TX(u16)
MXC_SPI_BUF_RX(u32)
MXC_SPI_BUF_TX(u32)

/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
 * (which is currently not the case in this driver)
 */
static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
	256, 384, 512, 768, 1024};

/* MX21, MX27 */
179
static unsigned int spi_imx_clkdiv_1(unsigned int fin,
180
		unsigned int fspi, unsigned int max)
181
{
182
	int i;
183 184 185 186 187 188 189 190

	for (i = 2; i < max; i++)
		if (fspi * mxc_clkdivs[i] >= fin)
			return i;

	return max;
}

191
/* MX1, MX31, MX35, MX51 CSPI */
192
static unsigned int spi_imx_clkdiv_2(unsigned int fin,
193 194 195 196 197 198 199 200 201 202 203 204 205
		unsigned int fspi)
{
	int i, div = 4;

	for (i = 0; i < 7; i++) {
		if (fspi * div >= fin)
			return i;
		div <<= 1;
	}

	return 7;
}

206 207 208 209 210
static int spi_imx_bytes_per_word(const int bpw)
{
	return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
}

R
Robin Gong 已提交
211 212 213 214
static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
			 struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232
	unsigned int bpw = transfer->bits_per_word;

	if (!master->dma_rx)
		return false;

	if (!bpw)
		bpw = spi->bits_per_word;

	bpw = spi_imx_bytes_per_word(bpw);

	if (bpw != 1 && bpw != 2 && bpw != 4)
		return false;

	if (transfer->len < spi_imx->wml * bpw)
		return false;

	if (transfer->len % (spi_imx->wml * bpw))
		return false;
R
Robin Gong 已提交
233

234
	return true;
R
Robin Gong 已提交
235 236
}

237 238 239
#define MX51_ECSPI_CTRL		0x08
#define MX51_ECSPI_CTRL_ENABLE		(1 <<  0)
#define MX51_ECSPI_CTRL_XCH		(1 <<  2)
R
Robin Gong 已提交
240
#define MX51_ECSPI_CTRL_SMC		(1 << 3)
241 242 243 244 245 246 247 248 249 250 251
#define MX51_ECSPI_CTRL_MODE_MASK	(0xf << 4)
#define MX51_ECSPI_CTRL_POSTDIV_OFFSET	8
#define MX51_ECSPI_CTRL_PREDIV_OFFSET	12
#define MX51_ECSPI_CTRL_CS(cs)		((cs) << 18)
#define MX51_ECSPI_CTRL_BL_OFFSET	20

#define MX51_ECSPI_CONFIG	0x0c
#define MX51_ECSPI_CONFIG_SCLKPHA(cs)	(1 << ((cs) +  0))
#define MX51_ECSPI_CONFIG_SCLKPOL(cs)	(1 << ((cs) +  4))
#define MX51_ECSPI_CONFIG_SBBCTRL(cs)	(1 << ((cs) +  8))
#define MX51_ECSPI_CONFIG_SSBPOL(cs)	(1 << ((cs) + 12))
252
#define MX51_ECSPI_CONFIG_SCLKCTL(cs)	(1 << ((cs) + 20))
253 254 255 256 257

#define MX51_ECSPI_INT		0x10
#define MX51_ECSPI_INT_TEEN		(1 <<  0)
#define MX51_ECSPI_INT_RREN		(1 <<  3)

R
Robin Gong 已提交
258
#define MX51_ECSPI_DMA      0x14
259 260 261
#define MX51_ECSPI_DMA_TX_WML(wml)	((wml) & 0x3f)
#define MX51_ECSPI_DMA_RX_WML(wml)	(((wml) & 0x3f) << 16)
#define MX51_ECSPI_DMA_RXT_WML(wml)	(((wml) & 0x3f) << 24)
R
Robin Gong 已提交
262

263 264 265
#define MX51_ECSPI_DMA_TEDEN		(1 << 7)
#define MX51_ECSPI_DMA_RXDEN		(1 << 23)
#define MX51_ECSPI_DMA_RXTDEN		(1 << 31)
R
Robin Gong 已提交
266

267 268
#define MX51_ECSPI_STAT		0x18
#define MX51_ECSPI_STAT_RR		(1 <<  3)
269

270 271 272
#define MX51_ECSPI_TESTREG	0x20
#define MX51_ECSPI_TESTREG_LBC	BIT(31)

273
/* MX51 eCSPI */
274 275
static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
				      unsigned int fspi, unsigned int *fres)
276 277 278 279 280 281
{
	/*
	 * there are two 4-bit dividers, the pre-divider divides by
	 * $pre, the post-divider by 2^$post
	 */
	unsigned int pre, post;
282
	unsigned int fin = spi_imx->spi_clk;
283 284 285 286 287 288 289 290 291 292 293 294

	if (unlikely(fspi > fin))
		return 0;

	post = fls(fin) - fls(fspi);
	if (fin > fspi << post)
		post++;

	/* now we have: (fin <= fspi << post) with post being minimal */

	post = max(4U, post) - 4;
	if (unlikely(post > 0xf)) {
295 296
		dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
				fspi, fin);
297 298 299 300 301
		return 0xff;
	}

	pre = DIV_ROUND_UP(fin, fspi << post) - 1;

302
	dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
303
			__func__, fin, fspi, post, pre);
304 305 306 307

	/* Resulting frequency for the SCLK line. */
	*fres = (fin / (pre + 1)) >> post;

308 309
	return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
		(post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
310 311
}

312
static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
313 314 315 316
{
	unsigned val = 0;

	if (enable & MXC_INT_TE)
317
		val |= MX51_ECSPI_INT_TEEN;
318 319

	if (enable & MXC_INT_RR)
320
		val |= MX51_ECSPI_INT_RREN;
321

322
	writel(val, spi_imx->base + MX51_ECSPI_INT);
323 324
}

325
static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
326
{
R
Robin Gong 已提交
327 328 329 330 331 332 333 334
	u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);

	if (!spi_imx->usedma)
		reg |= MX51_ECSPI_CTRL_XCH;
	else if (!spi_imx->dma_finished)
		reg |= MX51_ECSPI_CTRL_SMC;
	else
		reg &= ~MX51_ECSPI_CTRL_SMC;
335
	writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
336 337
}

338
static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
339 340
		struct spi_imx_config *config)
{
341
	u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
342
	u32 clk = config->speed_hz, delay, reg;
343

344 345 346 347 348 349 350
	/*
	 * The hardware seems to have a race condition when changing modes. The
	 * current assumption is that the selection of the channel arrives
	 * earlier in the hardware than the mode bits when they are written at
	 * the same time.
	 * So set master mode for all channels as we do not support slave mode.
	 */
351
	ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
352 353

	/* set clock speed */
354
	ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
355
	spi_imx->spi_bus_clk = clk;
356 357

	/* set chip select to use */
358
	ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
359

360
	ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
361

362
	cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
363 364

	if (config->mode & SPI_CPHA)
365
		cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
366

367
	if (config->mode & SPI_CPOL) {
368
		cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
369 370
		cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
	}
371
	if (config->mode & SPI_CS_HIGH)
372
		cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
373

374 375 376
	/* CTRL register always go first to bring out controller from reset */
	writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);

377 378 379 380 381 382 383
	reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
	if (config->mode & SPI_LOOP)
		reg |= MX51_ECSPI_TESTREG_LBC;
	else
		reg &= ~MX51_ECSPI_TESTREG_LBC;
	writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);

384
	writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
	/*
	 * Wait until the changes in the configuration register CONFIGREG
	 * propagate into the hardware. It takes exactly one tick of the
	 * SCLK clock, but we will wait two SCLK clock just to be sure. The
	 * effect of the delay it takes for the hardware to apply changes
	 * is noticable if the SCLK clock run very slow. In such a case, if
	 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
	 * be asserted before the SCLK polarity changes, which would disrupt
	 * the SPI communication as the device on the other end would consider
	 * the change of SCLK polarity as a clock tick already.
	 */
	delay = (2 * 1000000) / clk;
	if (likely(delay < 10))	/* SCLK is faster than 100 kHz */
		udelay(delay);
	else			/* SCLK is _very_ slow */
		usleep_range(delay, delay + 10);

R
Robin Gong 已提交
403 404 405 406
	/*
	 * Configure the DMA register: setup the watermark
	 * and enable DMA request.
	 */
407

408 409 410
	writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
		MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
411 412
		MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
		MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
R
Robin Gong 已提交
413

414 415 416
	return 0;
}

417
static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
418
{
419
	return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
420 421
}

422
static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
423 424
{
	/* drain receive buffer */
425
	while (mx51_ecspi_rx_available(spi_imx))
426 427 428
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
#define MX31_INTREG_TEEN	(1 << 0)
#define MX31_INTREG_RREN	(1 << 3)

#define MX31_CSPICTRL_ENABLE	(1 << 0)
#define MX31_CSPICTRL_MASTER	(1 << 1)
#define MX31_CSPICTRL_XCH	(1 << 2)
#define MX31_CSPICTRL_POL	(1 << 4)
#define MX31_CSPICTRL_PHA	(1 << 5)
#define MX31_CSPICTRL_SSCTL	(1 << 6)
#define MX31_CSPICTRL_SSPOL	(1 << 7)
#define MX31_CSPICTRL_BC_SHIFT	8
#define MX35_CSPICTRL_BL_SHIFT	20
#define MX31_CSPICTRL_CS_SHIFT	24
#define MX35_CSPICTRL_CS_SHIFT	12
#define MX31_CSPICTRL_DR_SHIFT	16

#define MX31_CSPISTATUS		0x14
#define MX31_STATUS_RR		(1 << 3)

/* These functions also work for the i.MX35, but be aware that
 * the i.MX35 has a slightly different register layout for bits
 * we do not use here.
 */
452
static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
453 454 455 456 457 458 459 460
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX31_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX31_INTREG_RREN;

461
	writel(val, spi_imx->base + MXC_CSPIINT);
462 463
}

464
static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
465 466 467
{
	unsigned int reg;

468
	reg = readl(spi_imx->base + MXC_CSPICTRL);
469
	reg |= MX31_CSPICTRL_XCH;
470
	writel(reg, spi_imx->base + MXC_CSPICTRL);
471 472
}

473
static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
474 475 476
		struct spi_imx_config *config)
{
	unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
477
	int cs = spi_imx->chipselect[config->cs];
478 479 480 481

	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
		MX31_CSPICTRL_DR_SHIFT;

482
	if (is_imx35_cspi(spi_imx)) {
483 484 485 486 487
		reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
		reg |= MX31_CSPICTRL_SSCTL;
	} else {
		reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
	}
488 489 490 491 492 493 494

	if (config->mode & SPI_CPHA)
		reg |= MX31_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX31_CSPICTRL_POL;
	if (config->mode & SPI_CS_HIGH)
		reg |= MX31_CSPICTRL_SSPOL;
495
	if (cs < 0)
496
		reg |= (cs + 32) <<
497 498
			(is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
						  MX31_CSPICTRL_CS_SHIFT);
499 500 501 502 503 504

	writel(reg, spi_imx->base + MXC_CSPICTRL);

	return 0;
}

505
static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
506
{
507
	return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
508 509
}

510
static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
511 512
{
	/* drain receive buffer */
513
	while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
514 515 516
		readl(spi_imx->base + MXC_CSPIRXDATA);
}

517 518 519 520 521 522 523 524 525 526 527 528 529 530
#define MX21_INTREG_RR		(1 << 4)
#define MX21_INTREG_TEEN	(1 << 9)
#define MX21_INTREG_RREN	(1 << 13)

#define MX21_CSPICTRL_POL	(1 << 5)
#define MX21_CSPICTRL_PHA	(1 << 6)
#define MX21_CSPICTRL_SSPOL	(1 << 8)
#define MX21_CSPICTRL_XCH	(1 << 9)
#define MX21_CSPICTRL_ENABLE	(1 << 10)
#define MX21_CSPICTRL_MASTER	(1 << 11)
#define MX21_CSPICTRL_DR_SHIFT	14
#define MX21_CSPICTRL_CS_SHIFT	19

static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
531 532 533 534
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
535
		val |= MX21_INTREG_TEEN;
536
	if (enable & MXC_INT_RR)
537
		val |= MX21_INTREG_RREN;
538

539
	writel(val, spi_imx->base + MXC_CSPIINT);
540 541
}

542
static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
543 544 545
{
	unsigned int reg;

546
	reg = readl(spi_imx->base + MXC_CSPICTRL);
547
	reg |= MX21_CSPICTRL_XCH;
548
	writel(reg, spi_imx->base + MXC_CSPICTRL);
549 550
}

551
static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
552
		struct spi_imx_config *config)
553
{
554
	unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
555
	int cs = spi_imx->chipselect[config->cs];
556
	unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
557

558
	reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
559
		MX21_CSPICTRL_DR_SHIFT;
560 561 562
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
563
		reg |= MX21_CSPICTRL_PHA;
564
	if (config->mode & SPI_CPOL)
565
		reg |= MX21_CSPICTRL_POL;
566
	if (config->mode & SPI_CS_HIGH)
567
		reg |= MX21_CSPICTRL_SSPOL;
568
	if (cs < 0)
569
		reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
570

571
	writel(reg, spi_imx->base + MXC_CSPICTRL);
572 573 574 575

	return 0;
}

576
static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
577
{
578
	return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
579 580
}

581
static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
582 583 584 585
{
	writel(1, spi_imx->base + MXC_RESET);
}

586 587 588 589 590 591 592 593 594 595 596
#define MX1_INTREG_RR		(1 << 3)
#define MX1_INTREG_TEEN		(1 << 8)
#define MX1_INTREG_RREN		(1 << 11)

#define MX1_CSPICTRL_POL	(1 << 4)
#define MX1_CSPICTRL_PHA	(1 << 5)
#define MX1_CSPICTRL_XCH	(1 << 8)
#define MX1_CSPICTRL_ENABLE	(1 << 9)
#define MX1_CSPICTRL_MASTER	(1 << 10)
#define MX1_CSPICTRL_DR_SHIFT	13

597
static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
598 599 600 601 602 603 604 605
{
	unsigned int val = 0;

	if (enable & MXC_INT_TE)
		val |= MX1_INTREG_TEEN;
	if (enable & MXC_INT_RR)
		val |= MX1_INTREG_RREN;

606
	writel(val, spi_imx->base + MXC_CSPIINT);
607 608
}

609
static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
610 611 612
{
	unsigned int reg;

613
	reg = readl(spi_imx->base + MXC_CSPICTRL);
614
	reg |= MX1_CSPICTRL_XCH;
615
	writel(reg, spi_imx->base + MXC_CSPICTRL);
616 617
}

618
static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
619
		struct spi_imx_config *config)
620 621 622
{
	unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;

623
	reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
624 625 626 627 628 629 630 631
		MX1_CSPICTRL_DR_SHIFT;
	reg |= config->bpw - 1;

	if (config->mode & SPI_CPHA)
		reg |= MX1_CSPICTRL_PHA;
	if (config->mode & SPI_CPOL)
		reg |= MX1_CSPICTRL_POL;

632
	writel(reg, spi_imx->base + MXC_CSPICTRL);
633 634 635 636

	return 0;
}

637
static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
638
{
639
	return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
640 641
}

642 643 644 645 646
static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
{
	writel(1, spi_imx->base + MXC_RESET);
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702
static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
	.intctrl = mx1_intctrl,
	.config = mx1_config,
	.trigger = mx1_trigger,
	.rx_available = mx1_rx_available,
	.reset = mx1_reset,
	.devtype = IMX1_CSPI,
};

static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX21_CSPI,
};

static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
	/* i.mx27 cspi shares the functions with i.mx21 one */
	.intctrl = mx21_intctrl,
	.config = mx21_config,
	.trigger = mx21_trigger,
	.rx_available = mx21_rx_available,
	.reset = mx21_reset,
	.devtype = IMX27_CSPI,
};

static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX31_CSPI,
};

static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
	/* i.mx35 and later cspi shares the functions with i.mx31 one */
	.intctrl = mx31_intctrl,
	.config = mx31_config,
	.trigger = mx31_trigger,
	.rx_available = mx31_rx_available,
	.reset = mx31_reset,
	.devtype = IMX35_CSPI,
};

static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
	.intctrl = mx51_ecspi_intctrl,
	.config = mx51_ecspi_config,
	.trigger = mx51_ecspi_trigger,
	.rx_available = mx51_ecspi_rx_available,
	.reset = mx51_ecspi_reset,
	.devtype = IMX51_ECSPI,
};

703
static const struct platform_device_id spi_imx_devtype[] = {
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	{
		.name = "imx1-cspi",
		.driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
	}, {
		.name = "imx21-cspi",
		.driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
	}, {
		.name = "imx27-cspi",
		.driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
	}, {
		.name = "imx31-cspi",
		.driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
	}, {
		.name = "imx35-cspi",
		.driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
	}, {
		.name = "imx51-ecspi",
		.driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
	}, {
		/* sentinel */
	}
725 726
};

727 728 729 730 731 732 733 734 735
static const struct of_device_id spi_imx_dt_ids[] = {
	{ .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
	{ .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
	{ .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
	{ .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
	{ .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
	{ .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
	{ /* sentinel */ }
};
736
MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
737

738
static void spi_imx_chipselect(struct spi_device *spi, int is_active)
739
{
740 741
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];
742 743
	int active = is_active != BITBANG_CS_INACTIVE;
	int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
744

745
	if (!gpio_is_valid(gpio))
746 747
		return;

748
	gpio_set_value(gpio, dev_is_lowactive ^ active);
749 750
}

751
static void spi_imx_push(struct spi_imx_data *spi_imx)
752
{
753
	while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
754
		if (!spi_imx->count)
755
			break;
756 757
		spi_imx->tx(spi_imx);
		spi_imx->txfifo++;
758 759
	}

760
	spi_imx->devtype_data->trigger(spi_imx);
761 762
}

763
static irqreturn_t spi_imx_isr(int irq, void *dev_id)
764
{
765
	struct spi_imx_data *spi_imx = dev_id;
766

767
	while (spi_imx->devtype_data->rx_available(spi_imx)) {
768 769
		spi_imx->rx(spi_imx);
		spi_imx->txfifo--;
770 771
	}

772 773
	if (spi_imx->count) {
		spi_imx_push(spi_imx);
774 775 776
		return IRQ_HANDLED;
	}

777
	if (spi_imx->txfifo) {
778 779 780
		/* No data left to push, but still waiting for rx data,
		 * enable receive data available interrupt.
		 */
781
		spi_imx->devtype_data->intctrl(
782
				spi_imx, MXC_INT_RR);
783 784 785
		return IRQ_HANDLED;
	}

786
	spi_imx->devtype_data->intctrl(spi_imx, 0);
787
	complete(&spi_imx->xfer_done);
788 789 790 791

	return IRQ_HANDLED;
}

792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842
static int spi_imx_dma_configure(struct spi_master *master,
				 int bytes_per_word)
{
	int ret;
	enum dma_slave_buswidth buswidth;
	struct dma_slave_config rx = {}, tx = {};
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	if (bytes_per_word == spi_imx->bytes_per_word)
		/* Same as last time */
		return 0;

	switch (bytes_per_word) {
	case 4:
		buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
		break;
	case 2:
		buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
		break;
	case 1:
		buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
		break;
	default:
		return -EINVAL;
	}

	tx.direction = DMA_MEM_TO_DEV;
	tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
	tx.dst_addr_width = buswidth;
	tx.dst_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_tx, &tx);
	if (ret) {
		dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
		return ret;
	}

	rx.direction = DMA_DEV_TO_MEM;
	rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
	rx.src_addr_width = buswidth;
	rx.src_maxburst = spi_imx->wml;
	ret = dmaengine_slave_config(master->dma_rx, &rx);
	if (ret) {
		dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
		return ret;
	}

	spi_imx->bytes_per_word = bytes_per_word;

	return 0;
}

843
static int spi_imx_setupxfer(struct spi_device *spi,
844 845
				 struct spi_transfer *t)
{
846 847
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	struct spi_imx_config config;
848
	int ret;
849 850 851 852

	config.bpw = t ? t->bits_per_word : spi->bits_per_word;
	config.speed_hz  = t ? t->speed_hz : spi->max_speed_hz;
	config.mode = spi->mode;
853
	config.cs = spi->chip_select;
854

S
Sascha Hauer 已提交
855 856 857 858 859
	if (!config.speed_hz)
		config.speed_hz = spi->max_speed_hz;
	if (!config.bpw)
		config.bpw = spi->bits_per_word;

860 861 862 863 864 865 866
	/* Initialize the functions for transfer */
	if (config.bpw <= 8) {
		spi_imx->rx = spi_imx_buf_rx_u8;
		spi_imx->tx = spi_imx_buf_tx_u8;
	} else if (config.bpw <= 16) {
		spi_imx->rx = spi_imx_buf_rx_u16;
		spi_imx->tx = spi_imx_buf_tx_u16;
867
	} else {
868 869
		spi_imx->rx = spi_imx_buf_rx_u32;
		spi_imx->tx = spi_imx_buf_tx_u32;
870
	}
871

872 873 874 875 876
	if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
		spi_imx->usedma = 1;
	else
		spi_imx->usedma = 0;

877 878 879 880 881 882 883
	if (spi_imx->usedma) {
		ret = spi_imx_dma_configure(spi->master,
					    spi_imx_bytes_per_word(config.bpw));
		if (ret)
			return ret;
	}

884
	spi_imx->devtype_data->config(spi_imx, &config);
885 886 887 888

	return 0;
}

R
Robin Gong 已提交
889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
{
	struct spi_master *master = spi_imx->bitbang.master;

	if (master->dma_rx) {
		dma_release_channel(master->dma_rx);
		master->dma_rx = NULL;
	}

	if (master->dma_tx) {
		dma_release_channel(master->dma_tx);
		master->dma_tx = NULL;
	}
}

static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
905
			     struct spi_master *master)
R
Robin Gong 已提交
906 907 908
{
	int ret;

R
Robin Gong 已提交
909 910 911 912
	/* use pio mode for i.mx6dl chip TKT238285 */
	if (of_machine_is_compatible("fsl,imx6dl"))
		return 0;

913 914
	spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;

R
Robin Gong 已提交
915
	/* Prepare for TX DMA: */
916 917 918 919 920
	master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
	if (IS_ERR(master->dma_tx)) {
		ret = PTR_ERR(master->dma_tx);
		dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
		master->dma_tx = NULL;
R
Robin Gong 已提交
921 922 923 924
		goto err;
	}

	/* Prepare for RX : */
925 926 927 928 929
	master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
	if (IS_ERR(master->dma_rx)) {
		ret = PTR_ERR(master->dma_rx);
		dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
		master->dma_rx = NULL;
R
Robin Gong 已提交
930 931 932
		goto err;
	}

933
	spi_imx_dma_configure(master, 1);
R
Robin Gong 已提交
934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961

	init_completion(&spi_imx->dma_rx_completion);
	init_completion(&spi_imx->dma_tx_completion);
	master->can_dma = spi_imx_can_dma;
	master->max_dma_len = MAX_SDMA_BD_BYTES;
	spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
					 SPI_MASTER_MUST_TX;

	return 0;
err:
	spi_imx_sdma_exit(spi_imx);
	return ret;
}

static void spi_imx_dma_rx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_rx_completion);
}

static void spi_imx_dma_tx_callback(void *cookie)
{
	struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;

	complete(&spi_imx->dma_tx_completion);
}

962 963 964 965 966 967 968 969 970 971 972 973 974 975
static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
{
	unsigned long timeout = 0;

	/* Time with actual data transfer and CS change delay related to HW */
	timeout = (8 + 4) * size / spi_imx->spi_bus_clk;

	/* Add extra second for scheduler related activities */
	timeout += 1;

	/* Double calculated timeout */
	return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
}

R
Robin Gong 已提交
976 977 978 979 980
static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
				struct spi_transfer *transfer)
{
	struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
	int ret;
981
	unsigned long transfer_timeout;
982
	unsigned long timeout;
R
Robin Gong 已提交
983 984 985 986 987
	struct spi_master *master = spi_imx->bitbang.master;
	struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;

	if (tx) {
		desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
988
					tx->sgl, tx->nents, DMA_MEM_TO_DEV,
R
Robin Gong 已提交
989 990
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
		if (!desc_tx)
S
Sascha Hauer 已提交
991
			return -EINVAL;
R
Robin Gong 已提交
992 993 994 995 996 997 998 999

		desc_tx->callback = spi_imx_dma_tx_callback;
		desc_tx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_tx);
	}

	if (rx) {
		desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1000
					rx->sgl, rx->nents, DMA_DEV_TO_MEM,
R
Robin Gong 已提交
1001
					DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
S
Sascha Hauer 已提交
1002 1003 1004 1005
		if (!desc_rx) {
			dmaengine_terminate_all(master->dma_tx);
			return -EINVAL;
		}
R
Robin Gong 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017

		desc_rx->callback = spi_imx_dma_rx_callback;
		desc_rx->callback_param = (void *)spi_imx;
		dmaengine_submit(desc_rx);
	}

	reinit_completion(&spi_imx->dma_rx_completion);
	reinit_completion(&spi_imx->dma_tx_completion);

	/* Trigger the cspi module. */
	spi_imx->dma_finished = 0;

1018 1019 1020 1021 1022 1023 1024 1025 1026 1027
	/*
	 * Set these order to avoid potential RX overflow. The overflow may
	 * happen if we enable SPI HW before starting RX DMA due to rescheduling
	 * for another task and/or interrupt.
	 * So RX DMA enabled first to make sure data would be read out from FIFO
	 * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
	 * And finaly SPI HW enabled to start actual data transfer.
	 */
	dma_async_issue_pending(master->dma_rx);
	dma_async_issue_pending(master->dma_tx);
R
Robin Gong 已提交
1028 1029
	spi_imx->devtype_data->trigger(spi_imx);

1030 1031
	transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);

R
Robin Gong 已提交
1032
	/* Wait SDMA to finish the data transfer.*/
1033
	timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
1034
						transfer_timeout);
1035
	if (!timeout) {
1036
		dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
R
Robin Gong 已提交
1037
		dmaengine_terminate_all(master->dma_tx);
1038
		dmaengine_terminate_all(master->dma_rx);
R
Robin Gong 已提交
1039
	} else {
1040
		timeout = wait_for_completion_timeout(
1041
				&spi_imx->dma_rx_completion, transfer_timeout);
1042
		if (!timeout) {
1043
			dev_err(spi_imx->dev, "I/O Error in DMA RX\n");
R
Robin Gong 已提交
1044 1045 1046 1047 1048 1049 1050 1051
			spi_imx->devtype_data->reset(spi_imx);
			dmaengine_terminate_all(master->dma_rx);
		}
	}

	spi_imx->dma_finished = 1;
	spi_imx->devtype_data->trigger(spi_imx);

1052
	if (!timeout)
R
Robin Gong 已提交
1053
		ret = -ETIMEDOUT;
1054
	else
R
Robin Gong 已提交
1055 1056 1057 1058 1059 1060
		ret = transfer->len;

	return ret;
}

static int spi_imx_pio_transfer(struct spi_device *spi,
1061 1062
				struct spi_transfer *transfer)
{
1063
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1064

1065 1066 1067 1068
	spi_imx->tx_buf = transfer->tx_buf;
	spi_imx->rx_buf = transfer->rx_buf;
	spi_imx->count = transfer->len;
	spi_imx->txfifo = 0;
1069

1070
	reinit_completion(&spi_imx->xfer_done);
1071

1072
	spi_imx_push(spi_imx);
1073

1074
	spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
1075

1076
	wait_for_completion(&spi_imx->xfer_done);
1077 1078 1079 1080

	return transfer->len;
}

R
Robin Gong 已提交
1081 1082 1083 1084 1085
static int spi_imx_transfer(struct spi_device *spi,
				struct spi_transfer *transfer)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);

1086
	if (spi_imx->usedma)
S
Sascha Hauer 已提交
1087
		return spi_imx_dma_transfer(spi_imx, transfer);
1088 1089
	else
		return spi_imx_pio_transfer(spi, transfer);
R
Robin Gong 已提交
1090 1091
}

1092
static int spi_imx_setup(struct spi_device *spi)
1093
{
1094 1095 1096
	struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
	int gpio = spi_imx->chipselect[spi->chip_select];

1097
	dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
1098 1099
		 spi->mode, spi->bits_per_word, spi->max_speed_hz);

1100
	if (gpio_is_valid(gpio))
1101 1102
		gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);

1103
	spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1104 1105 1106 1107

	return 0;
}

1108
static void spi_imx_cleanup(struct spi_device *spi)
1109 1110 1111
{
}

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
static int
spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
	int ret;

	ret = clk_enable(spi_imx->clk_per);
	if (ret)
		return ret;

	ret = clk_enable(spi_imx->clk_ipg);
	if (ret) {
		clk_disable(spi_imx->clk_per);
		return ret;
	}

	return 0;
}

static int
spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
{
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);

	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
	return 0;
}

1141
static int spi_imx_probe(struct platform_device *pdev)
1142
{
1143 1144 1145 1146 1147
	struct device_node *np = pdev->dev.of_node;
	const struct of_device_id *of_id =
			of_match_device(spi_imx_dt_ids, &pdev->dev);
	struct spi_imx_master *mxc_platform_info =
			dev_get_platdata(&pdev->dev);
1148
	struct spi_master *master;
1149
	struct spi_imx_data *spi_imx;
1150
	struct resource *res;
1151
	int i, ret, num_cs, irq;
1152

1153
	if (!np && !mxc_platform_info) {
1154 1155 1156 1157
		dev_err(&pdev->dev, "can't get the platform data\n");
		return -EINVAL;
	}

1158
	ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
1159 1160 1161 1162 1163 1164
	if (ret < 0) {
		if (mxc_platform_info)
			num_cs = mxc_platform_info->num_chipselect;
		else
			return ret;
	}
1165

1166 1167
	master = spi_alloc_master(&pdev->dev,
			sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
1168 1169 1170 1171 1172
	if (!master)
		return -ENOMEM;

	platform_set_drvdata(pdev, master);

1173
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
1174
	master->bus_num = pdev->id;
1175
	master->num_chipselect = num_cs;
1176

1177
	spi_imx = spi_master_get_devdata(master);
1178
	spi_imx->bitbang.master = master;
1179
	spi_imx->dev = &pdev->dev;
1180

1181 1182 1183
	spi_imx->devtype_data = of_id ? of_id->data :
		(struct spi_imx_devtype_data *)pdev->id_entry->driver_data;

1184
	for (i = 0; i < master->num_chipselect; i++) {
1185
		int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
1186
		if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
1187
			cs_gpio = mxc_platform_info->chipselect[i];
1188 1189

		spi_imx->chipselect[i] = cs_gpio;
1190
		if (!gpio_is_valid(cs_gpio))
1191
			continue;
1192

F
Fabio Estevam 已提交
1193 1194
		ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
					DRIVER_NAME);
1195
		if (ret) {
1196
			dev_err(&pdev->dev, "can't get cs gpios\n");
F
Fabio Estevam 已提交
1197
			goto out_master_put;
1198 1199 1200
		}
	}

1201 1202 1203 1204 1205
	spi_imx->bitbang.chipselect = spi_imx_chipselect;
	spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
	spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
	spi_imx->bitbang.master->setup = spi_imx_setup;
	spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
1206 1207
	spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
	spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
1208 1209 1210
	spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
	if (is_imx51_ecspi(spi_imx))
		spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
1211

1212
	init_completion(&spi_imx->xfer_done);
1213 1214

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
F
Fabio Estevam 已提交
1215 1216 1217 1218
	spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(spi_imx->base)) {
		ret = PTR_ERR(spi_imx->base);
		goto out_master_put;
1219
	}
1220
	spi_imx->base_phys = res->start;
1221

1222 1223 1224
	irq = platform_get_irq(pdev, 0);
	if (irq < 0) {
		ret = irq;
F
Fabio Estevam 已提交
1225
		goto out_master_put;
1226 1227
	}

1228
	ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
1229
			       dev_name(&pdev->dev), spi_imx);
1230
	if (ret) {
1231
		dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
F
Fabio Estevam 已提交
1232
		goto out_master_put;
1233 1234
	}

1235 1236 1237
	spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
	if (IS_ERR(spi_imx->clk_ipg)) {
		ret = PTR_ERR(spi_imx->clk_ipg);
F
Fabio Estevam 已提交
1238
		goto out_master_put;
1239 1240
	}

1241 1242 1243
	spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
	if (IS_ERR(spi_imx->clk_per)) {
		ret = PTR_ERR(spi_imx->clk_per);
F
Fabio Estevam 已提交
1244
		goto out_master_put;
1245 1246
	}

1247 1248 1249 1250 1251 1252 1253
	ret = clk_prepare_enable(spi_imx->clk_per);
	if (ret)
		goto out_master_put;

	ret = clk_prepare_enable(spi_imx->clk_ipg);
	if (ret)
		goto out_put_per;
1254 1255

	spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
R
Robin Gong 已提交
1256 1257 1258 1259
	/*
	 * Only validated on i.mx6 now, can remove the constrain if validated on
	 * other chips.
	 */
1260
	if (is_imx51_ecspi(spi_imx)) {
1261
		ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
1262 1263 1264
		if (ret == -EPROBE_DEFER)
			goto out_clk_put;

1265 1266 1267 1268
		if (ret < 0)
			dev_err(&pdev->dev, "dma setup error %d, use pio\n",
				ret);
	}
1269

1270
	spi_imx->devtype_data->reset(spi_imx);
1271

1272
	spi_imx->devtype_data->intctrl(spi_imx, 0);
1273

1274
	master->dev.of_node = pdev->dev.of_node;
1275
	ret = spi_bitbang_start(&spi_imx->bitbang);
1276 1277 1278 1279 1280 1281 1282
	if (ret) {
		dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
		goto out_clk_put;
	}

	dev_info(&pdev->dev, "probed\n");

1283 1284
	clk_disable(spi_imx->clk_ipg);
	clk_disable(spi_imx->clk_per);
1285 1286 1287
	return ret;

out_clk_put:
1288
	clk_disable_unprepare(spi_imx->clk_ipg);
1289 1290
out_put_per:
	clk_disable_unprepare(spi_imx->clk_per);
F
Fabio Estevam 已提交
1291
out_master_put:
1292
	spi_master_put(master);
F
Fabio Estevam 已提交
1293

1294 1295 1296
	return ret;
}

1297
static int spi_imx_remove(struct platform_device *pdev)
1298 1299
{
	struct spi_master *master = platform_get_drvdata(pdev);
1300
	struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1301

1302
	spi_bitbang_stop(&spi_imx->bitbang);
1303

1304
	writel(0, spi_imx->base + MXC_CSPICTRL);
1305 1306
	clk_unprepare(spi_imx->clk_ipg);
	clk_unprepare(spi_imx->clk_per);
R
Robin Gong 已提交
1307
	spi_imx_sdma_exit(spi_imx);
1308 1309 1310 1311 1312
	spi_master_put(master);

	return 0;
}

1313
static struct platform_driver spi_imx_driver = {
1314 1315
	.driver = {
		   .name = DRIVER_NAME,
1316
		   .of_match_table = spi_imx_dt_ids,
1317
		   },
1318
	.id_table = spi_imx_devtype,
1319
	.probe = spi_imx_probe,
1320
	.remove = spi_imx_remove,
1321
};
1322
module_platform_driver(spi_imx_driver);
1323 1324 1325 1326

MODULE_DESCRIPTION("SPI Master Controller driver");
MODULE_AUTHOR("Sascha Hauer, Pengutronix");
MODULE_LICENSE("GPL");
F
Fabio Estevam 已提交
1327
MODULE_ALIAS("platform:" DRIVER_NAME);