setup-sh7750.c 11.7 KB
Newer Older
1
/*
2
 * SH7091/SH7750/SH7750S/SH7750R/SH7751/SH7751R Setup
3 4
 *
 *  Copyright (C) 2006  Paul Mundt
5
 *  Copyright (C) 2006  Jamie Lenehan
6 7 8 9 10 11 12 13
 *
 * This file is subject to the terms and conditions of the GNU General Public
 * License.  See the file "COPYING" in the main directory of this archive
 * for more details.
 */
#include <linux/platform_device.h>
#include <linux/init.h>
#include <linux/serial.h>
14
#include <linux/io.h>
M
Magnus Damm 已提交
15
#include <linux/sh_timer.h>
P
Paul Mundt 已提交
16
#include <linux/sh_intc.h>
17
#include <linux/serial_sci.h>
18
#include <generated/machtypes.h>
19

20 21 22 23 24 25 26
static struct resource rtc_resources[] = {
	[0] = {
		.start	= 0xffc80000,
		.end	= 0xffc80000 + 0x58 - 1,
		.flags	= IORESOURCE_IO,
	},
	[1] = {
27
		/* Shared Period/Carry/Alarm IRQ */
P
Paul Mundt 已提交
28
		.start	= evt2irq(0x480),
29 30 31 32 33 34 35 36 37 38 39
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device rtc_device = {
	.name		= "sh-rtc",
	.id		= -1,
	.num_resources	= ARRAY_SIZE(rtc_resources),
	.resource	= rtc_resources,
};

40
static struct plat_sci_port sci_platform_data = {
41
	.port_reg	= 0xffe0001C,
42 43
	.flags		= UPF_BOOT_AUTOCONF,
	.scscr		= SCSCR_TE | SCSCR_RE,
44
	.type		= PORT_SCI,
45
	.regshift	= 2,
46 47
};

48 49 50 51 52
static struct resource sci_resources[] = {
	DEFINE_RES_MEM(0xffe00000, 0x100),
	DEFINE_RES_IRQ(evt2irq(0x4e0)),
};

53 54
static struct platform_device sci_device = {
	.name		= "sh-sci",
55
	.id		= 0,
56 57
	.resource	= sci_resources,
	.num_resources	= ARRAY_SIZE(sci_resources),
58
	.dev		= {
P
Paul Mundt 已提交
59
		.platform_data	= &sci_platform_data,
60 61 62
	},
};

63 64 65 66
static struct plat_sci_port scif_platform_data = {
	.flags		= UPF_BOOT_AUTOCONF,
	.scscr		= SCSCR_TE | SCSCR_RE | SCSCR_REIE,
	.type		= PORT_SCIF,
67 68 69 70 71
};

static struct resource scif_resources[] = {
	DEFINE_RES_MEM(0xffe80000, 0x100),
	DEFINE_RES_IRQ(evt2irq(0x700)),
72 73 74 75
};

static struct platform_device scif_device = {
	.name		= "sh-sci",
76
	.id		= 1,
77 78
	.resource	= scif_resources,
	.num_resources	= ARRAY_SIZE(scif_resources),
79
	.dev		= {
P
Paul Mundt 已提交
80
		.platform_data	= &scif_platform_data,
81 82 83
	},
};

M
Magnus Damm 已提交
84 85 86 87 88 89 90 91 92 93 94 95 96
static struct sh_timer_config tmu0_platform_data = {
	.channel_offset = 0x04,
	.timer_bit = 0,
	.clockevent_rating = 200,
};

static struct resource tmu0_resources[] = {
	[0] = {
		.start	= 0xffd80008,
		.end	= 0xffd80013,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
P
Paul Mundt 已提交
97
		.start	= evt2irq(0x400),
M
Magnus Damm 已提交
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device tmu0_device = {
	.name		= "sh_tmu",
	.id		= 0,
	.dev = {
		.platform_data	= &tmu0_platform_data,
	},
	.resource	= tmu0_resources,
	.num_resources	= ARRAY_SIZE(tmu0_resources),
};

static struct sh_timer_config tmu1_platform_data = {
	.channel_offset = 0x10,
	.timer_bit = 1,
	.clocksource_rating = 200,
};

static struct resource tmu1_resources[] = {
	[0] = {
		.start	= 0xffd80014,
		.end	= 0xffd8001f,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
P
Paul Mundt 已提交
125
		.start	= evt2irq(0x420),
M
Magnus Damm 已提交
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device tmu1_device = {
	.name		= "sh_tmu",
	.id		= 1,
	.dev = {
		.platform_data	= &tmu1_platform_data,
	},
	.resource	= tmu1_resources,
	.num_resources	= ARRAY_SIZE(tmu1_resources),
};

static struct sh_timer_config tmu2_platform_data = {
	.channel_offset = 0x1c,
	.timer_bit = 2,
};

static struct resource tmu2_resources[] = {
	[0] = {
		.start	= 0xffd80020,
		.end	= 0xffd8002f,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
P
Paul Mundt 已提交
152
		.start	= evt2irq(0x440),
M
Magnus Damm 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device tmu2_device = {
	.name		= "sh_tmu",
	.id		= 2,
	.dev = {
		.platform_data	= &tmu2_platform_data,
	},
	.resource	= tmu2_resources,
	.num_resources	= ARRAY_SIZE(tmu2_resources),
};

/* SH7750R, SH7751 and SH7751R all have two extra timer channels */
#if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751R)

static struct sh_timer_config tmu3_platform_data = {
	.channel_offset = 0x04,
	.timer_bit = 0,
};

static struct resource tmu3_resources[] = {
	[0] = {
		.start	= 0xfe100008,
		.end	= 0xfe100013,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
P
Paul Mundt 已提交
184
		.start	= evt2irq(0xb00),
M
Magnus Damm 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device tmu3_device = {
	.name		= "sh_tmu",
	.id		= 3,
	.dev = {
		.platform_data	= &tmu3_platform_data,
	},
	.resource	= tmu3_resources,
	.num_resources	= ARRAY_SIZE(tmu3_resources),
};

static struct sh_timer_config tmu4_platform_data = {
	.channel_offset = 0x10,
	.timer_bit = 1,
};

static struct resource tmu4_resources[] = {
	[0] = {
		.start	= 0xfe100014,
		.end	= 0xfe10001f,
		.flags	= IORESOURCE_MEM,
	},
	[1] = {
P
Paul Mundt 已提交
211
		.start	= evt2irq(0xb80),
M
Magnus Damm 已提交
212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
		.flags	= IORESOURCE_IRQ,
	},
};

static struct platform_device tmu4_device = {
	.name		= "sh_tmu",
	.id		= 4,
	.dev = {
		.platform_data	= &tmu4_platform_data,
	},
	.resource	= tmu4_resources,
	.num_resources	= ARRAY_SIZE(tmu4_resources),
};

#endif

228
static struct platform_device *sh7750_devices[] __initdata = {
229
	&rtc_device,
M
Magnus Damm 已提交
230 231 232 233 234 235 236 237 238
	&tmu0_device,
	&tmu1_device,
	&tmu2_device,
#if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751R)
	&tmu3_device,
	&tmu4_device,
#endif
239 240 241 242
};

static int __init sh7750_devices_setup(void)
{
243
	if (mach_is_rts7751r2d()) {
244
		platform_device_register(&scif_device);
245
	} else {
246 247
		platform_device_register(&sci_device);
		platform_device_register(&scif_device);
248 249
	}

250 251 252
	return platform_add_devices(sh7750_devices,
				    ARRAY_SIZE(sh7750_devices));
}
253
arch_initcall(sh7750_devices_setup);
254

M
Magnus Damm 已提交
255 256 257 258 259 260 261 262 263 264 265 266 267 268
static struct platform_device *sh7750_early_devices[] __initdata = {
	&tmu0_device,
	&tmu1_device,
	&tmu2_device,
#if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751R)
	&tmu3_device,
	&tmu4_device,
#endif
};

void __init plat_early_device_setup(void)
{
269 270
	struct platform_device *dev[1];

P
Paul Mundt 已提交
271 272
	if (mach_is_rts7751r2d()) {
		scif_platform_data.scscr |= SCSCR_CKE1;
273 274
		dev[0] = &scif_device;
		early_platform_add_devices(dev, 1);
P
Paul Mundt 已提交
275
	} else {
276 277 278 279
		dev[0] = &sci_device;
		early_platform_add_devices(dev, 1);
		dev[0] = &scif_device;
		early_platform_add_devices(dev, 1);
P
Paul Mundt 已提交
280 281
	}

M
Magnus Damm 已提交
282 283 284 285
	early_platform_add_devices(sh7750_early_devices,
				   ARRAY_SIZE(sh7750_early_devices));
}

286 287 288 289 290
enum {
	UNUSED = 0,

	/* interrupt sources */
	IRL0, IRL1, IRL2, IRL3, /* only IRLM mode supported */
291
	HUDI, GPIOI, DMAC,
292 293
	PCIC0_PCISERR, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
	PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3,
294
	TMU3, TMU4, TMU0, TMU1, TMU2, RTC, SCI1, SCIF, WDT, REF,
295 296

	/* interrupt groups */
297
	PCIC1,
M
Magnus Damm 已提交
298 299
};

300
static struct intc_vect vectors[] __initdata = {
301 302
	INTC_VECT(HUDI, 0x600), INTC_VECT(GPIOI, 0x620),
	INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
303 304 305 306 307 308 309
	INTC_VECT(TMU2, 0x440), INTC_VECT(TMU2, 0x460),
	INTC_VECT(RTC, 0x480), INTC_VECT(RTC, 0x4a0),
	INTC_VECT(RTC, 0x4c0),
	INTC_VECT(SCI1, 0x4e0), INTC_VECT(SCI1, 0x500),
	INTC_VECT(SCI1, 0x520), INTC_VECT(SCI1, 0x540),
	INTC_VECT(SCIF, 0x700), INTC_VECT(SCIF, 0x720),
	INTC_VECT(SCIF, 0x740), INTC_VECT(SCIF, 0x760),
310
	INTC_VECT(WDT, 0x560),
311
	INTC_VECT(REF, 0x580), INTC_VECT(REF, 0x5a0),
312
};
M
Magnus Damm 已提交
313

314
static struct intc_prio_reg prio_registers[] __initdata = {
315 316 317 318 319 320 321
	{ 0xffd00004, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2, RTC } },
	{ 0xffd00008, 0, 16, 4, /* IPRB */ { WDT, REF, SCI1, 0 } },
	{ 0xffd0000c, 0, 16, 4, /* IPRC */ { GPIOI, DMAC, SCIF, HUDI } },
	{ 0xffd00010, 0, 16, 4, /* IPRD */ { IRL0, IRL1, IRL2, IRL3 } },
	{ 0xfe080000, 0, 32, 4, /* INTPRI00 */ { 0, 0, 0, 0,
						 TMU4, TMU3,
						 PCIC1, PCIC0_PCISERR } },
322 323
};

324
static DECLARE_INTC_DESC(intc_desc, "sh7750", vectors, NULL,
325
			 NULL, prio_registers, NULL);
326 327 328 329 330 331

/* SH7750, SH7750S, SH7751 and SH7091 all have 4-channel DMA controllers */
#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
	defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751) || \
	defined(CONFIG_CPU_SUBTYPE_SH7091)
332
static struct intc_vect vectors_dma4[] __initdata = {
333 334 335
	INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
	INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
	INTC_VECT(DMAC, 0x6c0),
336 337 338
};

static DECLARE_INTC_DESC(intc_desc_dma4, "sh7750_dma4",
339
			 vectors_dma4, NULL,
340
			 NULL, prio_registers, NULL);
341 342 343 344
#endif

/* SH7750R and SH7751R both have 8-channel DMA controllers */
#if defined(CONFIG_CPU_SUBTYPE_SH7750R) || defined(CONFIG_CPU_SUBTYPE_SH7751R)
345
static struct intc_vect vectors_dma8[] __initdata = {
346 347 348 349 350
	INTC_VECT(DMAC, 0x640), INTC_VECT(DMAC, 0x660),
	INTC_VECT(DMAC, 0x680), INTC_VECT(DMAC, 0x6a0),
	INTC_VECT(DMAC, 0x780), INTC_VECT(DMAC, 0x7a0),
	INTC_VECT(DMAC, 0x7c0), INTC_VECT(DMAC, 0x7e0),
	INTC_VECT(DMAC, 0x6c0),
351 352 353
};

static DECLARE_INTC_DESC(intc_desc_dma8, "sh7750_dma8",
354
			 vectors_dma8, NULL,
355
			 NULL, prio_registers, NULL);
356 357 358 359 360 361
#endif

/* SH7750R, SH7751 and SH7751R all have two extra timer channels */
#if defined(CONFIG_CPU_SUBTYPE_SH7750R) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751) || \
	defined(CONFIG_CPU_SUBTYPE_SH7751R)
362
static struct intc_vect vectors_tmu34[] __initdata = {
363 364 365
	INTC_VECT(TMU3, 0xb00), INTC_VECT(TMU4, 0xb80),
};

366
static struct intc_mask_reg mask_registers[] __initdata = {
367 368 369 370 371 372 373 374 375
	{ 0xfe080040, 0xfe080060, 32, /* INTMSK00 / INTMSKCLR00 */
	  { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
	    0, 0, 0, 0, 0, 0, TMU4, TMU3,
	    PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
	    PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2,
	    PCIC1_PCIDMA3, PCIC0_PCISERR } },
};

static DECLARE_INTC_DESC(intc_desc_tmu34, "sh7750_tmu34",
376
			 vectors_tmu34, NULL,
377 378 379 380
			 mask_registers, prio_registers, NULL);
#endif

/* SH7750S, SH7750R, SH7751 and SH7751R all have IRLM priority registers */
381
static struct intc_vect vectors_irlm[] __initdata = {
382 383 384 385 386
	INTC_VECT(IRL0, 0x240), INTC_VECT(IRL1, 0x2a0),
	INTC_VECT(IRL2, 0x300), INTC_VECT(IRL3, 0x360),
};

static DECLARE_INTC_DESC(intc_desc_irlm, "sh7750_irlm", vectors_irlm, NULL,
387
			 NULL, prio_registers, NULL);
388 389 390

/* SH7751 and SH7751R both have PCI */
#if defined(CONFIG_CPU_SUBTYPE_SH7751) || defined(CONFIG_CPU_SUBTYPE_SH7751R)
391
static struct intc_vect vectors_pci[] __initdata = {
392 393 394 395 396 397
	INTC_VECT(PCIC0_PCISERR, 0xa00), INTC_VECT(PCIC1_PCIERR, 0xae0),
	INTC_VECT(PCIC1_PCIPWDWN, 0xac0), INTC_VECT(PCIC1_PCIPWON, 0xaa0),
	INTC_VECT(PCIC1_PCIDMA0, 0xa80), INTC_VECT(PCIC1_PCIDMA1, 0xa60),
	INTC_VECT(PCIC1_PCIDMA2, 0xa40), INTC_VECT(PCIC1_PCIDMA3, 0xa20),
};

398
static struct intc_group groups_pci[] __initdata = {
399 400
	INTC_GROUP(PCIC1, PCIC1_PCIERR, PCIC1_PCIPWDWN, PCIC1_PCIPWON,
		   PCIC1_PCIDMA0, PCIC1_PCIDMA1, PCIC1_PCIDMA2, PCIC1_PCIDMA3),
401
};
402 403

static DECLARE_INTC_DESC(intc_desc_pci, "sh7750_pci", vectors_pci, groups_pci,
404
			 mask_registers, prio_registers, NULL);
M
Magnus Damm 已提交
405
#endif
406

407 408 409
#if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
	defined(CONFIG_CPU_SUBTYPE_SH7750S) || \
	defined(CONFIG_CPU_SUBTYPE_SH7091)
410
void __init plat_irq_setup(void)
411
{
412 413 414 415 416 417 418
	/*
	 * same vectors for SH7750, SH7750S and SH7091 except for IRLM,
	 * see below..
	 */
	register_intc_controller(&intc_desc);
	register_intc_controller(&intc_desc_dma4);
}
M
Magnus Damm 已提交
419
#endif
420 421 422 423 424 425 426

#if defined(CONFIG_CPU_SUBTYPE_SH7750R)
void __init plat_irq_setup(void)
{
	register_intc_controller(&intc_desc);
	register_intc_controller(&intc_desc_dma8);
	register_intc_controller(&intc_desc_tmu34);
427
}
428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
#endif

#if defined(CONFIG_CPU_SUBTYPE_SH7751)
void __init plat_irq_setup(void)
{
	register_intc_controller(&intc_desc);
	register_intc_controller(&intc_desc_dma4);
	register_intc_controller(&intc_desc_tmu34);
	register_intc_controller(&intc_desc_pci);
}
#endif

#if defined(CONFIG_CPU_SUBTYPE_SH7751R)
void __init plat_irq_setup(void)
{
	register_intc_controller(&intc_desc);
	register_intc_controller(&intc_desc_dma8);
	register_intc_controller(&intc_desc_tmu34);
	register_intc_controller(&intc_desc_pci);
}
#endif
449 450 451 452

#define INTC_ICR	0xffd00000UL
#define INTC_ICR_IRLM   (1<<7)

453
void __init plat_irq_setup_pins(int mode)
454
{
455 456
#if defined(CONFIG_CPU_SUBTYPE_SH7750) || defined(CONFIG_CPU_SUBTYPE_SH7091)
	BUG(); /* impossible to mask interrupts on SH7750 and SH7091 */
457
	return;
458 459
#endif

460 461
	switch (mode) {
	case IRQ_MODE_IRQ: /* individual interrupt mode for IRL3-0 */
462
		__raw_writew(__raw_readw(INTC_ICR) | INTC_ICR_IRLM, INTC_ICR);
463 464 465 466 467
		register_intc_controller(&intc_desc_irlm);
		break;
	default:
		BUG();
	}
468
}