i2c-sh_mobile.c 27.8 KB
Newer Older
1 2 3
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
4 5
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

21 22
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
23 24
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
25 26 27 28 29
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
30 31
#include <linux/kernel.h>
#include <linux/module.h>
32
#include <linux/of_device.h>
33
#include <linux/platform_device.h>
34
#include <linux/pm_runtime.h>
35
#include <linux/slab.h>
36

37 38 39
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
40
/* BUS:     S     A8     ACK   P(*)                                         */
41 42
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
43
/* ICCR: 0x94       0x90                                                    */
44 45 46
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
47
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
48 49
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
50
/* ICCR: 0x94                    0x90                                       */
51 52 53
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
54
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
55 56
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
57
/* ICCR: 0x94                                  0x90                         */
58 59 60 61 62 63 64 65 66 67
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
68
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
69 70 71 72 73 74
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
75
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
76 77 78 79 80
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
81
/* 3 byte receive       [TX] | [RX]                                     (*) */
82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
96
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
97 98 99 100 101 102 103 104
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
105 106 107 108 109
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
110

111 112
enum sh_mobile_i2c_op {
	OP_START = 0,
113 114
	OP_TX_FIRST,
	OP_TX,
115 116
	OP_TX_STOP,
	OP_TX_TO_RX,
117
	OP_RX,
118
	OP_RX_STOP,
119
	OP_RX_STOP_DATA,
120 121 122 123 124 125
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
126
	unsigned long bus_speed;
127
	unsigned int clks_per_count;
128
	struct clk *clk;
129 130
	u_int8_t icic;
	u_int8_t flags;
131 132
	u_int16_t iccl;
	u_int16_t icch;
133 134 135 136 137 138

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
139
	bool send_stop;
140
	bool stop_after_dma;
W
Wolfram Sang 已提交
141

142
	struct resource *res;
W
Wolfram Sang 已提交
143 144 145 146
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
147 148
};

149 150
struct sh_mobile_dt_config {
	int clks_per_count;
151
	void (*setup)(struct sh_mobile_i2c_data *pd);
152 153
};

154 155
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

156 157
#define STANDARD_MODE		100000
#define FAST_MODE		400000
158 159

/* Register offsets */
160 161 162 163 164 165
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
166
#define ICSTART			0x70
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

184 185
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
186 187
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
188 189 190 191 192
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

193 194
#define ICSTART_ICSTART		0x10

195 196
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
197 198 199
	if (offs == ICIC)
		data |= pd->icic;

200 201 202 203 204 205 206 207 208 209 210 211 212 213
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

214
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
215 216 217 218 219 220 221 222 223 224 225
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
226
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
227 228
}

229
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
245
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
246 247
}

248
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
249
{
250 251
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
252
	uint16_t max_val;
253 254

	/* Get clock rate after clock is enabled */
255
	clk_prepare_enable(pd->clk);
256
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000;
257
	clk_disable_unprepare(pd->clk);
258
	i2c_clk_khz /= pd->clks_per_count;
259 260 261 262 263 264 265 266 267 268 269 270

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
271
		return -EINVAL;
272 273
	}

274
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
275 276 277 278 279 280 281 282 283
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

	max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;
	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

284
	/* one more bit of ICCL in ICIC */
285
	if (pd->iccl & 0x100)
286
		pd->icic |= ICIC_ICCLB8;
287
	else
288
		pd->icic &= ~ICIC_ICCLB8;
289

290
	/* one more bit of ICCH in ICIC */
291
	if (pd->icch & 0x100)
292 293 294
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;
295

296
	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
297
	return 0;
298 299
}

300 301 302 303 304 305 306 307 308 309 310
static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
311
	case OP_START: /* issue start and trigger DTE interrupt */
312
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
313
		break;
314
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
315 316
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
317
		break;
318
	case OP_TX: /* write data */
319
		iic_wr(pd, ICDR, data);
320
		break;
321
	case OP_TX_STOP: /* issue a stop (or rep_start) */
322 323
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
324 325
		break;
	case OP_TX_TO_RX: /* select read mode */
326
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
327
		break;
328
	case OP_RX: /* just read data */
329
		ret = iic_rd(pd, ICDR);
330
		break;
331
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
332 333
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
334
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
335 336
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
337 338 339
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
340
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
341 342 343 344 345 346 347 348 349
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

350
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
351
{
352
	return pd->pos == -1;
353 354 355 356 357 358 359
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
360
		*buf = i2c_8bit_addr_from_msg(pd->msg);
361 362 363 364 365 366 367 368 369 370
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
371
	if (pd->pos == pd->msg->len) {
372
		i2c_op(pd, OP_TX_STOP, 0);
373
		return 1;
W
Wolfram Sang 已提交
374
	}
375 376

	sh_mobile_i2c_get_data(pd, &data);
377
	i2c_op(pd, sh_mobile_i2c_is_first_byte(pd) ? OP_TX_FIRST : OP_TX, data);
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
407 408 409 410 411 412 413
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

414 415 416 417 418
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
419
		} else if (real_pos >= 0) {
420
			data = i2c_op(pd, OP_RX, 0);
421
		}
422

M
Magnus Damm 已提交
423 424
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
425 426 427 428 429 430
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

431 432
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
433
	struct sh_mobile_i2c_data *pd = dev_id;
434
	unsigned char sr;
W
Wolfram Sang 已提交
435
	int wakeup = 0;
436

437
	sr = iic_rd(pd, ICSR);
438
	pd->sr |= sr; /* remember state */
439 440

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
441 442
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
443

W
Wolfram Sang 已提交
444 445 446 447
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
448
		/* don't interrupt transaction - continue to issue stop */
449
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
450
	else if (pd->msg->flags & I2C_M_RD)
451 452 453
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
454

W
Wolfram Sang 已提交
455 456 457 458
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

459
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
460
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
461 462 463 464 465 466

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

467 468 469
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

470 471 472
	return IRQ_HANDLED;
}

473 474 475 476 477 478 479 480 481 482 483
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
484 485 486 487 488 489 490 491 492
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

493
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
494 495 496 497 498 499
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

500
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
501
	pd->pos = pd->msg->len;
502
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
503 504 505 506

	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

507 508 509 510 511 512 513 514 515 516
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
517 518
		dev_dbg(dev, "request_channel failed for %s (%ld)\n", chan_name,
			PTR_ERR(chan));
519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
543 544 545 546 547 548 549 550 551
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

552 553 554 555 556 557 558 559 560
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
561
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
562 563
		return;

564
	dma_addr = dma_map_single(chan->device->dev, pd->msg->buf, pd->msg->len, dir);
565
	if (dma_mapping_error(chan->device->dev, dma_addr)) {
W
Wolfram Sang 已提交
566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

597 598
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
599
{
600 601
	if (usr_msg->len == 0 && (usr_msg->flags & I2C_M_RD)) {
		dev_err(pd->dev, "Unsupported zero length i2c read\n");
602
		return -EOPNOTSUPP;
603 604
	}

605 606
	if (do_init) {
		/* Initialize channel registers */
607
		iic_wr(pd, ICCR, ICCR_SCP);
608

609
		/* Enable channel and configure rx ack */
610
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
611

612 613 614 615
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
616 617 618 619 620

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

W
Wolfram Sang 已提交
621 622 623
	if (pd->msg->len > 8)
		sh_mobile_i2c_xfer_dma(pd);

624
	/* Enable all interrupts to begin with */
625
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
626 627 628
	return 0;
}

629 630 631 632 633 634 635 636 637 638 639
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
640
			return -ENXIO;
641 642 643 644

		udelay(10);
	}

645
	return i ? 0 : -ETIMEDOUT;
646 647
}

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
663 664 665 666 667
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
668 669 670 671 672 673
			break;
		}

		udelay(10);
	}

674
	return i ? 0 : -ETIMEDOUT;
675 676
}

677 678 679 680 681 682 683
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
684 685
	int i;
	long timeout;
686

687 688
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
689 690 691

	/* Process all messages */
	for (i = 0; i < num; i++) {
692
		bool do_start = pd->send_stop || !i;
693
		msg = &msgs[i];
694
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
695
		pd->stop_after_dma = false;
696

697
		err = start_ch(pd, msg, do_start);
698 699 700
		if (err)
			break;

701 702
		if (do_start)
			i2c_op(pd, OP_START, 0);
703 704

		/* The interrupt handler takes care of the rest... */
705
		timeout = wait_event_timeout(pd->wait,
706
				       pd->sr & (ICSR_TACK | SW_DONE),
707
				       adapter->timeout);
708
		if (!timeout) {
709
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
710 711 712
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

713 714 715
			err = -ETIMEDOUT;
			break;
		}
716

717 718 719 720
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
721
		if (err < 0)
722 723 724
			break;
	}

725
	/* Disable channel */
726
	iic_wr(pd, ICCR, ICCR_SCP);
727 728 729

	/* Disable clock and mark device as idle */
	pm_runtime_put_sync(pd->dev);
730

731
	return err ?: num;
732 733 734 735
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
736
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
737 738
}

739
static const struct i2c_algorithm sh_mobile_i2c_algorithm = {
740 741 742 743
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770
/*
 * r8a7740 chip has lasting errata on I2C I/O pad reset.
 * this is work-around for it.
 */
static void sh_mobile_i2c_r8a7740_workaround(struct sh_mobile_i2c_data *pd)
{
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
	iic_rd(pd, ICCR); /* dummy read */

	iic_set_clr(pd, ICSTART, ICSTART_ICSTART, 0);
	iic_rd(pd, ICSTART); /* dummy read */

	udelay(10);

	iic_wr(pd, ICCR, ICCR_SCP);
	iic_wr(pd, ICSTART, 0);

	udelay(10);

	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
	iic_wr(pd, ICCR, 0);
	udelay(10);
	iic_wr(pd, ICCR, ICCR_TRS);
	udelay(10);
}

771 772 773 774
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
};

775
static const struct sh_mobile_dt_config fast_clock_dt_config = {
776 777 778
	.clks_per_count = 2,
};

779 780 781 782 783
static const struct sh_mobile_dt_config r8a7740_dt_config = {
	.clks_per_count = 1,
	.setup = sh_mobile_i2c_r8a7740_workaround,
};

784
static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
785
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
786
	{ .compatible = "renesas,iic-r8a7740", .data = &r8a7740_dt_config },
787 788 789 790 791
	{ .compatible = "renesas,iic-r8a7790", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
792
	{ .compatible = "renesas,rcar-gen2-iic", .data = &fast_clock_dt_config },
793
	{ .compatible = "renesas,iic-r8a7795", .data = &fast_clock_dt_config },
794
	{ .compatible = "renesas,rcar-gen3-iic", .data = &fast_clock_dt_config },
795
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
796
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
797 798 799 800
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
801 802
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
803
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
804
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
805
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
806 807
	}

W
Wolfram Sang 已提交
808
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
809
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
810
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
811 812 813
	}
}

W
Wolfram Sang 已提交
814
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
815 816
{
	struct resource *res;
817 818
	resource_size_t n;
	int k = 0, ret;
819 820

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
821 822
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
823
					  0, dev_name(&dev->dev), pd);
824 825 826
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
827
			}
828 829 830 831
		}
		k++;
	}

832
	return k > 0 ? 0 : -ENOENT;
833 834 835 836 837 838 839
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
840
	const struct sh_mobile_dt_config *config;
841
	int ret;
842
	u32 bus_speed;
843

844 845
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
846 847
		return -ENOMEM;

848
	pd->clk = devm_clk_get(&dev->dev, NULL);
849
	if (IS_ERR(pd->clk)) {
850
		dev_err(&dev->dev, "cannot get clock\n");
851
		return PTR_ERR(pd->clk);
852 853
	}

W
Wolfram Sang 已提交
854
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
855
	if (ret)
856
		return ret;
857 858 859 860 861 862

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

863
	pd->res = res;
864
	pd->reg = devm_ioremap_resource(&dev->dev, res);
865 866
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
867

868 869
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
	pd->bus_speed = ret ? STANDARD_MODE : bus_speed;
870
	pd->clks_per_count = 1;
871

872 873
	config = of_device_get_match_data(&dev->dev);
	if (config) {
874
		pd->clks_per_count = config->clks_per_count;
875

876 877
		if (config->setup)
			config->setup(pd);
878
	}
879

880 881 882
	/* The IIC blocks on SH-Mobile ARM processors
	 * come with two new bits in ICIC.
	 */
883
	if (resource_size(res) > 0x17)
884 885
		pd->flags |= IIC_FLAG_HAS_ICIC67;

886 887 888
	ret = sh_mobile_i2c_init(pd);
	if (ret)
		return ret;
889

W
Wolfram Sang 已提交
890 891 892
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
893
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
894

895 896 897 898 899 900 901 902 903 904 905 906 907
	/* Enable Runtime PM for this device.
	 *
	 * Also tell the Runtime PM core to ignore children
	 * for this device since it is valid for us to suspend
	 * this I2C master driver even though the slave devices
	 * on the I2C bus may not be suspended.
	 *
	 * The state of the I2C hardware bus is unaffected by
	 * the Runtime PM state.
	 */
	pm_suspend_ignore_children(&dev->dev, true);
	pm_runtime_enable(&dev->dev);

908 909 910 911 912 913 914 915 916
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
917
	adap->dev.of_node = dev->dev.of_node;
918 919 920

	strlcpy(adap->name, dev->name, sizeof(adap->name));

921 922
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
923 924 925

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
926
		sh_mobile_i2c_release_dma(pd);
927
		return ret;
928 929
	}

930
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
931

932 933 934 935 936 937 938 939
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
940
	sh_mobile_i2c_release_dma(pd);
941
	pm_runtime_disable(&dev->dev);
942 943 944
	return 0;
}

945 946 947 948 949 950 951 952 953 954 955 956
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

957
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
958 959 960 961
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

962 963 964
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
965
		.pm		= &sh_mobile_i2c_dev_pm_ops,
966
		.of_match_table = sh_mobile_i2c_dt_ids,
967 968 969 970 971 972 973 974 975
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
976
subsys_initcall(sh_mobile_i2c_adap_init);
977 978 979 980 981 982 983 984

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
985
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
986
MODULE_LICENSE("GPL v2");
987
MODULE_ALIAS("platform:i2c-sh_mobile");