i2c-sh_mobile.c 28.1 KB
Newer Older
1 2 3
/*
 * SuperH Mobile I2C Controller
 *
W
Wolfram Sang 已提交
4 5
 * Copyright (C) 2014 Wolfram Sang <wsa@sang-engineering.com>
 *
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
 * Copyright (C) 2008 Magnus Damm
 *
 * Portions of the code based on out-of-tree driver i2c-sh7343.c
 * Copyright (c) 2006 Carlos Munoz <carlos@kenati.com>
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 */

21 22
#include <linux/clk.h>
#include <linux/delay.h>
W
Wolfram Sang 已提交
23 24
#include <linux/dmaengine.h>
#include <linux/dma-mapping.h>
25 26 27 28 29 30
#include <linux/err.h>
#include <linux/i2c.h>
#include <linux/i2c/i2c-sh_mobile.h>
#include <linux/init.h>
#include <linux/interrupt.h>
#include <linux/io.h>
31 32
#include <linux/kernel.h>
#include <linux/module.h>
33
#include <linux/of_device.h>
34
#include <linux/platform_device.h>
35
#include <linux/pm_runtime.h>
36
#include <linux/slab.h>
37

38 39 40
/* Transmit operation:                                                      */
/*                                                                          */
/* 0 byte transmit                                                          */
41
/* BUS:     S     A8     ACK   P(*)                                         */
42 43 44 45 46 47
/* IRQ:       DTE   WAIT                                                    */
/* ICIC:                                                                    */
/* ICCR: 0x94 0x90                                                          */
/* ICDR:      A8                                                            */
/*                                                                          */
/* 1 byte transmit                                                          */
48
/* BUS:     S     A8     ACK   D8(1)   ACK   P(*)                           */
49 50 51 52 53 54
/* IRQ:       DTE   WAIT         WAIT                                       */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94       0x90                                                    */
/* ICDR:      A8    D8(1)                                                   */
/*                                                                          */
/* 2 byte transmit                                                          */
55
/* BUS:     S     A8     ACK   D8(1)   ACK   D8(2)   ACK   P(*)             */
56 57 58 59 60 61 62 63 64 65 66 67 68
/* IRQ:       DTE   WAIT         WAIT          WAIT                         */
/* ICIC:      -DTE                                                          */
/* ICCR: 0x94                    0x90                                       */
/* ICDR:      A8    D8(1)        D8(2)                                      */
/*                                                                          */
/* 3 bytes or more, +---------+ gets repeated                               */
/*                                                                          */
/*                                                                          */
/* Receive operation:                                                       */
/*                                                                          */
/* 0 byte receive - not supported since slave may hold SDA low              */
/*                                                                          */
/* 1 byte receive       [TX] | [RX]                                         */
69
/* BUS:     S     A8     ACK | D8(1)   ACK   P(*)                           */
70 71 72 73 74 75
/* IRQ:       DTE   WAIT     |   WAIT     DTE                               */
/* ICIC:      -DTE           |   +DTE                                       */
/* ICCR: 0x94       0x81     |   0xc0                                       */
/* ICDR:      A8             |            D8(1)                             */
/*                                                                          */
/* 2 byte receive        [TX]| [RX]                                         */
76
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   P(*)             */
77 78 79 80 81
/* IRQ:       DTE   WAIT     |   WAIT          WAIT     DTE                 */
/* ICIC:      -DTE           |                 +DTE                         */
/* ICCR: 0x94       0x81     |                 0xc0                         */
/* ICDR:      A8             |                 D8(1)    D8(2)               */
/*                                                                          */
82
/* 3 byte receive       [TX] | [RX]                                     (*) */
83 84 85 86 87 88 89 90 91 92 93 94 95 96
/* BUS:     S     A8     ACK | D8(1)   ACK   D8(2)   ACK   D8(3)   ACK    P */
/* IRQ:       DTE   WAIT     |   WAIT          WAIT         WAIT      DTE   */
/* ICIC:      -DTE           |                              +DTE            */
/* ICCR: 0x94       0x81     |                              0xc0            */
/* ICDR:      A8             |                 D8(1)        D8(2)     D8(3) */
/*                                                                          */
/* 4 bytes or more, this part is repeated    +---------+                    */
/*                                                                          */
/*                                                                          */
/* Interrupt order and BUSY flag                                            */
/*     ___                                                 _                */
/* SDA ___\___XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXAAAAAAAAA___/                 */
/* SCL      \_/1\_/2\_/3\_/4\_/5\_/6\_/7\_/8\___/9\_____/                   */
/*                                                                          */
97
/*        S   D7  D6  D5  D4  D3  D2  D1  D0              P(*)              */
98 99 100 101 102 103 104 105
/*                                           ___                            */
/* WAIT IRQ ________________________________/   \___________                */
/* TACK IRQ ____________________________________/   \_______                */
/* DTE  IRQ __________________________________________/   \_                */
/* AL   IRQ XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX                */
/*         _______________________________________________                  */
/* BUSY __/                                               \_                */
/*                                                                          */
106 107 108 109 110
/* (*) The STOP condition is only sent by the master at the end of the last */
/* I2C message or if the I2C_M_STOP flag is set. Similarly, the BUSY bit is */
/* only cleared after the STOP condition, so, between messages we have to   */
/* poll for the DTE bit.                                                    */
/*                                                                          */
111

112 113
enum sh_mobile_i2c_op {
	OP_START = 0,
114 115
	OP_TX_FIRST,
	OP_TX,
116
	OP_TX_STOP,
W
Wolfram Sang 已提交
117
	OP_TX_STOP_DATA,
118
	OP_TX_TO_RX,
119
	OP_RX,
120
	OP_RX_STOP,
121
	OP_RX_STOP_DATA,
122 123 124 125 126 127
};

struct sh_mobile_i2c_data {
	struct device *dev;
	void __iomem *reg;
	struct i2c_adapter adap;
128
	unsigned long bus_speed;
129
	unsigned int clks_per_count;
130
	struct clk *clk;
131 132
	u_int8_t icic;
	u_int8_t flags;
133 134
	u_int16_t iccl;
	u_int16_t icch;
135 136 137 138 139 140

	spinlock_t lock;
	wait_queue_head_t wait;
	struct i2c_msg *msg;
	int pos;
	int sr;
141
	bool send_stop;
142
	bool stop_after_dma;
W
Wolfram Sang 已提交
143

144
	struct resource *res;
W
Wolfram Sang 已提交
145 146 147 148
	struct dma_chan *dma_tx;
	struct dma_chan *dma_rx;
	struct scatterlist sg;
	enum dma_data_direction dma_direction;
149 150
};

151 152 153 154
struct sh_mobile_dt_config {
	int clks_per_count;
};

155 156
#define IIC_FLAG_HAS_ICIC67	(1 << 0)

157 158
#define STANDARD_MODE		100000
#define FAST_MODE		400000
159 160

/* Register offsets */
161 162 163 164 165 166
#define ICDR			0x00
#define ICCR			0x04
#define ICSR			0x08
#define ICIC			0x0c
#define ICCL			0x10
#define ICCH			0x14
167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183

/* Register bits */
#define ICCR_ICE		0x80
#define ICCR_RACK		0x40
#define ICCR_TRS		0x10
#define ICCR_BBSY		0x04
#define ICCR_SCP		0x01

#define ICSR_SCLM		0x80
#define ICSR_SDAM		0x40
#define SW_DONE			0x20
#define ICSR_BUSY		0x10
#define ICSR_AL			0x08
#define ICSR_TACK		0x04
#define ICSR_WAIT		0x02
#define ICSR_DTE		0x01

184 185
#define ICIC_ICCLB8		0x80
#define ICIC_ICCHB8		0x40
W
Wolfram Sang 已提交
186 187
#define ICIC_TDMAE		0x20
#define ICIC_RDMAE		0x10
188 189 190 191 192
#define ICIC_ALE		0x08
#define ICIC_TACKE		0x04
#define ICIC_WAITE		0x02
#define ICIC_DTEE		0x01

193 194
static void iic_wr(struct sh_mobile_i2c_data *pd, int offs, unsigned char data)
{
195 196 197
	if (offs == ICIC)
		data |= pd->icic;

198 199 200 201 202 203 204 205 206 207 208 209 210 211
	iowrite8(data, pd->reg + offs);
}

static unsigned char iic_rd(struct sh_mobile_i2c_data *pd, int offs)
{
	return ioread8(pd->reg + offs);
}

static void iic_set_clr(struct sh_mobile_i2c_data *pd, int offs,
			unsigned char set, unsigned char clr)
{
	iic_wr(pd, offs, (iic_rd(pd, offs) | set) & ~clr);
}

212
static u32 sh_mobile_i2c_iccl(unsigned long count_khz, u32 tLOW, u32 tf)
213 214 215 216 217 218 219 220 221 222 223
{
	/*
	 * Conditional expression:
	 *   ICCL >= COUNT_CLK * (tLOW + tf)
	 *
	 * SH-Mobile IIC hardware starts counting the LOW period of
	 * the SCL signal (tLOW) as soon as it pulls the SCL line.
	 * In order to meet the tLOW timing spec, we need to take into
	 * account the fall time of SCL signal (tf).  Default tf value
	 * should be 0.3 us, for safety.
	 */
224
	return (((count_khz * (tLOW + tf)) + 5000) / 10000);
225 226
}

227
static u32 sh_mobile_i2c_icch(unsigned long count_khz, u32 tHIGH, u32 tf)
228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
{
	/*
	 * Conditional expression:
	 *   ICCH >= COUNT_CLK * (tHIGH + tf)
	 *
	 * SH-Mobile IIC hardware is aware of SCL transition period 'tr',
	 * and can ignore it.  SH-Mobile IIC controller starts counting
	 * the HIGH period of the SCL signal (tHIGH) after the SCL input
	 * voltage increases at VIH.
	 *
	 * Afterward it turned out calculating ICCH using only tHIGH spec
	 * will result in violation of the tHD;STA timing spec.  We need
	 * to take into account the fall time of SDA signal (tf) at START
	 * condition, in order to meet both tHIGH and tHD;STA specs.
	 */
243
	return (((count_khz * (tHIGH + tf)) + 5000) / 10000);
244 245
}

246
static int sh_mobile_i2c_init(struct sh_mobile_i2c_data *pd)
247
{
248 249
	unsigned long i2c_clk_khz;
	u32 tHIGH, tLOW, tf;
250
	uint16_t max_val;
251 252

	/* Get clock rate after clock is enabled */
253
	clk_prepare_enable(pd->clk);
254
	i2c_clk_khz = clk_get_rate(pd->clk) / 1000;
255
	clk_disable_unprepare(pd->clk);
256
	i2c_clk_khz /= pd->clks_per_count;
257 258 259 260 261 262 263 264 265 266 267 268

	if (pd->bus_speed == STANDARD_MODE) {
		tLOW	= 47;	/* tLOW = 4.7 us */
		tHIGH	= 40;	/* tHD;STA = tHIGH = 4.0 us */
		tf	= 3;	/* tf = 0.3 us */
	} else if (pd->bus_speed == FAST_MODE) {
		tLOW	= 13;	/* tLOW = 1.3 us */
		tHIGH	= 6;	/* tHD;STA = tHIGH = 0.6 us */
		tf	= 3;	/* tf = 0.3 us */
	} else {
		dev_err(pd->dev, "unrecognized bus speed %lu Hz\n",
			pd->bus_speed);
269
		return -EINVAL;
270 271
	}

272
	pd->iccl = sh_mobile_i2c_iccl(i2c_clk_khz, tLOW, tf);
273 274 275 276 277 278 279 280 281
	pd->icch = sh_mobile_i2c_icch(i2c_clk_khz, tHIGH, tf);

	max_val = pd->flags & IIC_FLAG_HAS_ICIC67 ? 0x1ff : 0xff;
	if (pd->iccl > max_val || pd->icch > max_val) {
		dev_err(pd->dev, "timing values out of range: L/H=0x%x/0x%x\n",
			pd->iccl, pd->icch);
		return -EINVAL;
	}

282
	/* one more bit of ICCL in ICIC */
283
	if (pd->iccl & 0x100)
284
		pd->icic |= ICIC_ICCLB8;
285
	else
286
		pd->icic &= ~ICIC_ICCLB8;
287

288
	/* one more bit of ICCH in ICIC */
289
	if (pd->icch & 0x100)
290 291 292
		pd->icic |= ICIC_ICCHB8;
	else
		pd->icic &= ~ICIC_ICCHB8;
293

294
	dev_dbg(pd->dev, "timing values: L/H=0x%x/0x%x\n", pd->iccl, pd->icch);
295
	return 0;
296 297 298 299 300 301
}

static void activate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Wake up device and enable clock */
	pm_runtime_get_sync(pd->dev);
302
	clk_prepare_enable(pd->clk);
303

304
	/* Enable channel and configure rx ack */
305
	iic_set_clr(pd, ICCR, ICCR_ICE, 0);
306 307

	/* Mask all interrupts */
308
	iic_wr(pd, ICIC, 0);
309 310

	/* Set the clock */
311 312
	iic_wr(pd, ICCL, pd->iccl & 0xff);
	iic_wr(pd, ICCH, pd->icch & 0xff);
313 314 315 316 317
}

static void deactivate_ch(struct sh_mobile_i2c_data *pd)
{
	/* Clear/disable interrupts */
318 319
	iic_wr(pd, ICSR, 0);
	iic_wr(pd, ICIC, 0);
320 321

	/* Disable channel */
322
	iic_set_clr(pd, ICCR, 0, ICCR_ICE);
323

324
	/* Disable clock and mark device as idle */
325
	clk_disable_unprepare(pd->clk);
326
	pm_runtime_put_sync(pd->dev);
327 328 329 330 331 332 333 334 335 336 337 338 339
}

static unsigned char i2c_op(struct sh_mobile_i2c_data *pd,
			    enum sh_mobile_i2c_op op, unsigned char data)
{
	unsigned char ret = 0;
	unsigned long flags;

	dev_dbg(pd->dev, "op %d, data in 0x%02x\n", op, data);

	spin_lock_irqsave(&pd->lock, flags);

	switch (op) {
340
	case OP_START: /* issue start and trigger DTE interrupt */
341
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_TRS | ICCR_BBSY);
342
		break;
343
	case OP_TX_FIRST: /* disable DTE interrupt and write data */
344 345
		iic_wr(pd, ICIC, ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		iic_wr(pd, ICDR, data);
346
		break;
347
	case OP_TX: /* write data */
348
		iic_wr(pd, ICDR, data);
349
		break;
W
Wolfram Sang 已提交
350
	case OP_TX_STOP_DATA: /* write data and issue a stop afterwards */
351
		iic_wr(pd, ICDR, data);
W
Wolfram Sang 已提交
352 353
		/* fallthrough */
	case OP_TX_STOP: /* issue a stop */
354 355
		iic_wr(pd, ICCR, pd->send_stop ? ICCR_ICE | ICCR_TRS
					       : ICCR_ICE | ICCR_TRS | ICCR_BBSY);
356 357
		break;
	case OP_TX_TO_RX: /* select read mode */
358
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_SCP);
359
		break;
360
	case OP_RX: /* just read data */
361
		ret = iic_rd(pd, ICDR);
362
		break;
363
	case OP_RX_STOP: /* enable DTE interrupt, issue stop */
364 365
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
366
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
367 368
		break;
	case OP_RX_STOP_DATA: /* enable DTE interrupt, read data, issue stop */
369 370 371
		iic_wr(pd, ICIC,
		       ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
		ret = iic_rd(pd, ICDR);
372
		iic_wr(pd, ICCR, ICCR_ICE | ICCR_RACK);
373 374 375 376 377 378 379 380 381
		break;
	}

	spin_unlock_irqrestore(&pd->lock, flags);

	dev_dbg(pd->dev, "op %d, data out 0x%02x\n", op, ret);
	return ret;
}

382
static bool sh_mobile_i2c_is_first_byte(struct sh_mobile_i2c_data *pd)
383
{
384
	return pd->pos == -1;
385 386
}

387
static bool sh_mobile_i2c_is_last_byte(struct sh_mobile_i2c_data *pd)
388
{
389
	return pd->pos == pd->msg->len - 1;
390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408
}

static void sh_mobile_i2c_get_data(struct sh_mobile_i2c_data *pd,
				   unsigned char *buf)
{
	switch (pd->pos) {
	case -1:
		*buf = (pd->msg->addr & 0x7f) << 1;
		*buf |= (pd->msg->flags & I2C_M_RD) ? 1 : 0;
		break;
	default:
		*buf = pd->msg->buf[pd->pos];
	}
}

static int sh_mobile_i2c_isr_tx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;

W
Wolfram Sang 已提交
409 410
	if (pd->pos == pd->msg->len) {
		/* Send stop if we haven't yet (DMA case) */
411
		if (pd->send_stop && pd->stop_after_dma)
W
Wolfram Sang 已提交
412
			i2c_op(pd, OP_TX_STOP, 0);
413
		return 1;
W
Wolfram Sang 已提交
414
	}
415 416 417 418

	sh_mobile_i2c_get_data(pd, &data);

	if (sh_mobile_i2c_is_last_byte(pd))
W
Wolfram Sang 已提交
419
		i2c_op(pd, OP_TX_STOP_DATA, data);
420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452
	else if (sh_mobile_i2c_is_first_byte(pd))
		i2c_op(pd, OP_TX_FIRST, data);
	else
		i2c_op(pd, OP_TX, data);

	pd->pos++;
	return 0;
}

static int sh_mobile_i2c_isr_rx(struct sh_mobile_i2c_data *pd)
{
	unsigned char data;
	int real_pos;

	do {
		if (pd->pos <= -1) {
			sh_mobile_i2c_get_data(pd, &data);

			if (sh_mobile_i2c_is_first_byte(pd))
				i2c_op(pd, OP_TX_FIRST, data);
			else
				i2c_op(pd, OP_TX, data);
			break;
		}

		if (pd->pos == 0) {
			i2c_op(pd, OP_TX_TO_RX, 0);
			break;
		}

		real_pos = pd->pos - 2;

		if (pd->pos == pd->msg->len) {
453 454 455 456 457 458 459
			if (pd->stop_after_dma) {
				/* Simulate PIO end condition after DMA transfer */
				i2c_op(pd, OP_RX_STOP, 0);
				pd->pos++;
				break;
			}

460 461 462 463 464 465 466 467
			if (real_pos < 0) {
				i2c_op(pd, OP_RX_STOP, 0);
				break;
			}
			data = i2c_op(pd, OP_RX_STOP_DATA, 0);
		} else
			data = i2c_op(pd, OP_RX, 0);

M
Magnus Damm 已提交
468 469
		if (real_pos >= 0)
			pd->msg->buf[real_pos] = data;
470 471 472 473 474 475
	} while (0);

	pd->pos++;
	return pd->pos == (pd->msg->len + 2);
}

476 477
static irqreturn_t sh_mobile_i2c_isr(int irq, void *dev_id)
{
W
Wolfram Sang 已提交
478
	struct sh_mobile_i2c_data *pd = dev_id;
479
	unsigned char sr;
W
Wolfram Sang 已提交
480
	int wakeup = 0;
481

482
	sr = iic_rd(pd, ICSR);
483
	pd->sr |= sr; /* remember state */
484 485

	dev_dbg(pd->dev, "i2c_isr 0x%02x 0x%02x %s %d %d!\n", sr, pd->sr,
486 487
	       (pd->msg->flags & I2C_M_RD) ? "read" : "write",
	       pd->pos, pd->msg->len);
488

W
Wolfram Sang 已提交
489 490 491 492
	/* Kick off TxDMA after preface was done */
	if (pd->dma_direction == DMA_TO_DEVICE && pd->pos == 0)
		iic_set_clr(pd, ICIC, ICIC_TDMAE, 0);
	else if (sr & (ICSR_AL | ICSR_TACK))
493
		/* don't interrupt transaction - continue to issue stop */
494
		iic_wr(pd, ICSR, sr & ~(ICSR_AL | ICSR_TACK));
W
Wolfram Sang 已提交
495
	else if (pd->msg->flags & I2C_M_RD)
496 497 498
		wakeup = sh_mobile_i2c_isr_rx(pd);
	else
		wakeup = sh_mobile_i2c_isr_tx(pd);
499

W
Wolfram Sang 已提交
500 501 502 503
	/* Kick off RxDMA after preface was done */
	if (pd->dma_direction == DMA_FROM_DEVICE && pd->pos == 1)
		iic_set_clr(pd, ICIC, ICIC_RDMAE, 0);

504
	if (sr & ICSR_WAIT) /* TODO: add delay here to support slow acks */
505
		iic_wr(pd, ICSR, sr & ~ICSR_WAIT);
506 507 508 509 510 511

	if (wakeup) {
		pd->sr |= SW_DONE;
		wake_up(&pd->wait);
	}

512 513 514
	/* defeat write posting to avoid spurious WAIT interrupts */
	iic_rd(pd, ICSR);

515 516 517
	return IRQ_HANDLED;
}

518 519 520 521 522 523 524 525 526 527 528
static void sh_mobile_i2c_dma_unmap(struct sh_mobile_i2c_data *pd)
{
	struct dma_chan *chan = pd->dma_direction == DMA_FROM_DEVICE
				? pd->dma_rx : pd->dma_tx;

	dma_unmap_single(chan->device->dev, sg_dma_address(&pd->sg),
			 pd->msg->len, pd->dma_direction);

	pd->dma_direction = DMA_NONE;
}

W
Wolfram Sang 已提交
529 530 531 532 533 534 535 536 537
static void sh_mobile_i2c_cleanup_dma(struct sh_mobile_i2c_data *pd)
{
	if (pd->dma_direction == DMA_NONE)
		return;
	else if (pd->dma_direction == DMA_FROM_DEVICE)
		dmaengine_terminate_all(pd->dma_rx);
	else if (pd->dma_direction == DMA_TO_DEVICE)
		dmaengine_terminate_all(pd->dma_tx);

538
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
539 540 541 542 543 544
}

static void sh_mobile_i2c_dma_callback(void *data)
{
	struct sh_mobile_i2c_data *pd = data;

545
	sh_mobile_i2c_dma_unmap(pd);
W
Wolfram Sang 已提交
546
	pd->pos = pd->msg->len;
547
	pd->stop_after_dma = true;
W
Wolfram Sang 已提交
548 549 550 551

	iic_set_clr(pd, ICIC, 0, ICIC_TDMAE | ICIC_RDMAE);
}

552 553 554 555 556 557 558 559 560 561
static struct dma_chan *sh_mobile_i2c_request_dma_chan(struct device *dev,
				enum dma_transfer_direction dir, dma_addr_t port_addr)
{
	struct dma_chan *chan;
	struct dma_slave_config cfg;
	char *chan_name = dir == DMA_MEM_TO_DEV ? "tx" : "rx";
	int ret;

	chan = dma_request_slave_channel_reason(dev, chan_name);
	if (IS_ERR(chan)) {
562
		ret = PTR_ERR(chan);
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
		dev_dbg(dev, "request_channel failed for %s (%d)\n", chan_name, ret);
		return chan;
	}

	memset(&cfg, 0, sizeof(cfg));
	cfg.direction = dir;
	if (dir == DMA_MEM_TO_DEV) {
		cfg.dst_addr = port_addr;
		cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	} else {
		cfg.src_addr = port_addr;
		cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	ret = dmaengine_slave_config(chan, &cfg);
	if (ret) {
		dev_dbg(dev, "slave_config failed for %s (%d)\n", chan_name, ret);
		dma_release_channel(chan);
		return ERR_PTR(ret);
	}

	dev_dbg(dev, "got DMA channel for %s\n", chan_name);
	return chan;
}

W
Wolfram Sang 已提交
588 589 590 591 592 593 594 595 596
static void sh_mobile_i2c_xfer_dma(struct sh_mobile_i2c_data *pd)
{
	bool read = pd->msg->flags & I2C_M_RD;
	enum dma_data_direction dir = read ? DMA_FROM_DEVICE : DMA_TO_DEVICE;
	struct dma_chan *chan = read ? pd->dma_rx : pd->dma_tx;
	struct dma_async_tx_descriptor *txdesc;
	dma_addr_t dma_addr;
	dma_cookie_t cookie;

597 598 599 600 601 602 603 604 605
	if (PTR_ERR(chan) == -EPROBE_DEFER) {
		if (read)
			chan = pd->dma_rx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_DEV_TO_MEM,
									   pd->res->start + ICDR);
		else
			chan = pd->dma_tx = sh_mobile_i2c_request_dma_chan(pd->dev, DMA_MEM_TO_DEV,
									   pd->res->start + ICDR);
	}

W
Wolfram Sang 已提交
606
	if (IS_ERR(chan))
W
Wolfram Sang 已提交
607 608
		return;

609
	dma_addr = dma_map_single(chan->device->dev, pd->msg->buf, pd->msg->len, dir);
W
Wolfram Sang 已提交
610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
	if (dma_mapping_error(pd->dev, dma_addr)) {
		dev_dbg(pd->dev, "dma map failed, using PIO\n");
		return;
	}

	sg_dma_len(&pd->sg) = pd->msg->len;
	sg_dma_address(&pd->sg) = dma_addr;

	pd->dma_direction = dir;

	txdesc = dmaengine_prep_slave_sg(chan, &pd->sg, 1,
					 read ? DMA_DEV_TO_MEM : DMA_MEM_TO_DEV,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!txdesc) {
		dev_dbg(pd->dev, "dma prep slave sg failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	txdesc->callback = sh_mobile_i2c_dma_callback;
	txdesc->callback_param = pd;

	cookie = dmaengine_submit(txdesc);
	if (dma_submit_error(cookie)) {
		dev_dbg(pd->dev, "submitting dma failed, using PIO\n");
		sh_mobile_i2c_cleanup_dma(pd);
		return;
	}

	dma_async_issue_pending(chan);
}

642 643
static int start_ch(struct sh_mobile_i2c_data *pd, struct i2c_msg *usr_msg,
		    bool do_init)
644
{
645 646
	if (usr_msg->len == 0 && (usr_msg->flags & I2C_M_RD)) {
		dev_err(pd->dev, "Unsupported zero length i2c read\n");
647
		return -EOPNOTSUPP;
648 649
	}

650 651 652
	if (do_init) {
		/* Initialize channel registers */
		iic_set_clr(pd, ICCR, 0, ICCR_ICE);
653

654 655
		/* Enable channel and configure rx ack */
		iic_set_clr(pd, ICCR, ICCR_ICE, 0);
656

657 658 659 660
		/* Set the clock */
		iic_wr(pd, ICCL, pd->iccl & 0xff);
		iic_wr(pd, ICCH, pd->icch & 0xff);
	}
661 662 663 664 665

	pd->msg = usr_msg;
	pd->pos = -1;
	pd->sr = 0;

W
Wolfram Sang 已提交
666 667 668
	if (pd->msg->len > 8)
		sh_mobile_i2c_xfer_dma(pd);

669
	/* Enable all interrupts to begin with */
670
	iic_wr(pd, ICIC, ICIC_DTEE | ICIC_WAITE | ICIC_ALE | ICIC_TACKE);
671 672 673
	return 0;
}

674 675 676 677 678 679 680 681 682 683 684
static int poll_dte(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		if (val & ICSR_DTE)
			break;

		if (val & ICSR_TACK)
685
			return -ENXIO;
686 687 688 689

		udelay(10);
	}

690
	return i ? 0 : -ETIMEDOUT;
691 692
}

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
static int poll_busy(struct sh_mobile_i2c_data *pd)
{
	int i;

	for (i = 1000; i; i--) {
		u_int8_t val = iic_rd(pd, ICSR);

		dev_dbg(pd->dev, "val 0x%02x pd->sr 0x%02x\n", val, pd->sr);

		/* the interrupt handler may wake us up before the
		 * transfer is finished, so poll the hardware
		 * until we're done.
		 */
		if (!(val & ICSR_BUSY)) {
			/* handle missing acknowledge and arbitration lost */
708 709 710 711 712
			val |= pd->sr;
			if (val & ICSR_TACK)
				return -ENXIO;
			if (val & ICSR_AL)
				return -EAGAIN;
713 714 715 716 717 718
			break;
		}

		udelay(10);
	}

719
	return i ? 0 : -ETIMEDOUT;
720 721
}

722 723 724 725 726 727 728
static int sh_mobile_i2c_xfer(struct i2c_adapter *adapter,
			      struct i2c_msg *msgs,
			      int num)
{
	struct sh_mobile_i2c_data *pd = i2c_get_adapdata(adapter);
	struct i2c_msg	*msg;
	int err = 0;
729
	int i, k;
730 731 732 733 734

	activate_ch(pd);

	/* Process all messages */
	for (i = 0; i < num; i++) {
735
		bool do_start = pd->send_stop || !i;
736
		msg = &msgs[i];
737
		pd->send_stop = i == num - 1 || msg->flags & I2C_M_STOP;
738
		pd->stop_after_dma = false;
739

740
		err = start_ch(pd, msg, do_start);
741 742 743
		if (err)
			break;

744 745
		if (do_start)
			i2c_op(pd, OP_START, 0);
746 747 748 749 750

		/* The interrupt handler takes care of the rest... */
		k = wait_event_timeout(pd->wait,
				       pd->sr & (ICSR_TACK | SW_DONE),
				       5 * HZ);
751
		if (!k) {
752
			dev_err(pd->dev, "Transfer request timed out\n");
W
Wolfram Sang 已提交
753 754 755
			if (pd->dma_direction != DMA_NONE)
				sh_mobile_i2c_cleanup_dma(pd);

756 757 758
			err = -ETIMEDOUT;
			break;
		}
759

760 761 762 763
		if (pd->send_stop)
			err = poll_busy(pd);
		else
			err = poll_dte(pd);
764
		if (err < 0)
765 766 767 768 769 770 771 772 773 774 775 776
			break;
	}

	deactivate_ch(pd);

	if (!err)
		err = num;
	return err;
}

static u32 sh_mobile_i2c_func(struct i2c_adapter *adapter)
{
777
	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
778 779 780 781 782 783 784
}

static struct i2c_algorithm sh_mobile_i2c_algorithm = {
	.functionality	= sh_mobile_i2c_func,
	.master_xfer	= sh_mobile_i2c_xfer,
};

785 786 787 788
static const struct sh_mobile_dt_config default_dt_config = {
	.clks_per_count = 1,
};

789
static const struct sh_mobile_dt_config fast_clock_dt_config = {
790 791 792 793 794
	.clks_per_count = 2,
};

static const struct of_device_id sh_mobile_i2c_dt_ids[] = {
	{ .compatible = "renesas,rmobile-iic", .data = &default_dt_config },
795 796 797 798 799 800 801
	{ .compatible = "renesas,iic-r8a73a4", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7790", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7791", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7792", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7793", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-r8a7794", .data = &fast_clock_dt_config },
	{ .compatible = "renesas,iic-sh73a0", .data = &fast_clock_dt_config },
802 803 804 805
	{},
};
MODULE_DEVICE_TABLE(of, sh_mobile_i2c_dt_ids);

W
Wolfram Sang 已提交
806 807
static void sh_mobile_i2c_release_dma(struct sh_mobile_i2c_data *pd)
{
W
Wolfram Sang 已提交
808
	if (!IS_ERR(pd->dma_tx)) {
W
Wolfram Sang 已提交
809
		dma_release_channel(pd->dma_tx);
W
Wolfram Sang 已提交
810
		pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
811 812
	}

W
Wolfram Sang 已提交
813
	if (!IS_ERR(pd->dma_rx)) {
W
Wolfram Sang 已提交
814
		dma_release_channel(pd->dma_rx);
W
Wolfram Sang 已提交
815
		pd->dma_rx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
816 817 818
	}
}

W
Wolfram Sang 已提交
819
static int sh_mobile_i2c_hook_irqs(struct platform_device *dev, struct sh_mobile_i2c_data *pd)
820 821
{
	struct resource *res;
822 823
	resource_size_t n;
	int k = 0, ret;
824 825

	while ((res = platform_get_resource(dev, IORESOURCE_IRQ, k))) {
826 827
		for (n = res->start; n <= res->end; n++) {
			ret = devm_request_irq(&dev->dev, n, sh_mobile_i2c_isr,
W
Wolfram Sang 已提交
828
					  0, dev_name(&dev->dev), pd);
829 830 831
			if (ret) {
				dev_err(&dev->dev, "cannot request IRQ %pa\n", &n);
				return ret;
832
			}
833 834 835 836
		}
		k++;
	}

837
	return k > 0 ? 0 : -ENOENT;
838 839 840 841
}

static int sh_mobile_i2c_probe(struct platform_device *dev)
{
J
Jingoo Han 已提交
842
	struct i2c_sh_mobile_platform_data *pdata = dev_get_platdata(&dev->dev);
843 844 845 846
	struct sh_mobile_i2c_data *pd;
	struct i2c_adapter *adap;
	struct resource *res;
	int ret;
847
	u32 bus_speed;
848

849 850
	pd = devm_kzalloc(&dev->dev, sizeof(struct sh_mobile_i2c_data), GFP_KERNEL);
	if (!pd)
851 852
		return -ENOMEM;

853
	pd->clk = devm_clk_get(&dev->dev, NULL);
854
	if (IS_ERR(pd->clk)) {
855
		dev_err(&dev->dev, "cannot get clock\n");
856
		return PTR_ERR(pd->clk);
857 858
	}

W
Wolfram Sang 已提交
859
	ret = sh_mobile_i2c_hook_irqs(dev, pd);
860
	if (ret)
861
		return ret;
862 863 864 865 866 867

	pd->dev = &dev->dev;
	platform_set_drvdata(dev, pd);

	res = platform_get_resource(dev, IORESOURCE_MEM, 0);

868
	pd->res = res;
869
	pd->reg = devm_ioremap_resource(&dev->dev, res);
870 871
	if (IS_ERR(pd->reg))
		return PTR_ERR(pd->reg);
872

873
	/* Use platform data bus speed or STANDARD_MODE */
874 875 876
	ret = of_property_read_u32(dev->dev.of_node, "clock-frequency", &bus_speed);
	pd->bus_speed = ret ? STANDARD_MODE : bus_speed;

877
	pd->clks_per_count = 1;
878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894

	if (dev->dev.of_node) {
		const struct of_device_id *match;

		match = of_match_device(sh_mobile_i2c_dt_ids, &dev->dev);
		if (match) {
			const struct sh_mobile_dt_config *config;

			config = match->data;
			pd->clks_per_count = config->clks_per_count;
		}
	} else {
		if (pdata && pdata->bus_speed)
			pd->bus_speed = pdata->bus_speed;
		if (pdata && pdata->clks_per_count)
			pd->clks_per_count = pdata->clks_per_count;
	}
895

896 897 898
	/* The IIC blocks on SH-Mobile ARM processors
	 * come with two new bits in ICIC.
	 */
899
	if (resource_size(res) > 0x17)
900 901
		pd->flags |= IIC_FLAG_HAS_ICIC67;

902 903 904
	ret = sh_mobile_i2c_init(pd);
	if (ret)
		return ret;
905

W
Wolfram Sang 已提交
906 907 908
	/* Init DMA */
	sg_init_table(&pd->sg, 1);
	pd->dma_direction = DMA_NONE;
909
	pd->dma_rx = pd->dma_tx = ERR_PTR(-EPROBE_DEFER);
W
Wolfram Sang 已提交
910

911 912 913 914 915 916 917 918 919 920 921 922 923
	/* Enable Runtime PM for this device.
	 *
	 * Also tell the Runtime PM core to ignore children
	 * for this device since it is valid for us to suspend
	 * this I2C master driver even though the slave devices
	 * on the I2C bus may not be suspended.
	 *
	 * The state of the I2C hardware bus is unaffected by
	 * the Runtime PM state.
	 */
	pm_suspend_ignore_children(&dev->dev, true);
	pm_runtime_enable(&dev->dev);

924 925 926 927 928 929 930 931 932
	/* setup the private data */
	adap = &pd->adap;
	i2c_set_adapdata(adap, pd);

	adap->owner = THIS_MODULE;
	adap->algo = &sh_mobile_i2c_algorithm;
	adap->dev.parent = &dev->dev;
	adap->retries = 5;
	adap->nr = dev->id;
933
	adap->dev.of_node = dev->dev.of_node;
934 935 936

	strlcpy(adap->name, dev->name, sizeof(adap->name));

937 938
	spin_lock_init(&pd->lock);
	init_waitqueue_head(&pd->wait);
939 940 941

	ret = i2c_add_numbered_adapter(adap);
	if (ret < 0) {
W
Wolfram Sang 已提交
942
		sh_mobile_i2c_release_dma(pd);
943
		dev_err(&dev->dev, "cannot add numbered adapter\n");
944
		return ret;
945 946
	}

947
	dev_info(&dev->dev, "I2C adapter %d, bus speed %lu Hz\n", adap->nr, pd->bus_speed);
948

949 950 951 952 953 954 955 956
	return 0;
}

static int sh_mobile_i2c_remove(struct platform_device *dev)
{
	struct sh_mobile_i2c_data *pd = platform_get_drvdata(dev);

	i2c_del_adapter(&pd->adap);
W
Wolfram Sang 已提交
957
	sh_mobile_i2c_release_dma(pd);
958
	pm_runtime_disable(&dev->dev);
959 960 961
	return 0;
}

962 963 964 965 966 967 968 969 970 971 972 973
static int sh_mobile_i2c_runtime_nop(struct device *dev)
{
	/* Runtime PM callback shared between ->runtime_suspend()
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

974
static const struct dev_pm_ops sh_mobile_i2c_dev_pm_ops = {
975 976 977 978
	.runtime_suspend = sh_mobile_i2c_runtime_nop,
	.runtime_resume = sh_mobile_i2c_runtime_nop,
};

979 980 981
static struct platform_driver sh_mobile_i2c_driver = {
	.driver		= {
		.name		= "i2c-sh_mobile",
982
		.pm		= &sh_mobile_i2c_dev_pm_ops,
983
		.of_match_table = sh_mobile_i2c_dt_ids,
984 985 986 987 988 989 990 991 992
	},
	.probe		= sh_mobile_i2c_probe,
	.remove		= sh_mobile_i2c_remove,
};

static int __init sh_mobile_i2c_adap_init(void)
{
	return platform_driver_register(&sh_mobile_i2c_driver);
}
W
Wolfram Sang 已提交
993
subsys_initcall(sh_mobile_i2c_adap_init);
994 995 996 997 998 999 1000 1001

static void __exit sh_mobile_i2c_adap_exit(void)
{
	platform_driver_unregister(&sh_mobile_i2c_driver);
}
module_exit(sh_mobile_i2c_adap_exit);

MODULE_DESCRIPTION("SuperH Mobile I2C Bus Controller driver");
W
Wolfram Sang 已提交
1002
MODULE_AUTHOR("Magnus Damm and Wolfram Sang");
1003
MODULE_LICENSE("GPL v2");
1004
MODULE_ALIAS("platform:i2c-sh_mobile");