spi-atmel.c 38.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
/*
 * Driver for Atmel AT32 and AT91 SPI Controllers
 *
 * Copyright (C) 2006 Atmel Corporation
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

#include <linux/kernel.h>
#include <linux/clk.h>
#include <linux/module.h>
#include <linux/platform_device.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
17
#include <linux/dmaengine.h>
18 19 20
#include <linux/err.h>
#include <linux/interrupt.h>
#include <linux/spi/spi.h>
21
#include <linux/slab.h>
22
#include <linux/platform_data/atmel.h>
23
#include <linux/platform_data/dma-atmel.h>
24
#include <linux/of.h>
25

26 27
#include <linux/io.h>
#include <linux/gpio.h>
W
Wenyou Yang 已提交
28
#include <linux/pinctrl/consumer.h>
29
#include <linux/pm_runtime.h>
30

G
Grant Likely 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43
/* SPI register offsets */
#define SPI_CR					0x0000
#define SPI_MR					0x0004
#define SPI_RDR					0x0008
#define SPI_TDR					0x000c
#define SPI_SR					0x0010
#define SPI_IER					0x0014
#define SPI_IDR					0x0018
#define SPI_IMR					0x001c
#define SPI_CSR0				0x0030
#define SPI_CSR1				0x0034
#define SPI_CSR2				0x0038
#define SPI_CSR3				0x003c
44
#define SPI_VERSION				0x00fc
G
Grant Likely 已提交
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
#define SPI_RPR					0x0100
#define SPI_RCR					0x0104
#define SPI_TPR					0x0108
#define SPI_TCR					0x010c
#define SPI_RNPR				0x0110
#define SPI_RNCR				0x0114
#define SPI_TNPR				0x0118
#define SPI_TNCR				0x011c
#define SPI_PTCR				0x0120
#define SPI_PTSR				0x0124

/* Bitfields in CR */
#define SPI_SPIEN_OFFSET			0
#define SPI_SPIEN_SIZE				1
#define SPI_SPIDIS_OFFSET			1
#define SPI_SPIDIS_SIZE				1
#define SPI_SWRST_OFFSET			7
#define SPI_SWRST_SIZE				1
#define SPI_LASTXFER_OFFSET			24
#define SPI_LASTXFER_SIZE			1

/* Bitfields in MR */
#define SPI_MSTR_OFFSET				0
#define SPI_MSTR_SIZE				1
#define SPI_PS_OFFSET				1
#define SPI_PS_SIZE				1
#define SPI_PCSDEC_OFFSET			2
#define SPI_PCSDEC_SIZE				1
#define SPI_FDIV_OFFSET				3
#define SPI_FDIV_SIZE				1
#define SPI_MODFDIS_OFFSET			4
#define SPI_MODFDIS_SIZE			1
77 78
#define SPI_WDRBT_OFFSET			5
#define SPI_WDRBT_SIZE				1
G
Grant Likely 已提交
79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173
#define SPI_LLB_OFFSET				7
#define SPI_LLB_SIZE				1
#define SPI_PCS_OFFSET				16
#define SPI_PCS_SIZE				4
#define SPI_DLYBCS_OFFSET			24
#define SPI_DLYBCS_SIZE				8

/* Bitfields in RDR */
#define SPI_RD_OFFSET				0
#define SPI_RD_SIZE				16

/* Bitfields in TDR */
#define SPI_TD_OFFSET				0
#define SPI_TD_SIZE				16

/* Bitfields in SR */
#define SPI_RDRF_OFFSET				0
#define SPI_RDRF_SIZE				1
#define SPI_TDRE_OFFSET				1
#define SPI_TDRE_SIZE				1
#define SPI_MODF_OFFSET				2
#define SPI_MODF_SIZE				1
#define SPI_OVRES_OFFSET			3
#define SPI_OVRES_SIZE				1
#define SPI_ENDRX_OFFSET			4
#define SPI_ENDRX_SIZE				1
#define SPI_ENDTX_OFFSET			5
#define SPI_ENDTX_SIZE				1
#define SPI_RXBUFF_OFFSET			6
#define SPI_RXBUFF_SIZE				1
#define SPI_TXBUFE_OFFSET			7
#define SPI_TXBUFE_SIZE				1
#define SPI_NSSR_OFFSET				8
#define SPI_NSSR_SIZE				1
#define SPI_TXEMPTY_OFFSET			9
#define SPI_TXEMPTY_SIZE			1
#define SPI_SPIENS_OFFSET			16
#define SPI_SPIENS_SIZE				1

/* Bitfields in CSR0 */
#define SPI_CPOL_OFFSET				0
#define SPI_CPOL_SIZE				1
#define SPI_NCPHA_OFFSET			1
#define SPI_NCPHA_SIZE				1
#define SPI_CSAAT_OFFSET			3
#define SPI_CSAAT_SIZE				1
#define SPI_BITS_OFFSET				4
#define SPI_BITS_SIZE				4
#define SPI_SCBR_OFFSET				8
#define SPI_SCBR_SIZE				8
#define SPI_DLYBS_OFFSET			16
#define SPI_DLYBS_SIZE				8
#define SPI_DLYBCT_OFFSET			24
#define SPI_DLYBCT_SIZE				8

/* Bitfields in RCR */
#define SPI_RXCTR_OFFSET			0
#define SPI_RXCTR_SIZE				16

/* Bitfields in TCR */
#define SPI_TXCTR_OFFSET			0
#define SPI_TXCTR_SIZE				16

/* Bitfields in RNCR */
#define SPI_RXNCR_OFFSET			0
#define SPI_RXNCR_SIZE				16

/* Bitfields in TNCR */
#define SPI_TXNCR_OFFSET			0
#define SPI_TXNCR_SIZE				16

/* Bitfields in PTCR */
#define SPI_RXTEN_OFFSET			0
#define SPI_RXTEN_SIZE				1
#define SPI_RXTDIS_OFFSET			1
#define SPI_RXTDIS_SIZE				1
#define SPI_TXTEN_OFFSET			8
#define SPI_TXTEN_SIZE				1
#define SPI_TXTDIS_OFFSET			9
#define SPI_TXTDIS_SIZE				1

/* Constants for BITS */
#define SPI_BITS_8_BPT				0
#define SPI_BITS_9_BPT				1
#define SPI_BITS_10_BPT				2
#define SPI_BITS_11_BPT				3
#define SPI_BITS_12_BPT				4
#define SPI_BITS_13_BPT				5
#define SPI_BITS_14_BPT				6
#define SPI_BITS_15_BPT				7
#define SPI_BITS_16_BPT				8

/* Bit manipulation macros */
#define SPI_BIT(name) \
	(1 << SPI_##name##_OFFSET)
174
#define SPI_BF(name, value) \
G
Grant Likely 已提交
175
	(((value) & ((1 << SPI_##name##_SIZE) - 1)) << SPI_##name##_OFFSET)
176
#define SPI_BFEXT(name, value) \
G
Grant Likely 已提交
177
	(((value) >> SPI_##name##_OFFSET) & ((1 << SPI_##name##_SIZE) - 1))
178 179 180
#define SPI_BFINS(name, value, old) \
	(((old) & ~(((1 << SPI_##name##_SIZE) - 1) << SPI_##name##_OFFSET)) \
	  | SPI_BF(name, value))
G
Grant Likely 已提交
181 182

/* Register access macros */
183
#define spi_readl(port, reg) \
G
Grant Likely 已提交
184
	__raw_readl((port)->regs + SPI_##reg)
185
#define spi_writel(port, reg, value) \
G
Grant Likely 已提交
186 187
	__raw_writel((value), (port)->regs + SPI_##reg)

188 189 190 191 192
/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
 * cache operations; better heuristics consider wordsize and bitrate.
 */
#define DMA_MIN_BYTES	16

193 194
#define SPI_DMA_TIMEOUT		(msecs_to_jiffies(1000))

195 196
#define AUTOSUSPEND_TIMEOUT	2000

197 198 199 200 201 202 203 204 205 206 207
struct atmel_spi_dma {
	struct dma_chan			*chan_rx;
	struct dma_chan			*chan_tx;
	struct scatterlist		sgrx;
	struct scatterlist		sgtx;
	struct dma_async_tx_descriptor	*data_desc_rx;
	struct dma_async_tx_descriptor	*data_desc_tx;

	struct at_dma_slave	dma_slave;
};

208 209 210 211 212
struct atmel_spi_caps {
	bool	is_spi2;
	bool	has_wdrbt;
	bool	has_dma_support;
};
213 214 215 216 217 218 219 220

/*
 * The core SPI transfer engine just talks to a register bank to set up
 * DMA transfers; transfer queue progress is driven by IRQs.  The clock
 * framework provides the base clock, subdivided for each spi_device.
 */
struct atmel_spi {
	spinlock_t		lock;
221
	unsigned long		flags;
222

223
	phys_addr_t		phybase;
224 225 226 227 228 229
	void __iomem		*regs;
	int			irq;
	struct clk		*clk;
	struct platform_device	*pdev;

	struct spi_transfer	*current_transfer;
230
	int			current_remaining_bytes;
231
	int			done_status;
232

233 234
	struct completion	xfer_completion;

235
	/* scratch buffer */
236 237
	void			*buffer;
	dma_addr_t		buffer_dma;
238 239

	struct atmel_spi_caps	caps;
240 241 242 243 244

	bool			use_dma;
	bool			use_pdc;
	/* dmaengine data */
	struct atmel_spi_dma	dma;
245 246 247

	bool			keep_cs;
	bool			cs_active;
248 249
};

250 251 252 253 254 255
/* Controller-specific per-slave state */
struct atmel_spi_device {
	unsigned int		npcs_pin;
	u32			csr;
};

256 257 258
#define BUFFER_SIZE		PAGE_SIZE
#define INVALID_DMA_ADDRESS	0xffffffff

259 260 261 262 263 264 265 266
/*
 * Version 2 of the SPI controller has
 *  - CR.LASTXFER
 *  - SPI_MR.DIV32 may become FDIV or must-be-zero (here: always zero)
 *  - SPI_SR.TXEMPTY, SPI_SR.NSSR (and corresponding irqs)
 *  - SPI_CSRx.CSAAT
 *  - SPI_CSRx.SBCR allows faster clocking
 */
267
static bool atmel_spi_is_v2(struct atmel_spi *as)
268
{
269
	return as->caps.is_spi2;
270 271
}

272 273 274
/*
 * Earlier SPI controllers (e.g. on at91rm9200) have a design bug whereby
 * they assume that spi slave device state will not change on deselect, so
275 276 277
 * that automagic deselection is OK.  ("NPCSx rises if no data is to be
 * transmitted")  Not so!  Workaround uses nCSx pins as GPIOs; or newer
 * controllers have CSAAT and friends.
278
 *
279 280 281 282 283 284 285 286 287 288 289
 * Since the CSAAT functionality is a bit weird on newer controllers as
 * well, we use GPIO to control nCSx pins on all controllers, updating
 * MR.PCS to avoid confusing the controller.  Using GPIOs also lets us
 * support active-high chipselects despite the controller's belief that
 * only active-low devices/systems exists.
 *
 * However, at91rm9200 has a second erratum whereby nCS0 doesn't work
 * right when driven with GPIO.  ("Mode Fault does not allow more than one
 * Master on Chip Select 0.")  No workaround exists for that ... so for
 * nCS0 on that chip, we (a) don't use the GPIO, (b) can't support CS_HIGH,
 * and (c) will trigger that first erratum in some cases.
290 291
 */

292
static void cs_activate(struct atmel_spi *as, struct spi_device *spi)
293
{
294
	struct atmel_spi_device *asd = spi->controller_state;
295
	unsigned active = spi->mode & SPI_CS_HIGH;
296 297
	u32 mr;

298
	if (atmel_spi_is_v2(as)) {
299 300 301
		spi_writel(as, CSR0 + 4 * spi->chip_select, asd->csr);
		/* For the low SPI version, there is a issue that PDC transfer
		 * on CS1,2,3 needs SPI_CSR0.BITS config as SPI_CSR1,2,3.BITS
302 303
		 */
		spi_writel(as, CSR0, asd->csr);
304
		if (as->caps.has_wdrbt) {
305 306 307 308 309
			spi_writel(as, MR,
					SPI_BF(PCS, ~(0x01 << spi->chip_select))
					| SPI_BIT(WDRBT)
					| SPI_BIT(MODFDIS)
					| SPI_BIT(MSTR));
310
		} else {
311 312 313 314
			spi_writel(as, MR,
					SPI_BF(PCS, ~(0x01 << spi->chip_select))
					| SPI_BIT(MODFDIS)
					| SPI_BIT(MSTR));
315
		}
316

317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
		mr = spi_readl(as, MR);
		gpio_set_value(asd->npcs_pin, active);
	} else {
		u32 cpol = (spi->mode & SPI_CPOL) ? SPI_BIT(CPOL) : 0;
		int i;
		u32 csr;

		/* Make sure clock polarity is correct */
		for (i = 0; i < spi->master->num_chipselect; i++) {
			csr = spi_readl(as, CSR0 + 4 * i);
			if ((csr ^ cpol) & SPI_BIT(CPOL))
				spi_writel(as, CSR0 + 4 * i,
						csr ^ SPI_BIT(CPOL));
		}

		mr = spi_readl(as, MR);
		mr = SPI_BFINS(PCS, ~(1 << spi->chip_select), mr);
		if (spi->chip_select != 0)
			gpio_set_value(asd->npcs_pin, active);
		spi_writel(as, MR, mr);
	}
338 339

	dev_dbg(&spi->dev, "activate %u%s, mr %08x\n",
340
			asd->npcs_pin, active ? " (high)" : "",
341
			mr);
342 343
}

344
static void cs_deactivate(struct atmel_spi *as, struct spi_device *spi)
345
{
346
	struct atmel_spi_device *asd = spi->controller_state;
347
	unsigned active = spi->mode & SPI_CS_HIGH;
348 349 350 351 352 353 354 355 356 357
	u32 mr;

	/* only deactivate *this* device; sometimes transfers to
	 * another device may be active when this routine is called.
	 */
	mr = spi_readl(as, MR);
	if (~SPI_BFEXT(PCS, mr) & (1 << spi->chip_select)) {
		mr = SPI_BFINS(PCS, 0xf, mr);
		spi_writel(as, MR, mr);
	}
358

359
	dev_dbg(&spi->dev, "DEactivate %u%s, mr %08x\n",
360
			asd->npcs_pin, active ? " (low)" : "",
361 362
			mr);

363
	if (atmel_spi_is_v2(as) || spi->chip_select != 0)
364
		gpio_set_value(asd->npcs_pin, !active);
365 366
}

367
static void atmel_spi_lock(struct atmel_spi *as) __acquires(&as->lock)
368 369 370 371
{
	spin_lock_irqsave(&as->lock, as->flags);
}

372
static void atmel_spi_unlock(struct atmel_spi *as) __releases(&as->lock)
373 374 375 376
{
	spin_unlock_irqrestore(&as->lock, as->flags);
}

377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static inline bool atmel_spi_use_dma(struct atmel_spi *as,
				struct spi_transfer *xfer)
{
	return as->use_dma && xfer->len >= DMA_MIN_BYTES;
}

static int atmel_spi_dma_slave_config(struct atmel_spi *as,
				struct dma_slave_config *slave_config,
				u8 bits_per_word)
{
	int err = 0;

	if (bits_per_word > 8) {
		slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
		slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
	} else {
		slave_config->dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
		slave_config->src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
	}

	slave_config->dst_addr = (dma_addr_t)as->phybase + SPI_TDR;
	slave_config->src_addr = (dma_addr_t)as->phybase + SPI_RDR;
	slave_config->src_maxburst = 1;
	slave_config->dst_maxburst = 1;
	slave_config->device_fc = false;

	slave_config->direction = DMA_MEM_TO_DEV;
	if (dmaengine_slave_config(as->dma.chan_tx, slave_config)) {
		dev_err(&as->pdev->dev,
			"failed to configure tx dma channel\n");
		err = -EINVAL;
	}

	slave_config->direction = DMA_DEV_TO_MEM;
	if (dmaengine_slave_config(as->dma.chan_rx, slave_config)) {
		dev_err(&as->pdev->dev,
			"failed to configure rx dma channel\n");
		err = -EINVAL;
	}

	return err;
}

420
static bool filter(struct dma_chan *chan, void *pdata)
421
{
422 423
	struct atmel_spi_dma *sl_pdata = pdata;
	struct at_dma_slave *sl;
424

425 426 427 428
	if (!sl_pdata)
		return false;

	sl = &sl_pdata->dma_slave;
429 430 431 432 433 434 435 436 437 438 439
	if (sl->dma_dev == chan->device->dev) {
		chan->private = sl;
		return true;
	} else {
		return false;
	}
}

static int atmel_spi_configure_dma(struct atmel_spi *as)
{
	struct dma_slave_config	slave_config;
440
	struct device *dev = &as->pdev->dev;
441 442
	int err;

443 444 445
	dma_cap_mask_t mask;
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);
446

447 448 449 450 451 452 453 454
	as->dma.chan_tx = dma_request_slave_channel_compat(mask, filter,
							   &as->dma,
							   dev, "tx");
	if (!as->dma.chan_tx) {
		dev_err(dev,
			"DMA TX channel not available, SPI unable to use DMA\n");
		err = -EBUSY;
		goto error;
455
	}
456 457 458 459 460 461 462 463

	as->dma.chan_rx = dma_request_slave_channel_compat(mask, filter,
							   &as->dma,
							   dev, "rx");

	if (!as->dma.chan_rx) {
		dev_err(dev,
			"DMA RX channel not available, SPI unable to use DMA\n");
464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487
		err = -EBUSY;
		goto error;
	}

	err = atmel_spi_dma_slave_config(as, &slave_config, 8);
	if (err)
		goto error;

	dev_info(&as->pdev->dev,
			"Using %s (tx) and %s (rx) for DMA transfers\n",
			dma_chan_name(as->dma.chan_tx),
			dma_chan_name(as->dma.chan_rx));
	return 0;
error:
	if (as->dma.chan_rx)
		dma_release_channel(as->dma.chan_rx);
	if (as->dma.chan_tx)
		dma_release_channel(as->dma.chan_tx);
	return err;
}

static void atmel_spi_stop_dma(struct atmel_spi *as)
{
	if (as->dma.chan_rx)
488
		dmaengine_terminate_all(as->dma.chan_rx);
489
	if (as->dma.chan_tx)
490
		dmaengine_terminate_all(as->dma.chan_tx);
491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506
}

static void atmel_spi_release_dma(struct atmel_spi *as)
{
	if (as->dma.chan_rx)
		dma_release_channel(as->dma.chan_rx);
	if (as->dma.chan_tx)
		dma_release_channel(as->dma.chan_tx);
}

/* This function is called by the DMA driver from tasklet context */
static void dma_callback(void *data)
{
	struct spi_master	*master = data;
	struct atmel_spi	*as = spi_master_get_devdata(master);

507
	complete(&as->xfer_completion);
508 509 510 511 512 513 514 515 516
}

/*
 * Next transfer using PIO.
 */
static void atmel_spi_next_xfer_pio(struct spi_master *master,
				struct spi_transfer *xfer)
{
	struct atmel_spi	*as = spi_master_get_devdata(master);
517
	unsigned long xfer_pos = xfer->len - as->current_remaining_bytes;
518 519 520 521 522 523 524 525 526 527

	dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_pio\n");

	/* Make sure data is not remaining in RDR */
	spi_readl(as, RDR);
	while (spi_readl(as, SR) & SPI_BIT(RDRF)) {
		spi_readl(as, RDR);
		cpu_relax();
	}

528
	if (xfer->tx_buf) {
529
		if (xfer->bits_per_word > 8)
530
			spi_writel(as, TDR, *(u16 *)(xfer->tx_buf + xfer_pos));
531
		else
532 533
			spi_writel(as, TDR, *(u8 *)(xfer->tx_buf + xfer_pos));
	} else {
534
		spi_writel(as, TDR, 0);
535
	}
536 537

	dev_dbg(master->dev.parent,
538 539 540
		"  start pio xfer %p: len %u tx %p rx %p bitpw %d\n",
		xfer, xfer->len, xfer->tx_buf, xfer->rx_buf,
		xfer->bits_per_word);
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600

	/* Enable relevant interrupts */
	spi_writel(as, IER, SPI_BIT(RDRF) | SPI_BIT(OVRES));
}

/*
 * Submit next transfer for DMA.
 */
static int atmel_spi_next_xfer_dma_submit(struct spi_master *master,
				struct spi_transfer *xfer,
				u32 *plen)
{
	struct atmel_spi	*as = spi_master_get_devdata(master);
	struct dma_chan		*rxchan = as->dma.chan_rx;
	struct dma_chan		*txchan = as->dma.chan_tx;
	struct dma_async_tx_descriptor *rxdesc;
	struct dma_async_tx_descriptor *txdesc;
	struct dma_slave_config	slave_config;
	dma_cookie_t		cookie;
	u32	len = *plen;

	dev_vdbg(master->dev.parent, "atmel_spi_next_xfer_dma_submit\n");

	/* Check that the channels are available */
	if (!rxchan || !txchan)
		return -ENODEV;

	/* release lock for DMA operations */
	atmel_spi_unlock(as);

	/* prepare the RX dma transfer */
	sg_init_table(&as->dma.sgrx, 1);
	if (xfer->rx_buf) {
		as->dma.sgrx.dma_address = xfer->rx_dma + xfer->len - *plen;
	} else {
		as->dma.sgrx.dma_address = as->buffer_dma;
		if (len > BUFFER_SIZE)
			len = BUFFER_SIZE;
	}

	/* prepare the TX dma transfer */
	sg_init_table(&as->dma.sgtx, 1);
	if (xfer->tx_buf) {
		as->dma.sgtx.dma_address = xfer->tx_dma + xfer->len - *plen;
	} else {
		as->dma.sgtx.dma_address = as->buffer_dma;
		if (len > BUFFER_SIZE)
			len = BUFFER_SIZE;
		memset(as->buffer, 0, len);
	}

	sg_dma_len(&as->dma.sgtx) = len;
	sg_dma_len(&as->dma.sgrx) = len;

	*plen = len;

	if (atmel_spi_dma_slave_config(as, &slave_config, 8))
		goto err_exit;

	/* Send both scatterlists */
601 602 603
	rxdesc = dmaengine_prep_slave_sg(rxchan, &as->dma.sgrx, 1,
					 DMA_FROM_DEVICE,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
604 605 606
	if (!rxdesc)
		goto err_dma;

607 608 609
	txdesc = dmaengine_prep_slave_sg(txchan, &as->dma.sgtx, 1,
					 DMA_TO_DEVICE,
					 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
610 611 612 613
	if (!txdesc)
		goto err_dma;

	dev_dbg(master->dev.parent,
614 615 616
		"  start dma xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
		xfer, xfer->len, xfer->tx_buf, (unsigned long long)xfer->tx_dma,
		xfer->rx_buf, (unsigned long long)xfer->rx_dma);
617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646

	/* Enable relevant interrupts */
	spi_writel(as, IER, SPI_BIT(OVRES));

	/* Put the callback on the RX transfer only, that should finish last */
	rxdesc->callback = dma_callback;
	rxdesc->callback_param = master;

	/* Submit and fire RX and TX with TX last so we're ready to read! */
	cookie = rxdesc->tx_submit(rxdesc);
	if (dma_submit_error(cookie))
		goto err_dma;
	cookie = txdesc->tx_submit(txdesc);
	if (dma_submit_error(cookie))
		goto err_dma;
	rxchan->device->device_issue_pending(rxchan);
	txchan->device->device_issue_pending(txchan);

	/* take back lock */
	atmel_spi_lock(as);
	return 0;

err_dma:
	spi_writel(as, IDR, SPI_BIT(OVRES));
	atmel_spi_stop_dma(as);
err_exit:
	atmel_spi_lock(as);
	return -ENOMEM;
}

S
Silvester Erdeg 已提交
647 648 649 650 651 652 653 654 655 656 657
static void atmel_spi_next_xfer_data(struct spi_master *master,
				struct spi_transfer *xfer,
				dma_addr_t *tx_dma,
				dma_addr_t *rx_dma,
				u32 *plen)
{
	struct atmel_spi	*as = spi_master_get_devdata(master);
	u32			len = *plen;

	/* use scratch buffer only when rx or tx data is unspecified */
	if (xfer->rx_buf)
658
		*rx_dma = xfer->rx_dma + xfer->len - *plen;
S
Silvester Erdeg 已提交
659 660 661 662 663
	else {
		*rx_dma = as->buffer_dma;
		if (len > BUFFER_SIZE)
			len = BUFFER_SIZE;
	}
664

S
Silvester Erdeg 已提交
665
	if (xfer->tx_buf)
666
		*tx_dma = xfer->tx_dma + xfer->len - *plen;
S
Silvester Erdeg 已提交
667 668 669 670 671 672 673 674 675 676 677 678
	else {
		*tx_dma = as->buffer_dma;
		if (len > BUFFER_SIZE)
			len = BUFFER_SIZE;
		memset(as->buffer, 0, len);
		dma_sync_single_for_device(&as->pdev->dev,
				as->buffer_dma, len, DMA_TO_DEVICE);
	}

	*plen = len;
}

679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
static int atmel_spi_set_xfer_speed(struct atmel_spi *as,
				    struct spi_device *spi,
				    struct spi_transfer *xfer)
{
	u32			scbr, csr;
	unsigned long		bus_hz;

	/* v1 chips start out at half the peripheral bus speed. */
	bus_hz = clk_get_rate(as->clk);
	if (!atmel_spi_is_v2(as))
		bus_hz /= 2;

	/*
	 * Calculate the lowest divider that satisfies the
	 * constraint, assuming div32/fdiv/mbz == 0.
	 */
	if (xfer->speed_hz)
		scbr = DIV_ROUND_UP(bus_hz, xfer->speed_hz);
	else
		/*
		 * This can happend if max_speed is null.
		 * In this case, we set the lowest possible speed
		 */
		scbr = 0xff;

	/*
	 * If the resulting divider doesn't fit into the
	 * register bitfield, we can't satisfy the constraint.
	 */
	if (scbr >= (1 << SPI_SCBR_SIZE)) {
		dev_err(&spi->dev,
			"setup: %d Hz too slow, scbr %u; min %ld Hz\n",
			xfer->speed_hz, scbr, bus_hz/255);
		return -EINVAL;
	}
	if (scbr == 0) {
		dev_err(&spi->dev,
			"setup: %d Hz too high, scbr %u; max %ld Hz\n",
			xfer->speed_hz, scbr, bus_hz);
		return -EINVAL;
	}
	csr = spi_readl(as, CSR0 + 4 * spi->chip_select);
	csr = SPI_BFINS(SCBR, scbr, csr);
	spi_writel(as, CSR0 + 4 * spi->chip_select, csr);

	return 0;
}

727
/*
728
 * Submit next transfer for PDC.
729 730
 * lock is held, spi irq is blocked
 */
731
static void atmel_spi_pdc_next_xfer(struct spi_master *master,
732 733
					struct spi_message *msg,
					struct spi_transfer *xfer)
734 735
{
	struct atmel_spi	*as = spi_master_get_devdata(master);
736
	u32			len;
737 738
	dma_addr_t		tx_dma, rx_dma;

739
	spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
740

741 742 743
	len = as->current_remaining_bytes;
	atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
	as->current_remaining_bytes -= len;
744

745 746
	spi_writel(as, RPR, rx_dma);
	spi_writel(as, TPR, tx_dma);
747

748 749 750 751
	if (msg->spi->bits_per_word > 8)
		len >>= 1;
	spi_writel(as, RCR, len);
	spi_writel(as, TCR, len);
752

753 754 755 756 757
	dev_dbg(&msg->spi->dev,
		"  start xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
		xfer, xfer->len, xfer->tx_buf,
		(unsigned long long)xfer->tx_dma, xfer->rx_buf,
		(unsigned long long)xfer->rx_dma);
758

759 760
	if (as->current_remaining_bytes) {
		len = as->current_remaining_bytes;
S
Silvester Erdeg 已提交
761
		atmel_spi_next_xfer_data(master, xfer, &tx_dma, &rx_dma, &len);
762
		as->current_remaining_bytes -= len;
763

S
Silvester Erdeg 已提交
764 765
		spi_writel(as, RNPR, rx_dma);
		spi_writel(as, TNPR, tx_dma);
766

S
Silvester Erdeg 已提交
767 768 769 770
		if (msg->spi->bits_per_word > 8)
			len >>= 1;
		spi_writel(as, RNCR, len);
		spi_writel(as, TNCR, len);
771 772

		dev_dbg(&msg->spi->dev,
773 774 775 776
			"  next xfer %p: len %u tx %p/%08llx rx %p/%08llx\n",
			xfer, xfer->len, xfer->tx_buf,
			(unsigned long long)xfer->tx_dma, xfer->rx_buf,
			(unsigned long long)xfer->rx_dma);
S
Silvester Erdeg 已提交
777 778 779
	}

	/* REVISIT: We're waiting for ENDRX before we start the next
780 781 782 783 784 785 786 787 788
	 * transfer because we need to handle some difficult timing
	 * issues otherwise. If we wait for ENDTX in one transfer and
	 * then starts waiting for ENDRX in the next, it's difficult
	 * to tell the difference between the ENDRX interrupt we're
	 * actually waiting for and the ENDRX interrupt of the
	 * previous transfer.
	 *
	 * It should be doable, though. Just not now...
	 */
789
	spi_writel(as, IER, SPI_BIT(ENDRX) | SPI_BIT(OVRES));
790 791 792
	spi_writel(as, PTCR, SPI_BIT(TXTEN) | SPI_BIT(RXTEN));
}

D
David Brownell 已提交
793 794 795
/*
 * For DMA, tx_buf/tx_dma have the same relationship as rx_buf/rx_dma:
 *  - The buffer is either valid for CPU access, else NULL
796
 *  - If the buffer is valid, so is its DMA address
D
David Brownell 已提交
797
 *
798
 * This driver manages the dma address unless message->is_dma_mapped.
D
David Brownell 已提交
799 800
 */
static int
801 802
atmel_spi_dma_map_xfer(struct atmel_spi *as, struct spi_transfer *xfer)
{
D
David Brownell 已提交
803 804
	struct device	*dev = &as->pdev->dev;

805
	xfer->tx_dma = xfer->rx_dma = INVALID_DMA_ADDRESS;
D
David Brownell 已提交
806
	if (xfer->tx_buf) {
807 808 809 810
		/* tx_buf is a const void* where we need a void * for the dma
		 * mapping */
		void *nonconst_tx = (void *)xfer->tx_buf;

D
David Brownell 已提交
811
		xfer->tx_dma = dma_map_single(dev,
812
				nonconst_tx, xfer->len,
813
				DMA_TO_DEVICE);
814
		if (dma_mapping_error(dev, xfer->tx_dma))
D
David Brownell 已提交
815 816 817 818
			return -ENOMEM;
	}
	if (xfer->rx_buf) {
		xfer->rx_dma = dma_map_single(dev,
819 820
				xfer->rx_buf, xfer->len,
				DMA_FROM_DEVICE);
821
		if (dma_mapping_error(dev, xfer->rx_dma)) {
D
David Brownell 已提交
822 823 824 825 826 827 828 829
			if (xfer->tx_buf)
				dma_unmap_single(dev,
						xfer->tx_dma, xfer->len,
						DMA_TO_DEVICE);
			return -ENOMEM;
		}
	}
	return 0;
830 831 832 833 834 835
}

static void atmel_spi_dma_unmap_xfer(struct spi_master *master,
				     struct spi_transfer *xfer)
{
	if (xfer->tx_dma != INVALID_DMA_ADDRESS)
T
Tony Jones 已提交
836
		dma_unmap_single(master->dev.parent, xfer->tx_dma,
837 838
				 xfer->len, DMA_TO_DEVICE);
	if (xfer->rx_dma != INVALID_DMA_ADDRESS)
T
Tony Jones 已提交
839
		dma_unmap_single(master->dev.parent, xfer->rx_dma,
840 841 842
				 xfer->len, DMA_FROM_DEVICE);
}

843 844 845 846 847 848 849 850 851 852 853 854 855 856
static void atmel_spi_disable_pdc_transfer(struct atmel_spi *as)
{
	spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
}

/* Called from IRQ
 *
 * Must update "current_remaining_bytes" to keep track of data
 * to transfer.
 */
static void
atmel_spi_pump_pio_data(struct atmel_spi *as, struct spi_transfer *xfer)
{
	u8		*rxp;
857
	u16		*rxp16;
858 859 860
	unsigned long	xfer_pos = xfer->len - as->current_remaining_bytes;

	if (xfer->rx_buf) {
861 862 863 864 865 866 867
		if (xfer->bits_per_word > 8) {
			rxp16 = (u16 *)(((u8 *)xfer->rx_buf) + xfer_pos);
			*rxp16 = spi_readl(as, RDR);
		} else {
			rxp = ((u8 *)xfer->rx_buf) + xfer_pos;
			*rxp = spi_readl(as, RDR);
		}
868 869 870
	} else {
		spi_readl(as, RDR);
	}
871
	if (xfer->bits_per_word > 8) {
872 873 874
		if (as->current_remaining_bytes > 2)
			as->current_remaining_bytes -= 2;
		else
875 876 877 878
			as->current_remaining_bytes = 0;
	} else {
		as->current_remaining_bytes--;
	}
879 880 881 882 883
}

/* Interrupt
 *
 * No need for locking in this Interrupt handler: done_status is the
884
 * only information modified.
885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
 */
static irqreturn_t
atmel_spi_pio_interrupt(int irq, void *dev_id)
{
	struct spi_master	*master = dev_id;
	struct atmel_spi	*as = spi_master_get_devdata(master);
	u32			status, pending, imr;
	struct spi_transfer	*xfer;
	int			ret = IRQ_NONE;

	imr = spi_readl(as, IMR);
	status = spi_readl(as, SR);
	pending = status & imr;

	if (pending & SPI_BIT(OVRES)) {
		ret = IRQ_HANDLED;
		spi_writel(as, IDR, SPI_BIT(OVRES));
		dev_warn(master->dev.parent, "overrun\n");

		/*
		 * When we get an overrun, we disregard the current
		 * transfer. Data will not be copied back from any
		 * bounce buffer and msg->actual_len will not be
		 * updated with the last xfer.
		 *
		 * We will also not process any remaning transfers in
		 * the message.
		 */
		as->done_status = -EIO;
		smp_wmb();

		/* Clear any overrun happening while cleaning up */
		spi_readl(as, SR);

919
		complete(&as->xfer_completion);
920 921 922 923 924 925 926 927

	} else if (pending & SPI_BIT(RDRF)) {
		atmel_spi_lock(as);

		if (as->current_remaining_bytes) {
			ret = IRQ_HANDLED;
			xfer = as->current_transfer;
			atmel_spi_pump_pio_data(as, xfer);
928
			if (!as->current_remaining_bytes)
929
				spi_writel(as, IDR, pending);
930 931

			complete(&as->xfer_completion);
932 933 934 935 936 937 938 939 940 941
		}

		atmel_spi_unlock(as);
	} else {
		WARN_ONCE(pending, "IRQ not handled, pending = %x\n", pending);
		ret = IRQ_HANDLED;
		spi_writel(as, IDR, pending);
	}

	return ret;
942 943 944
}

static irqreturn_t
945
atmel_spi_pdc_interrupt(int irq, void *dev_id)
946 947 948 949 950 951 952 953 954 955 956 957 958 959
{
	struct spi_master	*master = dev_id;
	struct atmel_spi	*as = spi_master_get_devdata(master);
	u32			status, pending, imr;
	int			ret = IRQ_NONE;

	imr = spi_readl(as, IMR);
	status = spi_readl(as, SR);
	pending = status & imr;

	if (pending & SPI_BIT(OVRES)) {

		ret = IRQ_HANDLED;

960
		spi_writel(as, IDR, (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX)
961 962 963 964 965
				     | SPI_BIT(OVRES)));

		/* Clear any overrun happening while cleaning up */
		spi_readl(as, SR);

966
		as->done_status = -EIO;
967 968 969

		complete(&as->xfer_completion);

970
	} else if (pending & (SPI_BIT(RXBUFF) | SPI_BIT(ENDRX))) {
971 972 973 974
		ret = IRQ_HANDLED;

		spi_writel(as, IDR, pending);

975
		complete(&as->xfer_completion);
976 977 978 979 980 981 982 983
	}

	return ret;
}

static int atmel_spi_setup(struct spi_device *spi)
{
	struct atmel_spi	*as;
984
	struct atmel_spi_device	*asd;
985
	u32			csr;
986 987 988 989 990 991
	unsigned int		bits = spi->bits_per_word;
	unsigned int		npcs_pin;
	int			ret;

	as = spi_master_get_devdata(spi->master);

992
	/* see notes above re chipselect */
993
	if (!atmel_spi_is_v2(as)
994 995 996 997 998 999
			&& spi->chip_select == 0
			&& (spi->mode & SPI_CS_HIGH)) {
		dev_dbg(&spi->dev, "setup: can't be active-high\n");
		return -EINVAL;
	}

1000
	csr = SPI_BF(BITS, bits - 8);
1001 1002 1003 1004 1005
	if (spi->mode & SPI_CPOL)
		csr |= SPI_BIT(CPOL);
	if (!(spi->mode & SPI_CPHA))
		csr |= SPI_BIT(NCPHA);

1006 1007 1008 1009 1010 1011 1012 1013
	/* DLYBS is mostly irrelevant since we manage chipselect using GPIOs.
	 *
	 * DLYBCT would add delays between words, slowing down transfers.
	 * It could potentially be useful to cope with DMA bottlenecks, but
	 * in those cases it's probably best to just use a lower bitrate.
	 */
	csr |= SPI_BF(DLYBS, 0);
	csr |= SPI_BF(DLYBCT, 0);
1014 1015

	/* chipselect must have been muxed as GPIO (e.g. in board setup) */
1016
	npcs_pin = (unsigned long)spi->controller_data;
1017 1018 1019 1020

	if (gpio_is_valid(spi->cs_gpio))
		npcs_pin = spi->cs_gpio;

1021 1022 1023 1024 1025 1026
	asd = spi->controller_state;
	if (!asd) {
		asd = kzalloc(sizeof(struct atmel_spi_device), GFP_KERNEL);
		if (!asd)
			return -ENOMEM;

1027
		ret = gpio_request(npcs_pin, dev_name(&spi->dev));
1028 1029
		if (ret) {
			kfree(asd);
1030
			return ret;
1031 1032 1033 1034
		}

		asd->npcs_pin = npcs_pin;
		spi->controller_state = asd;
1035
		gpio_direction_output(npcs_pin, !(spi->mode & SPI_CS_HIGH));
1036 1037
	}

1038 1039
	asd->csr = csr;

1040
	dev_dbg(&spi->dev,
1041 1042
		"setup: bpw %u mode 0x%x -> csr%d %08x\n",
		bits, spi->mode, spi->chip_select, csr);
1043

1044
	if (!atmel_spi_is_v2(as))
1045
		spi_writel(as, CSR0 + 4 * spi->chip_select, csr);
1046 1047 1048 1049

	return 0;
}

1050 1051 1052
static int atmel_spi_one_transfer(struct spi_master *master,
					struct spi_message *msg,
					struct spi_transfer *xfer)
1053 1054
{
	struct atmel_spi	*as;
1055
	struct spi_device	*spi = msg->spi;
1056
	u8			bits;
1057
	u32			len;
1058
	struct atmel_spi_device	*asd;
1059 1060
	int			timeout;
	int			ret;
1061

1062
	as = spi_master_get_devdata(master);
1063

1064 1065
	if (!(xfer->tx_buf || xfer->rx_buf) && xfer->len) {
		dev_dbg(&spi->dev, "missing rx or tx buf\n");
1066
		return -EINVAL;
1067
	}
1068

1069 1070 1071 1072 1073 1074 1075 1076 1077
	if (xfer->bits_per_word) {
		asd = spi->controller_state;
		bits = (asd->csr >> 4) & 0xf;
		if (bits != xfer->bits_per_word - 8) {
			dev_dbg(&spi->dev,
			"you can't yet change bits_per_word in transfers\n");
			return -ENOPROTOOPT;
		}
	}
1078

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
	/*
	 * DMA map early, for performance (empties dcache ASAP) and
	 * better fault reporting.
	 */
	if ((!msg->is_dma_mapped)
		&& (atmel_spi_use_dma(as, xfer)	|| as->use_pdc)) {
		if (atmel_spi_dma_map_xfer(as, xfer) < 0)
			return -ENOMEM;
	}

	atmel_spi_set_xfer_speed(as, msg->spi, xfer);
1090

1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	as->done_status = 0;
	as->current_transfer = xfer;
	as->current_remaining_bytes = xfer->len;
	while (as->current_remaining_bytes) {
		reinit_completion(&as->xfer_completion);

		if (as->use_pdc) {
			atmel_spi_pdc_next_xfer(master, msg, xfer);
		} else if (atmel_spi_use_dma(as, xfer)) {
			len = as->current_remaining_bytes;
			ret = atmel_spi_next_xfer_dma_submit(master,
								xfer, &len);
			if (ret) {
				dev_err(&spi->dev,
					"unable to use DMA, fallback to PIO\n");
				atmel_spi_next_xfer_pio(master, xfer);
			} else {
				as->current_remaining_bytes -= len;
1109 1110
				if (as->current_remaining_bytes < 0)
					as->current_remaining_bytes = 0;
1111
			}
1112 1113
		} else {
			atmel_spi_next_xfer_pio(master, xfer);
1114 1115
		}

1116 1117
		/* interrupts are disabled, so free the lock for schedule */
		atmel_spi_unlock(as);
1118 1119
		ret = wait_for_completion_timeout(&as->xfer_completion,
							SPI_DMA_TIMEOUT);
1120
		atmel_spi_lock(as);
1121 1122 1123 1124 1125 1126
		if (WARN_ON(ret == 0)) {
			dev_err(&spi->dev,
				"spi trasfer timeout, err %d\n", ret);
			as->done_status = -EIO;
		} else {
			ret = 0;
1127 1128
		}

1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
		if (as->done_status)
			break;
	}

	if (as->done_status) {
		if (as->use_pdc) {
			dev_warn(master->dev.parent,
				"overrun (%u/%u remaining)\n",
				spi_readl(as, TCR), spi_readl(as, RCR));

			/*
			 * Clean up DMA registers and make sure the data
			 * registers are empty.
			 */
			spi_writel(as, RNCR, 0);
			spi_writel(as, TNCR, 0);
			spi_writel(as, RCR, 0);
			spi_writel(as, TCR, 0);
			for (timeout = 1000; timeout; timeout--)
				if (spi_readl(as, SR) & SPI_BIT(TXEMPTY))
					break;
			if (!timeout)
				dev_warn(master->dev.parent,
					 "timeout waiting for TXEMPTY");
			while (spi_readl(as, SR) & SPI_BIT(RDRF))
				spi_readl(as, RDR);

			/* Clear any overrun happening while cleaning up */
			spi_readl(as, SR);

		} else if (atmel_spi_use_dma(as, xfer)) {
			atmel_spi_stop_dma(as);
		}

		if (!msg->is_dma_mapped
			&& (atmel_spi_use_dma(as, xfer) || as->use_pdc))
			atmel_spi_dma_unmap_xfer(master, xfer);

		return 0;

	} else {
		/* only update length if no error */
		msg->actual_length += xfer->len;
	}

	if (!msg->is_dma_mapped
		&& (atmel_spi_use_dma(as, xfer) || as->use_pdc))
		atmel_spi_dma_unmap_xfer(master, xfer);

	if (xfer->delay_usecs)
		udelay(xfer->delay_usecs);

	if (xfer->cs_change) {
		if (list_is_last(&xfer->transfer_list,
				 &msg->transfers)) {
			as->keep_cs = true;
		} else {
			as->cs_active = !as->cs_active;
			if (as->cs_active)
				cs_activate(as, msg->spi);
			else
				cs_deactivate(as, msg->spi);
D
David Brownell 已提交
1191
		}
1192 1193
	}

1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227
	return 0;
}

static int atmel_spi_transfer_one_message(struct spi_master *master,
						struct spi_message *msg)
{
	struct atmel_spi *as;
	struct spi_transfer *xfer;
	struct spi_device *spi = msg->spi;
	int ret = 0;

	as = spi_master_get_devdata(master);

	dev_dbg(&spi->dev, "new message %p submitted for %s\n",
					msg, dev_name(&spi->dev));

	atmel_spi_lock(as);
	cs_activate(as, spi);

	as->cs_active = true;
	as->keep_cs = false;

	msg->status = 0;
	msg->actual_length = 0;

	list_for_each_entry(xfer, &msg->transfers, transfer_list) {
		ret = atmel_spi_one_transfer(master, msg, xfer);
		if (ret)
			goto msg_done;
	}

	if (as->use_pdc)
		atmel_spi_disable_pdc_transfer(as);

1228
	list_for_each_entry(xfer, &msg->transfers, transfer_list) {
1229
		dev_dbg(&spi->dev,
1230
			"  xfer %p: len %u tx %p/%pad rx %p/%pad\n",
1231
			xfer, xfer->len,
1232 1233
			xfer->tx_buf, &xfer->tx_dma,
			xfer->rx_buf, &xfer->rx_dma);
1234 1235
	}

1236 1237 1238
msg_done:
	if (!as->keep_cs)
		cs_deactivate(as, msg->spi);
1239

1240
	atmel_spi_unlock(as);
1241

1242 1243 1244 1245
	msg->status = as->done_status;
	spi_finalize_current_message(spi->master);

	return ret;
1246 1247
}

1248
static void atmel_spi_cleanup(struct spi_device *spi)
1249
{
1250
	struct atmel_spi_device	*asd = spi->controller_state;
1251
	unsigned		gpio = (unsigned long) spi->controller_data;
1252

1253
	if (!asd)
1254 1255
		return;

1256
	spi->controller_state = NULL;
1257
	gpio_free(gpio);
1258
	kfree(asd);
1259 1260
}

1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static inline unsigned int atmel_get_version(struct atmel_spi *as)
{
	return spi_readl(as, VERSION) & 0x00000fff;
}

static void atmel_get_caps(struct atmel_spi *as)
{
	unsigned int version;

	version = atmel_get_version(as);
	dev_info(&as->pdev->dev, "version: 0x%x\n", version);

	as->caps.is_spi2 = version > 0x121;
	as->caps.has_wdrbt = version >= 0x210;
	as->caps.has_dma_support = version >= 0x212;
}

1278 1279
/*-------------------------------------------------------------------------*/

1280
static int atmel_spi_probe(struct platform_device *pdev)
1281 1282 1283 1284 1285 1286 1287 1288
{
	struct resource		*regs;
	int			irq;
	struct clk		*clk;
	int			ret;
	struct spi_master	*master;
	struct atmel_spi	*as;

W
Wenyou Yang 已提交
1289 1290 1291
	/* Select default pin state */
	pinctrl_pm_select_default_state(&pdev->dev);

1292 1293 1294 1295 1296 1297 1298 1299
	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (!regs)
		return -ENXIO;

	irq = platform_get_irq(pdev, 0);
	if (irq < 0)
		return irq;

J
Jingoo Han 已提交
1300
	clk = devm_clk_get(&pdev->dev, "spi_clk");
1301 1302 1303 1304 1305
	if (IS_ERR(clk))
		return PTR_ERR(clk);

	/* setup spi core then atmel-specific driver state */
	ret = -ENOMEM;
1306
	master = spi_alloc_master(&pdev->dev, sizeof(*as));
1307 1308 1309
	if (!master)
		goto out_free;

1310 1311
	/* the spi->mode bits understood by this driver: */
	master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1312
	master->bits_per_word_mask = SPI_BPW_RANGE_MASK(8, 16);
1313
	master->dev.of_node = pdev->dev.of_node;
1314
	master->bus_num = pdev->id;
1315
	master->num_chipselect = master->dev.of_node ? 0 : 4;
1316
	master->setup = atmel_spi_setup;
1317
	master->transfer_one_message = atmel_spi_transfer_one_message;
1318
	master->cleanup = atmel_spi_cleanup;
1319
	master->auto_runtime_pm = true;
1320 1321 1322 1323
	platform_set_drvdata(pdev, master);

	as = spi_master_get_devdata(master);

D
David Brownell 已提交
1324 1325 1326 1327
	/*
	 * Scratch buffer is used for throwaway rx and tx data.
	 * It's coherent to minimize dcache pollution.
	 */
1328 1329 1330 1331 1332 1333
	as->buffer = dma_alloc_coherent(&pdev->dev, BUFFER_SIZE,
					&as->buffer_dma, GFP_KERNEL);
	if (!as->buffer)
		goto out_free;

	spin_lock_init(&as->lock);
1334

1335
	as->pdev = pdev;
1336
	as->regs = devm_ioremap_resource(&pdev->dev, regs);
1337 1338
	if (IS_ERR(as->regs)) {
		ret = PTR_ERR(as->regs);
1339
		goto out_free_buffer;
1340
	}
1341
	as->phybase = regs->start;
1342 1343 1344
	as->irq = irq;
	as->clk = clk;

1345 1346
	init_completion(&as->xfer_completion);

1347 1348
	atmel_get_caps(as);

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	as->use_dma = false;
	as->use_pdc = false;
	if (as->caps.has_dma_support) {
		if (atmel_spi_configure_dma(as) == 0)
			as->use_dma = true;
	} else {
		as->use_pdc = true;
	}

	if (as->caps.has_dma_support && !as->use_dma)
		dev_info(&pdev->dev, "Atmel SPI Controller using PIO only\n");

	if (as->use_pdc) {
J
Jingoo Han 已提交
1362 1363
		ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pdc_interrupt,
					0, dev_name(&pdev->dev), master);
1364
	} else {
J
Jingoo Han 已提交
1365 1366
		ret = devm_request_irq(&pdev->dev, irq, atmel_spi_pio_interrupt,
					0, dev_name(&pdev->dev), master);
1367
	}
1368 1369 1370 1371
	if (ret)
		goto out_unmap_regs;

	/* Initialize the hardware */
1372 1373
	ret = clk_prepare_enable(clk);
	if (ret)
1374
		goto out_free_irq;
1375
	spi_writel(as, CR, SPI_BIT(SWRST));
1376
	spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
1377 1378 1379 1380 1381 1382
	if (as->caps.has_wdrbt) {
		spi_writel(as, MR, SPI_BIT(WDRBT) | SPI_BIT(MODFDIS)
				| SPI_BIT(MSTR));
	} else {
		spi_writel(as, MR, SPI_BIT(MSTR) | SPI_BIT(MODFDIS));
	}
1383 1384 1385

	if (as->use_pdc)
		spi_writel(as, PTCR, SPI_BIT(RXTDIS) | SPI_BIT(TXTDIS));
1386 1387 1388 1389 1390 1391
	spi_writel(as, CR, SPI_BIT(SPIEN));

	/* go! */
	dev_info(&pdev->dev, "Atmel SPI Controller at 0x%08lx (irq %d)\n",
			(unsigned long)regs->start, irq);

1392 1393 1394 1395 1396
	pm_runtime_set_autosuspend_delay(&pdev->dev, AUTOSUSPEND_TIMEOUT);
	pm_runtime_use_autosuspend(&pdev->dev);
	pm_runtime_set_active(&pdev->dev);
	pm_runtime_enable(&pdev->dev);

J
Jingoo Han 已提交
1397
	ret = devm_spi_register_master(&pdev->dev, master);
1398
	if (ret)
1399
		goto out_free_dma;
1400 1401 1402

	return 0;

1403
out_free_dma:
1404 1405 1406
	pm_runtime_disable(&pdev->dev);
	pm_runtime_set_suspended(&pdev->dev);

1407 1408 1409
	if (as->use_dma)
		atmel_spi_release_dma(as);

1410
	spi_writel(as, CR, SPI_BIT(SWRST));
1411
	spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
1412
	clk_disable_unprepare(clk);
1413
out_free_irq:
1414 1415 1416 1417 1418 1419 1420 1421 1422
out_unmap_regs:
out_free_buffer:
	dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
			as->buffer_dma);
out_free:
	spi_master_put(master);
	return ret;
}

1423
static int atmel_spi_remove(struct platform_device *pdev)
1424 1425 1426 1427
{
	struct spi_master	*master = platform_get_drvdata(pdev);
	struct atmel_spi	*as = spi_master_get_devdata(master);

1428 1429
	pm_runtime_get_sync(&pdev->dev);

1430 1431
	/* reset the hardware and block queue progress */
	spin_lock_irq(&as->lock);
1432 1433 1434 1435 1436
	if (as->use_dma) {
		atmel_spi_stop_dma(as);
		atmel_spi_release_dma(as);
	}

1437
	spi_writel(as, CR, SPI_BIT(SWRST));
1438
	spi_writel(as, CR, SPI_BIT(SWRST)); /* AT91SAM9263 Rev B workaround */
1439 1440 1441 1442 1443 1444
	spi_readl(as, SR);
	spin_unlock_irq(&as->lock);

	dma_free_coherent(&pdev->dev, BUFFER_SIZE, as->buffer,
			as->buffer_dma);

1445
	clk_disable_unprepare(as->clk);
1446

1447 1448 1449
	pm_runtime_put_noidle(&pdev->dev);
	pm_runtime_disable(&pdev->dev);

1450 1451 1452
	return 0;
}

1453
#ifdef CONFIG_PM
1454 1455
#ifdef CONFIG_PM_SLEEP
static int atmel_spi_suspend(struct device *dev)
1456
{
1457
	struct spi_master	*master = dev_get_drvdata(dev);
1458
	struct atmel_spi	*as = spi_master_get_devdata(master);
1459 1460 1461 1462 1463 1464 1465 1466
	int ret;

	/* Stop the queue running */
	ret = spi_master_suspend(master);
	if (ret) {
		dev_warn(dev, "cannot suspend master\n");
		return ret;
	}
1467

1468 1469 1470 1471
	if (!pm_runtime_suspended(dev)) {
		clk_disable_unprepare(as->clk);
		pinctrl_pm_select_sleep_state(dev);
	}
W
Wenyou Yang 已提交
1472

1473 1474 1475
	return 0;
}

1476
static int atmel_spi_resume(struct device *dev)
1477
{
1478
	struct spi_master	*master = dev_get_drvdata(dev);
1479
	struct atmel_spi	*as = spi_master_get_devdata(master);
1480
	int ret;
1481

1482 1483 1484 1485 1486 1487
	if (!pm_runtime_suspended(dev)) {
		pinctrl_pm_select_default_state(dev);
		ret = clk_prepare_enable(as->clk);
		if (ret)
			return ret;
	}
1488 1489 1490 1491 1492 1493 1494

	/* Start the queue running */
	ret = spi_master_resume(master);
	if (ret)
		dev_err(dev, "problem starting queue (%d)\n", ret);

	return ret;
1495
}
1496
#endif
1497

1498 1499 1500 1501 1502
#ifdef CONFIG_PM_RUNTIME
static int atmel_spi_runtime_suspend(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct atmel_spi *as = spi_master_get_devdata(master);
1503

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
	clk_disable_unprepare(as->clk);
	pinctrl_pm_select_sleep_state(dev);

	return 0;
}

static int atmel_spi_runtime_resume(struct device *dev)
{
	struct spi_master *master = dev_get_drvdata(dev);
	struct atmel_spi *as = spi_master_get_devdata(master);

	pinctrl_pm_select_default_state(dev);

1517
	return clk_prepare_enable(as->clk);
1518 1519 1520 1521 1522 1523 1524 1525
}
#endif

static const struct dev_pm_ops atmel_spi_pm_ops = {
	SET_SYSTEM_SLEEP_PM_OPS(atmel_spi_suspend, atmel_spi_resume)
	SET_RUNTIME_PM_OPS(atmel_spi_runtime_suspend,
			   atmel_spi_runtime_resume, NULL)
};
1526
#define ATMEL_SPI_PM_OPS	(&atmel_spi_pm_ops)
1527
#else
1528
#define ATMEL_SPI_PM_OPS	NULL
1529 1530
#endif

1531 1532 1533 1534 1535 1536 1537 1538
#if defined(CONFIG_OF)
static const struct of_device_id atmel_spi_dt_ids[] = {
	{ .compatible = "atmel,at91rm9200-spi" },
	{ /* sentinel */ }
};

MODULE_DEVICE_TABLE(of, atmel_spi_dt_ids);
#endif
1539 1540 1541 1542 1543

static struct platform_driver atmel_spi_driver = {
	.driver		= {
		.name	= "atmel_spi",
		.owner	= THIS_MODULE,
1544
		.pm	= ATMEL_SPI_PM_OPS,
1545
		.of_match_table	= of_match_ptr(atmel_spi_dt_ids),
1546
	},
1547
	.probe		= atmel_spi_probe,
1548
	.remove		= atmel_spi_remove,
1549
};
1550
module_platform_driver(atmel_spi_driver);
1551 1552

MODULE_DESCRIPTION("Atmel AT32/AT91 SPI Controller driver");
J
Jean Delvare 已提交
1553
MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
1554
MODULE_LICENSE("GPL");
1555
MODULE_ALIAS("platform:atmel_spi");