mach-bast.c 14.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* linux/arch/arm/mach-s3c2410/mach-bast.c
 *
3
 * Copyright (c) 2003-2005,2008 Simtec Electronics
L
Linus Torvalds 已提交
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
 *   Ben Dooks <ben@simtec.co.uk>
 *
 * http://www.simtec.co.uk/products/EB2410ITX/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/kernel.h>
#include <linux/types.h>
#include <linux/interrupt.h>
#include <linux/list.h>
#include <linux/timer.h>
#include <linux/init.h>
19
#include <linux/gpio.h>
20
#include <linux/sysdev.h>
21
#include <linux/serial_core.h>
22
#include <linux/platform_device.h>
23
#include <linux/dm9000.h>
24
#include <linux/ata_platform.h>
25
#include <linux/i2c.h>
26
#include <linux/io.h>
L
Linus Torvalds 已提交
27

28 29
#include <net/ax88796.h>

L
Linus Torvalds 已提交
30 31 32 33
#include <asm/mach/arch.h>
#include <asm/mach/map.h>
#include <asm/mach/irq.h>

34 35 36
#include <mach/bast-map.h>
#include <mach/bast-irq.h>
#include <mach/bast-cpld.h>
L
Linus Torvalds 已提交
37

38
#include <mach/hardware.h>
L
Linus Torvalds 已提交
39 40 41 42
#include <asm/irq.h>
#include <asm/mach-types.h>

//#include <asm/debug-ll.h>
43
#include <plat/regs-serial.h>
44 45 46
#include <mach/regs-gpio.h>
#include <mach/regs-mem.h>
#include <mach/regs-lcd.h>
47

48
#include <plat/nand.h>
49
#include <plat/iic.h>
50
#include <mach/fb.h>
L
Linus Torvalds 已提交
51 52 53 54 55 56

#include <linux/mtd/mtd.h>
#include <linux/mtd/nand.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/partitions.h>

57 58
#include <linux/serial_8250.h>

59
#include <plat/clock.h>
60 61
#include <plat/devs.h>
#include <plat/cpu.h>
62

L
Linus Torvalds 已提交
63
#include "usb-simtec.h"
64
#include "nor-simtec.h"
L
Linus Torvalds 已提交
65 66 67 68 69 70 71 72 73 74 75

#define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"

/* macros for virtual address mods for the io space entries */
#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)

/* macros to modify the physical addresses for io space */

76 77 78 79
#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
L
Linus Torvalds 已提交
80 81 82

static struct map_desc bast_iodesc[] __initdata = {
  /* ISA IO areas */
83 84 85 86 87 88 89 90 91 92 93
  {
	  .virtual	= (u32)S3C24XX_VA_ISA_BYTE,
	  .pfn		= PA_CS2(BAST_PA_ISAIO),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)S3C24XX_VA_ISA_WORD,
	  .pfn		= PA_CS3(BAST_PA_ISAIO),
	  .length	= SZ_16M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
94
  /* bast CPLD control registers, and external interrupt controls */
95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
  {
	  .virtual	= (u32)BAST_VA_CTRL1,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL1),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL2,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL2),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL3,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL3),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_CTRL4,
	  .pfn		= __phys_to_pfn(BAST_PA_CTRL4),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
116
  /* PC104 IRQ mux */
117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132
  {
	  .virtual	= (u32)BAST_VA_PC104_IRQREQ,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQREQ),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_PC104_IRQRAW,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQRAW),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  }, {
	  .virtual	= (u32)BAST_VA_PC104_IRQMASK,
	  .pfn		= __phys_to_pfn(BAST_PA_PC104_IRQMASK),
	  .length	= SZ_1M,
	  .type		= MT_DEVICE,
  },
L
Linus Torvalds 已提交
133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173

  /* peripheral space... one for each of fast/slow/byte/16bit */
  /* note, ide is only decoded in word space, even though some registers
   * are only 8bit */

  /* slow, byte */
  { VA_C2(BAST_VA_ISAIO),   PA_CS2(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C2(BAST_VA_ISAMEM),  PA_CS2(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* slow, word */
  { VA_C3(BAST_VA_ISAIO),   PA_CS3(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C3(BAST_VA_ISAMEM),  PA_CS3(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* fast, byte */
  { VA_C4(BAST_VA_ISAIO),   PA_CS4(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C4(BAST_VA_ISAMEM),  PA_CS4(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },

  /* fast, word */
  { VA_C5(BAST_VA_ISAIO),   PA_CS5(BAST_PA_ISAIO),    SZ_16M, MT_DEVICE },
  { VA_C5(BAST_VA_ISAMEM),  PA_CS5(BAST_PA_ISAMEM),   SZ_16M, MT_DEVICE },
  { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO),  SZ_1M,  MT_DEVICE },
};

#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE

static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
	[0] = {
		.name		= "uclk",
		.divisor	= 1,
		.min_baud	= 0,
		.max_baud	= 0,
	},
	[1] = {
		.name		= "pclk",
		.divisor	= 1,
		.min_baud	= 0,
174
		.max_baud	= 0,
L
Linus Torvalds 已提交
175 176 177 178
	}
};


179
static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
L
Linus Torvalds 已提交
180 181 182 183 184 185 186
	[0] = {
		.hwport	     = 0,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
		.clocks	     = bast_serial_clocks,
187
		.clocks_size = ARRAY_SIZE(bast_serial_clocks),
L
Linus Torvalds 已提交
188 189 190 191 192 193 194 195
	},
	[1] = {
		.hwport	     = 1,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
		.clocks	     = bast_serial_clocks,
196
		.clocks_size = ARRAY_SIZE(bast_serial_clocks),
L
Linus Torvalds 已提交
197 198 199 200 201 202 203 204 205
	},
	/* port 2 is not actually used */
	[2] = {
		.hwport	     = 2,
		.flags	     = 0,
		.ucon	     = UCON,
		.ulcon	     = ULCON,
		.ufcon	     = UFCON,
		.clocks	     = bast_serial_clocks,
206
		.clocks_size = ARRAY_SIZE(bast_serial_clocks),
L
Linus Torvalds 已提交
207 208 209 210 211
	}
};

/* NAND Flash on BAST board */

212 213 214 215
#ifdef CONFIG_PM
static int bast_pm_suspend(struct sys_device *sd, pm_message_t state)
{
	/* ensure that an nRESET is not generated on resume. */
216 217
	s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
	s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT);
218 219 220 221 222 223

	return 0;
}

static int bast_pm_resume(struct sys_device *sd)
{
224
	s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
225 226 227 228 229 230 231 232 233
	return 0;
}

#else
#define bast_pm_suspend NULL
#define bast_pm_resume NULL
#endif

static struct sysdev_class bast_pm_sysclass = {
234
	.name		= "mach-bast",
235 236 237 238 239 240 241
	.suspend	= bast_pm_suspend,
	.resume		= bast_pm_resume,
};

static struct sys_device bast_pm_sysdev = {
	.cls		= &bast_pm_sysclass,
};
L
Linus Torvalds 已提交
242 243 244 245 246 247

static int smartmedia_map[] = { 0 };
static int chip0_map[] = { 1 };
static int chip1_map[] = { 2 };
static int chip2_map[] = { 3 };

248
static struct mtd_partition bast_default_nand_part[] = {
L
Linus Torvalds 已提交
249 250 251
	[0] = {
		.name	= "Boot Agent",
		.size	= SZ_16K,
252
		.offset	= 0,
L
Linus Torvalds 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279
	},
	[1] = {
		.name	= "/boot",
		.size	= SZ_4M - SZ_16K,
		.offset	= SZ_16K,
	},
	[2] = {
		.name	= "user",
		.offset	= SZ_4M,
		.size	= MTDPART_SIZ_FULL,
	}
};

/* the bast has 4 selectable slots for nand-flash, the three
 * on-board chip areas, as well as the external SmartMedia
 * slot.
 *
 * Note, there is no current hot-plug support for the SmartMedia
 * socket.
*/

static struct s3c2410_nand_set bast_nand_sets[] = {
	[0] = {
		.name		= "SmartMedia",
		.nr_chips	= 1,
		.nr_map		= smartmedia_map,
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
280
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
281 282 283 284 285 286
	},
	[1] = {
		.name		= "chip0",
		.nr_chips	= 1,
		.nr_map		= chip0_map,
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
287
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
288 289 290 291 292 293
	},
	[2] = {
		.name		= "chip1",
		.nr_chips	= 1,
		.nr_map		= chip1_map,
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
294
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
295 296 297 298 299 300
	},
	[3] = {
		.name		= "chip2",
		.nr_chips	= 1,
		.nr_map		= chip2_map,
		.nr_partitions	= ARRAY_SIZE(bast_default_nand_part),
301
		.partitions	= bast_default_nand_part,
L
Linus Torvalds 已提交
302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
	}
};

static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
{
	unsigned int tmp;

	slot = set->nr_map[slot] & 3;

	pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
		 slot, set, set->nr_map);

	tmp = __raw_readb(BAST_VA_CTRL2);
	tmp &= BAST_CPLD_CTLR2_IDERST;
	tmp |= slot;
	tmp |= BAST_CPLD_CTRL2_WNAND;

	pr_debug("bast_nand: ctrl2 now %02x\n", tmp);

	__raw_writeb(tmp, BAST_VA_CTRL2);
}

static struct s3c2410_platform_nand bast_nand_info = {
325 326 327
	.tacls		= 30,
	.twrph0		= 60,
	.twrph1		= 60,
L
Linus Torvalds 已提交
328 329 330 331 332
	.nr_sets	= ARRAY_SIZE(bast_nand_sets),
	.sets		= bast_nand_sets,
	.select_chip	= bast_nand_select,
};

333 334 335 336 337 338
/* DM9000 */

static struct resource bast_dm9k_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_DM9000,
		.end   = S3C2410_CS5 + BAST_PA_DM9000 + 3,
339
		.flags = IORESOURCE_MEM,
340 341 342 343
	},
	[1] = {
		.start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
		.end   = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
344
		.flags = IORESOURCE_MEM,
345 346 347 348
	},
	[2] = {
		.start = IRQ_DM9000,
		.end   = IRQ_DM9000,
349
		.flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
350 351 352 353 354 355 356 357
	}

};

/* for the moment we limit ourselves to 16bit IO until some
 * better IO routines can be written and tested
*/

358
static struct dm9000_plat_data bast_dm9k_platdata = {
359
	.flags		= DM9000_PLATF_16BITONLY,
360 361 362 363 364 365 366 367 368 369 370 371
};

static struct platform_device bast_device_dm9k = {
	.name		= "dm9000",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_dm9k_resource),
	.resource	= bast_dm9k_resource,
	.dev		= {
		.platform_data = &bast_dm9k_platdata,
	}
};

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399
/* serial devices */

#define SERIAL_BASE  (S3C2410_CS2 + BAST_PA_SUPERIO)
#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
#define SERIAL_CLK   (1843200)

static struct plat_serial8250_port bast_sio_data[] = {
	[0] = {
		.mapbase	= SERIAL_BASE + 0x2f8,
		.irq		= IRQ_PCSERIAL1,
		.flags		= SERIAL_FLAGS,
		.iotype		= UPIO_MEM,
		.regshift	= 0,
		.uartclk	= SERIAL_CLK,
	},
	[1] = {
		.mapbase	= SERIAL_BASE + 0x3f8,
		.irq		= IRQ_PCSERIAL2,
		.flags		= SERIAL_FLAGS,
		.iotype		= UPIO_MEM,
		.regshift	= 0,
		.uartclk	= SERIAL_CLK,
	},
	{ }
};

static struct platform_device bast_sio = {
	.name			= "serial8250",
400
	.id			= PLAT8250_DEV_PLATFORM,
401 402 403 404
	.dev			= {
		.platform_data	= &bast_sio_data,
	},
};
L
Linus Torvalds 已提交
405

406 407 408 409
/* we have devices on the bus which cannot work much over the
 * standard 100KHz i2c bus frequency
*/

410
static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
411 412
	.flags		= 0,
	.slave_addr	= 0x10,
413
	.frequency	= 100*1000,
414 415
};

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
/* Asix AX88796 10/100 ethernet controller */

static struct ax_plat_data bast_asix_platdata = {
	.flags		= AXFLG_MAC_FROMDEV,
	.wordlength	= 2,
	.dcr_val	= 0x48,
	.rcr_val	= 0x40,
};

static struct resource bast_asix_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET,
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
		.flags = IORESOURCE_MEM,
	},
	[1] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
		.flags = IORESOURCE_MEM,
	},
	[2] = {
		.start = IRQ_ASIX,
		.end   = IRQ_ASIX,
		.flags = IORESOURCE_IRQ
	}
};

static struct platform_device bast_device_asix = {
	.name		= "ax88796",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_asix_resource),
	.resource	= bast_asix_resource,
	.dev		= {
		.platform_data = &bast_asix_platdata
	}
};

/* Asix AX88796 10/100 ethernet controller parallel port */

static struct resource bast_asixpp_resource[] = {
	[0] = {
		.start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
		.end   = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
		.flags = IORESOURCE_MEM,
	}
};

static struct platform_device bast_device_axpp = {
	.name		= "ax88796-pp",
	.id		= 0,
	.num_resources	= ARRAY_SIZE(bast_asixpp_resource),
	.resource	= bast_asixpp_resource,
};

/* LCD/VGA controller */
471

K
Krzysztof Helt 已提交
472 473
static struct s3c2410fb_display __initdata bast_lcd_info[] = {
	{
474
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
475 476
		.width		= 640,
		.height		= 480,
477

478
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
479 480 481
		.xres		= 640,
		.yres		= 480,
		.bpp		= 4,
482 483
		.left_margin	= 40,
		.right_margin	= 20,
484
		.hsync_len	= 88,
485 486
		.upper_margin	= 30,
		.lower_margin	= 32,
487
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
488

489
		.lcdcon5	= 0x00014b02,
490
	},
K
Krzysztof Helt 已提交
491
	{
492
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
493 494 495
		.width		= 640,
		.height		= 480,

496
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
497 498 499
		.xres		= 640,
		.yres		= 480,
		.bpp		= 8,
500 501
		.left_margin	= 40,
		.right_margin	= 20,
502
		.hsync_len	= 88,
503 504
		.upper_margin	= 30,
		.lower_margin	= 32,
505
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
506

507
		.lcdcon5	= 0x00014b02,
K
Krzysztof Helt 已提交
508 509
	},
	{
510
		.type		= S3C2410_LCDCON1_TFT,
K
Krzysztof Helt 已提交
511 512 513
		.width		= 640,
		.height		= 480,

514
		.pixclock	= 33333,
K
Krzysztof Helt 已提交
515 516 517
		.xres		= 640,
		.yres		= 480,
		.bpp		= 16,
518 519
		.left_margin	= 40,
		.right_margin	= 20,
520
		.hsync_len	= 88,
521 522
		.upper_margin	= 30,
		.lower_margin	= 32,
523
		.vsync_len	= 3,
K
Krzysztof Helt 已提交
524

525
		.lcdcon5	= 0x00014b02,
K
Krzysztof Helt 已提交
526 527
	},
};
528

K
Krzysztof Helt 已提交
529 530 531 532 533 534
/* LCD/VGA controller */

static struct s3c2410fb_mach_info __initdata bast_fb_info = {

	.displays = bast_lcd_info,
	.num_displays = ARRAY_SIZE(bast_lcd_info),
535
	.default_display = 1,
536 537
};

538 539 540 541 542 543 544 545 546 547 548
/* I2C devices fitted. */

static struct i2c_board_info bast_i2c_devs[] __initdata = {
	{
		I2C_BOARD_INFO("tlv320aic23", 0x1a),
	}, {
		I2C_BOARD_INFO("simtec-pmu", 0x6b),
	}, {
		I2C_BOARD_INFO("ch7013", 0x75),
	},
};
549

L
Linus Torvalds 已提交
550 551 552 553 554 555
/* Standard BAST devices */

static struct platform_device *bast_devices[] __initdata = {
	&s3c_device_usb,
	&s3c_device_lcd,
	&s3c_device_wdt,
556
	&s3c_device_i2c0,
L
Linus Torvalds 已提交
557 558
 	&s3c_device_rtc,
	&s3c_device_nand,
559
	&bast_device_dm9k,
560 561
	&bast_device_asix,
	&bast_device_axpp,
562
	&bast_sio,
L
Linus Torvalds 已提交
563 564
};

565
static struct clk *bast_clocks[] __initdata = {
L
Linus Torvalds 已提交
566 567 568 569 570 571 572
	&s3c24xx_dclk0,
	&s3c24xx_dclk1,
	&s3c24xx_clkout0,
	&s3c24xx_clkout1,
	&s3c24xx_uclk,
};

573
static void __init bast_map_io(void)
L
Linus Torvalds 已提交
574 575 576
{
	/* initialise the clocks */

577
	s3c24xx_dclk0.parent = &clk_upll;
L
Linus Torvalds 已提交
578 579
	s3c24xx_dclk0.rate   = 12*1000*1000;

580
	s3c24xx_dclk1.parent = &clk_upll;
L
Linus Torvalds 已提交
581 582 583 584 585 586 587
	s3c24xx_dclk1.rate   = 24*1000*1000;

	s3c24xx_clkout0.parent  = &s3c24xx_dclk0;
	s3c24xx_clkout1.parent  = &s3c24xx_dclk1;

	s3c24xx_uclk.parent  = &s3c24xx_clkout1;

588 589
	s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));

L
Linus Torvalds 已提交
590
	s3c_device_nand.dev.platform_data = &bast_nand_info;
591

L
Linus Torvalds 已提交
592 593 594 595 596
	s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
	s3c24xx_init_clocks(0);
	s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
}

597 598
static void __init bast_init(void)
{
599 600 601
	sysdev_class_register(&bast_pm_sysclass);
	sysdev_register(&bast_pm_sysdev);

602
	s3c_i2c0_set_platdata(&bast_i2c_info);
K
Krzysztof Helt 已提交
603
	s3c24xx_fb_set_platdata(&bast_fb_info);
604
	platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
605

606 607 608
	i2c_register_board_info(0, bast_i2c_devs,
				ARRAY_SIZE(bast_i2c_devs));

609
	usb_simtec_init();
610
	nor_simtec_init();
611
}
L
Linus Torvalds 已提交
612 613

MACHINE_START(BAST, "Simtec-BAST")
614 615 616 617
	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
	.phys_io	= S3C2410_PA_UART,
	.io_pg_offst	= (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
	.boot_params	= S3C2410_SDRAM_PA + 0x100,
618 619
	.map_io		= bast_map_io,
	.init_irq	= s3c24xx_init_irq,
620
	.init_machine	= bast_init,
L
Linus Torvalds 已提交
621 622
	.timer		= &s3c24xx_timer,
MACHINE_END