intel_ringbuffer.h 15.0 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4
#include <linux/hashtable.h>
5
#include "i915_gem_batch_pool.h"
6 7 8

#define I915_CMD_HASH_ORDER 9

9 10 11 12 13 14 15
/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
 * to give some inclination as to some of the magic values used in the various
 * workarounds!
 */
#define CACHELINE_BYTES 64

16 17 18 19 20 21 22 23 24 25 26
/*
 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
 *
 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
 * cacheline, the Head Pointer must not be greater than the Tail
 * Pointer."
 */
#define I915_RING_FREE_SPACE 64

27
struct  intel_hw_status_page {
28
	u32		*page_addr;
29
	unsigned int	gfx_addr;
30
	struct		drm_i915_gem_object *obj;
31 32
};

B
Ben Widawsky 已提交
33 34
#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
35

B
Ben Widawsky 已提交
36 37
#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
38

B
Ben Widawsky 已提交
39 40
#define I915_READ_HEAD(ring)  I915_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
41

B
Ben Widawsky 已提交
42 43
#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
44

B
Ben Widawsky 已提交
45 46
#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
47

48
#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
49
#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
50

51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76
/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
 */
#define i915_semaphore_seqno_size sizeof(uint64_t)
#define GEN8_SIGNAL_OFFSET(__ring, to)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
	((__ring)->id * I915_NUM_RINGS * i915_semaphore_seqno_size) +	\
	(i915_semaphore_seqno_size * (to)))

#define GEN8_WAIT_OFFSET(__ring, from)			     \
	(i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \
	((from) * I915_NUM_RINGS * i915_semaphore_seqno_size) + \
	(i915_semaphore_seqno_size * (__ring)->id))

#define GEN8_RING_SEMAPHORE_INIT do { \
	if (!dev_priv->semaphore_obj) { \
		break; \
	} \
	ring->semaphore.signal_ggtt[RCS] = GEN8_SIGNAL_OFFSET(ring, RCS); \
	ring->semaphore.signal_ggtt[VCS] = GEN8_SIGNAL_OFFSET(ring, VCS); \
	ring->semaphore.signal_ggtt[BCS] = GEN8_SIGNAL_OFFSET(ring, BCS); \
	ring->semaphore.signal_ggtt[VECS] = GEN8_SIGNAL_OFFSET(ring, VECS); \
	ring->semaphore.signal_ggtt[VCS2] = GEN8_SIGNAL_OFFSET(ring, VCS2); \
	ring->semaphore.signal_ggtt[ring->id] = MI_SEMAPHORE_SYNC_INVALID; \
	} while(0)

77
enum intel_ring_hangcheck_action {
78
	HANGCHECK_IDLE = 0,
79 80
	HANGCHECK_WAIT,
	HANGCHECK_ACTIVE,
81
	HANGCHECK_ACTIVE_LOOP,
82 83 84
	HANGCHECK_KICK,
	HANGCHECK_HUNG,
};
85

86 87
#define HANGCHECK_SCORE_RING_HUNG 31

88
struct intel_ring_hangcheck {
89
	u64 acthd;
90
	u64 max_acthd;
91
	u32 seqno;
92
	int score;
93
	enum intel_ring_hangcheck_action action;
94
	int deadlock;
95 96
};

97 98 99 100
struct intel_ringbuffer {
	struct drm_i915_gem_object *obj;
	void __iomem *virtual_start;

101 102
	struct intel_engine_cs *ring;

103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119
	u32 head;
	u32 tail;
	int space;
	int size;
	int effective_size;

	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32 last_retired_head;
};

120
struct	intel_context;
121
struct drm_i915_reg_descriptor;
122

123
struct  intel_engine_cs {
124
	const char	*name;
125
	enum intel_ring_id {
126 127 128
		RCS = 0x0,
		VCS,
		BCS,
129
		VECS,
130
		VCS2
131
	} id;
132
#define I915_NUM_RINGS 5
133
#define LAST_USER_RING (VECS + 1)
134
	u32		mmio_base;
135
	struct		drm_device *dev;
136
	struct intel_ringbuffer *buffer;
137

138 139 140 141 142 143 144
	/*
	 * A pool of objects to use as shadow copies of client batch buffers
	 * when the command parser is enabled. Prevents the client from
	 * modifying the batch contents after software parsing.
	 */
	struct i915_gem_batch_pool batch_pool;

145 146
	struct intel_hw_status_page status_page;

147
	unsigned irq_refcount; /* protected by dev_priv->irq_lock */
D
Daniel Vetter 已提交
148
	u32		irq_enable_mask;	/* bitmask to enable ring interrupt */
149
	struct drm_i915_gem_request *trace_irq_req;
150 151
	bool __must_check (*irq_get)(struct intel_engine_cs *ring);
	void		(*irq_put)(struct intel_engine_cs *ring);
152

153
	int		(*init_hw)(struct intel_engine_cs *ring);
154

155 156
	int		(*init_context)(struct intel_engine_cs *ring,
					struct intel_context *ctx);
157

158
	void		(*write_tail)(struct intel_engine_cs *ring,
159
				      u32 value);
160
	int __must_check (*flush)(struct intel_engine_cs *ring,
161 162
				  u32	invalidate_domains,
				  u32	flush_domains);
163
	int		(*add_request)(struct intel_engine_cs *ring);
164 165 166 167 168 169
	/* Some chipsets are not quite as coherent as advertised and need
	 * an expensive kick to force a true read of the up-to-date seqno.
	 * However, the up-to-date seqno is not always required and the last
	 * seen value is good enough. Note that the seqno will always be
	 * monotonic, even if not coherent.
	 */
170
	u32		(*get_seqno)(struct intel_engine_cs *ring,
171
				     bool lazy_coherency);
172
	void		(*set_seqno)(struct intel_engine_cs *ring,
M
Mika Kuoppala 已提交
173
				     u32 seqno);
174
	int		(*dispatch_execbuffer)(struct intel_engine_cs *ring,
B
Ben Widawsky 已提交
175
					       u64 offset, u32 length,
176
					       unsigned dispatch_flags);
177
#define I915_DISPATCH_SECURE 0x1
178
#define I915_DISPATCH_PINNED 0x2
179
	void		(*cleanup)(struct intel_engine_cs *ring);
180

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	/* GEN8 signal/wait table - never trust comments!
	 *	  signal to	signal to    signal to   signal to      signal to
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) |  NOP (0x90) | VCS2 (0x98) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP  (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
	 *  ie. transpose of g(x, y)
	 *
	 *	 sync from	sync from    sync from    sync from	sync from
	 *	    RCS		   VCS          BCS        VECS		 VCS2
	 *      --------------------------------------------------------------------
	 *  RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
	 *	|-------------------------------------------------------------------
	 *  VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
	 *	|-------------------------------------------------------------------
	 *  BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
	 *	|-------------------------------------------------------------------
	 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) |  NOP (0x90) | VCS2 (0xb8) |
	 *	|-------------------------------------------------------------------
	 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) |  NOP (0xc0) |
	 *	|-------------------------------------------------------------------
	 *
	 * Generalization:
	 *  g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
	 *  ie. transpose of f(x, y)
	 */
218 219
	struct {
		u32	sync_seqno[I915_NUM_RINGS-1];
220

221 222 223 224 225 226 227 228 229
		union {
			struct {
				/* our mbox written by others */
				u32		wait[I915_NUM_RINGS];
				/* mboxes this ring signals to */
				u32		signal[I915_NUM_RINGS];
			} mbox;
			u64		signal_ggtt[I915_NUM_RINGS];
		};
230 231

		/* AKA wait() */
232 233
		int	(*sync_to)(struct intel_engine_cs *ring,
				   struct intel_engine_cs *to,
234
				   u32 seqno);
235
		int	(*signal)(struct intel_engine_cs *signaller,
236 237
				  /* num_dwords needed by caller */
				  unsigned int num_dwords);
238
	} semaphore;
239

240
	/* Execlists */
241 242
	spinlock_t execlist_lock;
	struct list_head execlist_queue;
243
	struct list_head execlist_retired_req_list;
244
	u8 next_context_status_buffer;
245
	u32             irq_keep_mask; /* bitmask for interrupts that should not be masked */
246 247
	int		(*emit_request)(struct intel_ringbuffer *ringbuf,
					struct drm_i915_gem_request *request);
248
	int		(*emit_flush)(struct intel_ringbuffer *ringbuf,
249
				      struct intel_context *ctx,
250 251
				      u32 invalidate_domains,
				      u32 flush_domains);
252
	int		(*emit_bb_start)(struct intel_ringbuffer *ringbuf,
253
					 struct intel_context *ctx,
254
					 u64 offset, unsigned dispatch_flags);
255

256 257 258 259 260
	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
261
	 * flushed, not necessarily primitives.  last_read_req
262 263 264 265 266 267 268 269 270 271 272 273
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

274 275 276
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
277
	struct drm_i915_gem_request *outstanding_lazy_request;
278
	bool gpu_caches_dirty;
279

280
	wait_queue_head_t irq_queue;
Z
Zou Nan hai 已提交
281

282 283
	struct intel_context *default_context;
	struct intel_context *last_context;
284

285 286
	struct intel_ring_hangcheck hangcheck;

287 288 289 290 291
	struct {
		struct drm_i915_gem_object *obj;
		u32 gtt_offset;
		volatile u32 *cpu_page;
	} scratch;
292

293 294
	bool needs_cmd_parser;

295
	/*
296
	 * Table of commands the command parser needs to know about
297 298
	 * for this ring.
	 */
299
	DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
300 301 302 303

	/*
	 * Table of registers allowed in commands that read/write registers.
	 */
304
	const struct drm_i915_reg_descriptor *reg_table;
305 306 307 308 309 310
	int reg_count;

	/*
	 * Table of registers allowed in commands that read/write registers, but
	 * only from the DRM master.
	 */
311
	const struct drm_i915_reg_descriptor *master_reg_table;
312 313 314 315 316 317 318 319 320 321 322 323 324
	int master_reg_count;

	/*
	 * Returns the bitmask for the length field of the specified command.
	 * Return 0 for an unrecognized/invalid command.
	 *
	 * If the command parser finds an entry for a command in the ring's
	 * cmd_tables, it gets the command's length based on the table entry.
	 * If not, it calls this function to determine the per-ring length field
	 * encoding for the command (i.e. certain opcode ranges use certain bits
	 * to encode the command length in the header).
	 */
	u32 (*get_cmd_length_mask)(u32 cmd_header);
325 326
};

327
bool intel_ring_initialized(struct intel_engine_cs *ring);
328

329
static inline unsigned
330
intel_ring_flag(struct intel_engine_cs *ring)
331 332 333 334
{
	return 1 << ring->id;
}

335
static inline u32
336 337
intel_ring_sync_index(struct intel_engine_cs *ring,
		      struct intel_engine_cs *other)
338 339 340 341
{
	int idx;

	/*
R
Rodrigo Vivi 已提交
342 343 344 345 346
	 * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2;
	 * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs;
	 * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs;
	 * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs;
	 * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs;
347 348 349 350 351 352 353 354 355
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

356
static inline u32
357
intel_read_status_page(struct intel_engine_cs *ring,
358
		       int reg)
359
{
360 361 362
	/* Ensure that the compiler doesn't optimize away the load. */
	barrier();
	return ring->status_page.page_addr[reg];
363 364
}

M
Mika Kuoppala 已提交
365
static inline void
366
intel_write_status_page(struct intel_engine_cs *ring,
M
Mika Kuoppala 已提交
367 368 369 370 371
			int reg, u32 value)
{
	ring->status_page.page_addr[reg] = value;
}

C
Chris Wilson 已提交
372 373 374 375 376 377 378 379 380 381 382 383
/**
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
384
 * 0x20-0x2f: Reserved (Gen6+)
C
Chris Wilson 已提交
385
 *
386
 * The area from dword 0x30 to 0x3ff is available for driver usage.
C
Chris Wilson 已提交
387
 */
388 389
#define I915_GEM_HWS_INDEX		0x30
#define I915_GEM_HWS_SCRATCH_INDEX	0x40
390
#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
C
Chris Wilson 已提交
391

392 393 394
void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
				     struct intel_ringbuffer *ringbuf);
395 396 397 398
void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf);
int intel_alloc_ringbuffer_obj(struct drm_device *dev,
			       struct intel_ringbuffer *ringbuf);

399 400
void intel_stop_ring_buffer(struct intel_engine_cs *ring);
void intel_cleanup_ring_buffer(struct intel_engine_cs *ring);
401

402 403
int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request);

404 405 406
int __must_check intel_ring_begin(struct intel_engine_cs *ring, int n);
int __must_check intel_ring_cacheline_align(struct intel_engine_cs *ring);
static inline void intel_ring_emit(struct intel_engine_cs *ring,
407
				   u32 data)
408
{
409 410 411
	struct intel_ringbuffer *ringbuf = ring->buffer;
	iowrite32(data, ringbuf->virtual_start + ringbuf->tail);
	ringbuf->tail += 4;
412
}
413
static inline void intel_ring_advance(struct intel_engine_cs *ring)
414
{
415 416
	struct intel_ringbuffer *ringbuf = ring->buffer;
	ringbuf->tail &= ringbuf->size - 1;
417
}
418
int __intel_ring_space(int head, int tail, int size);
419
void intel_ring_update_space(struct intel_ringbuffer *ringbuf);
420 421
int intel_ring_space(struct intel_ringbuffer *ringbuf);
bool intel_ring_stopped(struct intel_engine_cs *ring);
422
void __intel_ring_advance(struct intel_engine_cs *ring);
423

424 425 426 427
int __must_check intel_ring_idle(struct intel_engine_cs *ring);
void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno);
int intel_ring_flush_all_caches(struct intel_engine_cs *ring);
int intel_ring_invalidate_all_caches(struct intel_engine_cs *ring);
428

429 430 431
void intel_fini_pipe_control(struct intel_engine_cs *ring);
int intel_init_pipe_control(struct intel_engine_cs *ring);

432 433
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
434
int intel_init_bsd2_ring_buffer(struct drm_device *dev);
435
int intel_init_blt_ring_buffer(struct drm_device *dev);
B
Ben Widawsky 已提交
436
int intel_init_vebox_ring_buffer(struct drm_device *dev);
437

438
u64 intel_ring_get_active_head(struct intel_engine_cs *ring);
439

440 441
int init_workarounds_ring(struct intel_engine_cs *ring);

442
static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf)
443
{
444
	return ringbuf->tail;
445 446
}

447 448 449
static inline struct drm_i915_gem_request *
intel_ring_get_request(struct intel_engine_cs *ring)
{
450 451
	BUG_ON(ring->outstanding_lazy_request == NULL);
	return ring->outstanding_lazy_request;
452 453
}

454
#endif /* _INTEL_RINGBUFFER_H_ */