intel_ringbuffer.h 9.2 KB
Newer Older
1 2 3
#ifndef _INTEL_RINGBUFFER_H_
#define _INTEL_RINGBUFFER_H_

4 5 6 7 8 9 10 11 12 13 14
/*
 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
 *
 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
 * cacheline, the Head Pointer must not be greater than the Tail
 * Pointer."
 */
#define I915_RING_FREE_SPACE 64

15
struct  intel_hw_status_page {
16
	u32		*page_addr;
17
	unsigned int	gfx_addr;
18
	struct		drm_i915_gem_object *obj;
19 20
};

B
Ben Widawsky 已提交
21 22
#define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
#define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
23

B
Ben Widawsky 已提交
24 25
#define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
#define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
26

B
Ben Widawsky 已提交
27 28
#define I915_READ_HEAD(ring)  I915_READ(RING_HEAD((ring)->mmio_base))
#define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
29

B
Ben Widawsky 已提交
30 31
#define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
#define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
32

B
Ben Widawsky 已提交
33 34
#define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
#define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
35

36
#define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base))
37
#define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val)
38

39
enum intel_ring_hangcheck_action {
40
	HANGCHECK_IDLE = 0,
41 42 43 44 45
	HANGCHECK_WAIT,
	HANGCHECK_ACTIVE,
	HANGCHECK_KICK,
	HANGCHECK_HUNG,
};
46

47 48
#define HANGCHECK_SCORE_RING_HUNG 31

49
struct intel_ring_hangcheck {
50
	u64 acthd;
51
	u32 seqno;
52
	int score;
53
	enum intel_ring_hangcheck_action action;
54
	bool deadlock;
55 56
};

57 58
struct  intel_ring_buffer {
	const char	*name;
59
	enum intel_ring_id {
60 61 62
		RCS = 0x0,
		VCS,
		BCS,
63
		VECS,
64
	} id;
65
#define I915_NUM_RINGS 4
66
	u32		mmio_base;
C
Chris Wilson 已提交
67
	void		__iomem *virtual_start;
68
	struct		drm_device *dev;
69
	struct		drm_i915_gem_object *obj;
70

71 72
	u32		head;
	u32		tail;
73
	int		space;
74
	int		size;
75
	int		effective_size;
76 77
	struct intel_hw_status_page status_page;

78 79 80 81 82 83 84 85 86 87
	/** We track the position of the requests in the ring buffer, and
	 * when each is retired we increment last_retired_head as the GPU
	 * must have finished processing the request and so we know we
	 * can advance the ringbuffer up to that position.
	 *
	 * last_retired_head is set to -1 after the value is consumed so
	 * we can detect new retirements.
	 */
	u32		last_retired_head;

88
	unsigned irq_refcount; /* protected by dev_priv->irq_lock */
D
Daniel Vetter 已提交
89
	u32		irq_enable_mask;	/* bitmask to enable ring interrupt */
C
Chris Wilson 已提交
90
	u32		trace_irq_seqno;
91
	u32		sync_seqno[I915_NUM_RINGS-1];
92
	bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
93
	void		(*irq_put)(struct intel_ring_buffer *ring);
94

95
	int		(*init)(struct intel_ring_buffer *ring);
96

97
	void		(*write_tail)(struct intel_ring_buffer *ring,
98
				      u32 value);
99 100 101
	int __must_check (*flush)(struct intel_ring_buffer *ring,
				  u32	invalidate_domains,
				  u32	flush_domains);
102
	int		(*add_request)(struct intel_ring_buffer *ring);
103 104 105 106 107 108 109 110
	/* Some chipsets are not quite as coherent as advertised and need
	 * an expensive kick to force a true read of the up-to-date seqno.
	 * However, the up-to-date seqno is not always required and the last
	 * seen value is good enough. Note that the seqno will always be
	 * monotonic, even if not coherent.
	 */
	u32		(*get_seqno)(struct intel_ring_buffer *ring,
				     bool lazy_coherency);
M
Mika Kuoppala 已提交
111 112
	void		(*set_seqno)(struct intel_ring_buffer *ring,
				     u32 seqno);
113
	int		(*dispatch_execbuffer)(struct intel_ring_buffer *ring,
114 115 116
					       u32 offset, u32 length,
					       unsigned flags);
#define I915_DISPATCH_SECURE 0x1
117
#define I915_DISPATCH_PINNED 0x2
Z
Zou Nan hai 已提交
118
	void		(*cleanup)(struct intel_ring_buffer *ring);
119 120 121
	int		(*sync_to)(struct intel_ring_buffer *ring,
				   struct intel_ring_buffer *to,
				   u32 seqno);
122

123 124
	/* our mbox written by others */
	u32		semaphore_register[I915_NUM_RINGS];
125 126 127
	/* mboxes this ring signals to */
	u32		signal_mbox[I915_NUM_RINGS];

128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145
	/**
	 * List of objects currently involved in rendering from the
	 * ringbuffer.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * List of breadcrumbs associated with GPU requests currently
	 * outstanding.
	 */
	struct list_head request_list;

146 147 148
	/**
	 * Do we have some not yet emitted requests outstanding?
	 */
149
	struct drm_i915_gem_request *preallocated_lazy_request;
150
	u32 outstanding_lazy_seqno;
151
	bool gpu_caches_dirty;
152
	bool fbc_dirty;
153

154
	wait_queue_head_t irq_queue;
Z
Zou Nan hai 已提交
155

156
	struct i915_hw_context *default_context;
157
	struct i915_hw_context *last_context;
158

159 160
	struct intel_ring_hangcheck hangcheck;

161 162 163 164 165
	struct {
		struct drm_i915_gem_object *obj;
		u32 gtt_offset;
		volatile u32 *cpu_page;
	} scratch;
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197

	/*
	 * Tables of commands the command parser needs to know about
	 * for this ring.
	 */
	const struct drm_i915_cmd_table *cmd_tables;
	int cmd_table_count;

	/*
	 * Table of registers allowed in commands that read/write registers.
	 */
	const u32 *reg_table;
	int reg_count;

	/*
	 * Table of registers allowed in commands that read/write registers, but
	 * only from the DRM master.
	 */
	const u32 *master_reg_table;
	int master_reg_count;

	/*
	 * Returns the bitmask for the length field of the specified command.
	 * Return 0 for an unrecognized/invalid command.
	 *
	 * If the command parser finds an entry for a command in the ring's
	 * cmd_tables, it gets the command's length based on the table entry.
	 * If not, it calls this function to determine the per-ring length field
	 * encoding for the command (i.e. certain opcode ranges use certain bits
	 * to encode the command length in the header).
	 */
	u32 (*get_cmd_length_mask)(u32 cmd_header);
198 199
};

200 201 202 203 204 205
static inline bool
intel_ring_initialized(struct intel_ring_buffer *ring)
{
	return ring->obj != NULL;
}

206 207 208 209 210 211
static inline unsigned
intel_ring_flag(struct intel_ring_buffer *ring)
{
	return 1 << ring->id;
}

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
static inline u32
intel_ring_sync_index(struct intel_ring_buffer *ring,
		      struct intel_ring_buffer *other)
{
	int idx;

	/*
	 * cs -> 0 = vcs, 1 = bcs
	 * vcs -> 0 = bcs, 1 = cs,
	 * bcs -> 0 = cs, 1 = vcs.
	 */

	idx = (other - ring) - 1;
	if (idx < 0)
		idx += I915_NUM_RINGS;

	return idx;
}

231 232
static inline u32
intel_read_status_page(struct intel_ring_buffer *ring,
233
		       int reg)
234
{
235 236 237
	/* Ensure that the compiler doesn't optimize away the load. */
	barrier();
	return ring->status_page.page_addr[reg];
238 239
}

M
Mika Kuoppala 已提交
240 241 242 243 244 245 246
static inline void
intel_write_status_page(struct intel_ring_buffer *ring,
			int reg, u32 value)
{
	ring->status_page.page_addr[reg] = value;
}

C
Chris Wilson 已提交
247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
/**
 * Reads a dword out of the status page, which is written to from the command
 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
 * MI_STORE_DATA_IMM.
 *
 * The following dwords have a reserved meaning:
 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
 * 0x04: ring 0 head pointer
 * 0x05: ring 1 head pointer (915-class)
 * 0x06: ring 2 head pointer (915-class)
 * 0x10-0x1b: Context status DWords (GM45)
 * 0x1f: Last written status offset. (GM45)
 *
 * The area from dword 0x20 to 0x3ff is available for driver usage.
 */
#define I915_GEM_HWS_INDEX		0x20
263 264
#define I915_GEM_HWS_SCRATCH_INDEX	0x30
#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
C
Chris Wilson 已提交
265

266
void intel_stop_ring_buffer(struct intel_ring_buffer *ring);
267
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
268

269
int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
270
int __must_check intel_ring_cacheline_align(struct intel_ring_buffer *ring);
271 272
static inline void intel_ring_emit(struct intel_ring_buffer *ring,
				   u32 data)
273
{
274
	iowrite32(data, ring->virtual_start + ring->tail);
275 276
	ring->tail += 4;
}
277 278 279 280 281 282
static inline void intel_ring_advance(struct intel_ring_buffer *ring)
{
	ring->tail &= ring->size - 1;
}
void __intel_ring_advance(struct intel_ring_buffer *ring);

283
int __must_check intel_ring_idle(struct intel_ring_buffer *ring);
284
void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno);
285 286
int intel_ring_flush_all_caches(struct intel_ring_buffer *ring);
int intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring);
287

288 289
int intel_init_render_ring_buffer(struct drm_device *dev);
int intel_init_bsd_ring_buffer(struct drm_device *dev);
290
int intel_init_blt_ring_buffer(struct drm_device *dev);
B
Ben Widawsky 已提交
291
int intel_init_vebox_ring_buffer(struct drm_device *dev);
292

293
u64 intel_ring_get_active_head(struct intel_ring_buffer *ring);
294
void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
295

296 297 298 299 300
static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
{
	return ring->tail;
}

301 302
static inline u32 intel_ring_get_seqno(struct intel_ring_buffer *ring)
{
303 304
	BUG_ON(ring->outstanding_lazy_seqno == 0);
	return ring->outstanding_lazy_seqno;
305 306
}

C
Chris Wilson 已提交
307 308 309 310 311 312
static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
{
	if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
		ring->trace_irq_seqno = seqno;
}

313 314 315
/* DRI warts */
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);

316
#endif /* _INTEL_RINGBUFFER_H_ */