g94.c 2.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24
#include "nv50.h"
25
#include "rootnv50.h"
26

27 28 29 30 31
static const struct nvkm_disp_func
g94_disp = {
	.root = &g94_disp_root_oclass,
};

32
static int
33 34 35
g94_disp_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	      struct nvkm_oclass *oclass, void *data, u32 size,
	      struct nvkm_object **pobject)
36
{
B
Ben Skeggs 已提交
37
	struct nv50_disp *disp;
38 39
	int ret;

40
	ret = nvkm_disp_create(parent, engine, oclass, 2, "PDISP",
B
Ben Skeggs 已提交
41 42
			       "display", &disp);
	*pobject = nv_object(disp);
43 44 45
	if (ret)
		return ret;

46 47
	disp->base.func = &g94_disp;

B
Ben Skeggs 已提交
48
	ret = nvkm_event_init(&nv50_disp_chan_uevent, 1, 9, &disp->uevent);
49 50 51
	if (ret)
		return ret;

B
Ben Skeggs 已提交
52 53 54 55 56 57 58 59 60 61 62
	nv_subdev(disp)->intr = nv50_disp_intr;
	INIT_WORK(&disp->supervisor, nv50_disp_intr_supervisor);
	disp->head.nr = 2;
	disp->dac.nr = 3;
	disp->sor.nr = 4;
	disp->pior.nr = 3;
	disp->dac.power = nv50_dac_power;
	disp->dac.sense = nv50_dac_sense;
	disp->sor.power = nv50_sor_power;
	disp->sor.hdmi = g84_hdmi_ctrl;
	disp->pior.power = nv50_pior_power;
63 64 65
	return 0;
}

66 67
struct nvkm_oclass *
g94_disp_oclass = &(struct nv50_disp_impl) {
68
	.base.base.handle = NV_ENGINE(DISP, 0x88),
69 70 71 72 73
	.base.base.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = g94_disp_ctor,
		.dtor = _nvkm_disp_dtor,
		.init = _nvkm_disp_init,
		.fini = _nvkm_disp_fini,
74
	},
75 76 77 78 79 80
	.base.outp.internal.crt = nv50_dac_output_new,
	.base.outp.internal.tmds = nv50_sor_output_new,
	.base.outp.internal.lvds = nv50_sor_output_new,
	.base.outp.internal.dp = g94_sor_dp_new,
	.base.outp.external.lvds = nv50_pior_output_new,
	.base.outp.external.dp = nv50_pior_dp_new,
81
	.base.vblank = &nv50_disp_vblank_func,
82
	.head.scanoutpos = nv50_disp_root_scanoutpos,
83
}.base.base;