g94.c 4.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
/*
 * Copyright 2012 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */
24 25
#include "nv50.h"
#include "outpdp.h"
26

27
#include <nvif/class.h>
28

29 30 31 32 33
/*******************************************************************************
 * EVO master channel object
 ******************************************************************************/

const struct nv50_disp_mthd_list
34
g94_disp_core_mthd_sor = {
35 36 37 38 39 40 41 42 43
	.mthd = 0x0040,
	.addr = 0x000008,
	.data = {
		{ 0x0600, 0x610794 },
		{}
	}
};

const struct nv50_disp_mthd_chan
44
g94_disp_core_mthd_chan = {
45 46 47
	.name = "Core",
	.addr = 0x000000,
	.data = {
48
		{ "Global", 1, &nv50_disp_core_mthd_base },
49 50
		{    "DAC", 3, &g84_disp_core_mthd_dac  },
		{    "SOR", 4, &g94_disp_core_mthd_sor  },
51
		{   "PIOR", 3, &nv50_disp_core_mthd_pior },
52
		{   "HEAD", 2, &g84_disp_core_mthd_head },
53 54 55 56
		{}
	}
};

57 58 59 60
/*******************************************************************************
 * Base display object
 ******************************************************************************/

61 62
static struct nvkm_oclass
g94_disp_sclass[] = {
63 64
	{ GT206_DISP_CORE_CHANNEL_DMA, &nv50_disp_core_ofuncs.base },
	{ GT200_DISP_BASE_CHANNEL_DMA, &nv50_disp_base_ofuncs.base },
65 66 67
	{ GT200_DISP_OVERLAY_CHANNEL_DMA, &nv50_disp_ovly_ofuncs.base },
	{ G82_DISP_OVERLAY, &nv50_disp_oimm_ofuncs.base },
	{ G82_DISP_CURSOR, &nv50_disp_curs_ofuncs.base },
68 69 70
	{}
};

71 72
static struct nvkm_oclass
g94_disp_main_oclass[] = {
73
	{ GT206_DISP, &nv50_disp_main_ofuncs },
74
	{}
75 76
};

77 78 79 80
/*******************************************************************************
 * Display engine implementation
 ******************************************************************************/

81
static int
82 83 84
g94_disp_ctor(struct nvkm_object *parent, struct nvkm_object *engine,
	      struct nvkm_oclass *oclass, void *data, u32 size,
	      struct nvkm_object **pobject)
85 86 87 88
{
	struct nv50_disp_priv *priv;
	int ret;

89 90
	ret = nvkm_disp_create(parent, engine, oclass, 2, "PDISP",
			       "display", &priv);
91 92 93 94
	*pobject = nv_object(priv);
	if (ret)
		return ret;

95 96 97 98
	ret = nvkm_event_init(&nv50_disp_chan_uevent, 1, 9, &priv->uevent);
	if (ret)
		return ret;

99
	nv_engine(priv)->sclass = g94_disp_main_oclass;
100 101
	nv_engine(priv)->cclass = &nv50_disp_cclass;
	nv_subdev(priv)->intr = nv50_disp_intr;
102
	INIT_WORK(&priv->supervisor, nv50_disp_intr_supervisor);
103
	priv->sclass = g94_disp_sclass;
104 105 106
	priv->head.nr = 2;
	priv->dac.nr = 3;
	priv->sor.nr = 4;
107
	priv->pior.nr = 3;
108
	priv->dac.power = nv50_dac_power;
109
	priv->dac.sense = nv50_dac_sense;
110
	priv->sor.power = nv50_sor_power;
111
	priv->sor.hdmi = g84_hdmi_ctrl;
112
	priv->pior.power = nv50_pior_power;
113 114 115
	return 0;
}

116 117
struct nvkm_oclass *
g94_disp_outp_sclass[] = {
118
	&nv50_pior_dp_impl.base.base,
119
	&g94_sor_dp_impl.base.base,
120 121 122
	NULL
};

123 124
struct nvkm_oclass *
g94_disp_oclass = &(struct nv50_disp_impl) {
125
	.base.base.handle = NV_ENGINE(DISP, 0x88),
126 127 128 129 130
	.base.base.ofuncs = &(struct nvkm_ofuncs) {
		.ctor = g94_disp_ctor,
		.dtor = _nvkm_disp_dtor,
		.init = _nvkm_disp_init,
		.fini = _nvkm_disp_fini,
131
	},
132
	.base.vblank = &nv50_disp_vblank_func,
133 134 135 136
	.base.outp =  g94_disp_outp_sclass,
	.mthd.core = &g94_disp_core_mthd_chan,
	.mthd.base = &g84_disp_base_mthd_chan,
	.mthd.ovly = &g84_disp_ovly_mthd_chan,
137
	.mthd.prev = 0x000004,
138
	.head.scanoutpos = nv50_disp_main_scanoutpos,
139
}.base.base;